blob: 76bfc4ac4a8d0e7d55460c785891771762ae793f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010029#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020030#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010031#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020035#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010036#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010037#include "qemu/timer.h"
38#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020039#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010041#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010042#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010045#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010046#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010047#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000048#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010049#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040050#include "qemu/rcu_queue.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000052#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000053
Paolo Bonzini022c62c2012-12-17 18:19:49 +010054#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020055#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
58
blueswir1db7b5422007-05-26 17:36:03 +000059//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000060
pbrook99773bd2006-04-16 15:14:59 +000061#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040062/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
63 * are protected by the ramlist lock.
64 */
Mike Day0d53d9f2015-01-21 13:45:24 +010065RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030066
67static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030068static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030069
Avi Kivityf6790af2012-10-02 20:13:51 +020070AddressSpace address_space_io;
71AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020072
Paolo Bonzini0844e002013-05-24 14:37:28 +020073MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020074static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020075
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080076/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
77#define RAM_PREALLOC (1 << 0)
78
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080079/* RAM is mmap-ed with MAP_SHARED */
80#define RAM_SHARED (1 << 1)
81
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020082/* Only a portion of RAM (used_length) is actually used, and migrated.
83 * This used_length size can change across reboots.
84 */
85#define RAM_RESIZEABLE (1 << 2)
86
pbrooke2eef172008-06-08 01:09:01 +000087#endif
bellard9fa3e852004-01-04 18:06:42 +000088
Andreas Färberbdc44642013-06-24 23:50:24 +020089struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000090/* current CPU in the current thread. It is only valid inside
91 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020092DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000093/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000094 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000095 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010096int use_icount;
bellard6a00d602005-11-21 23:25:50 +000097
pbrooke2eef172008-06-08 01:09:01 +000098#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020099
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200100typedef struct PhysPageEntry PhysPageEntry;
101
102struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200103 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200104 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200105 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200106 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200107};
108
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200109#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
110
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100112#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100113
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200114#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100115#define P_L2_SIZE (1 << P_L2_BITS)
116
117#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
118
119typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200120
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200121typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100122 struct rcu_head rcu;
123
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124 unsigned sections_nb;
125 unsigned sections_nb_alloc;
126 unsigned nodes_nb;
127 unsigned nodes_nb_alloc;
128 Node *nodes;
129 MemoryRegionSection *sections;
130} PhysPageMap;
131
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200132struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100133 struct rcu_head rcu;
134
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200135 /* This is a multi-level map on the physical address space.
136 * The bottom level has pointers to MemoryRegionSections.
137 */
138 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200139 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200140 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200141};
142
Jan Kiszka90260c62013-05-26 21:46:51 +0200143#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
144typedef struct subpage_t {
145 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200146 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200147 hwaddr base;
148 uint16_t sub_section[TARGET_PAGE_SIZE];
149} subpage_t;
150
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200151#define PHYS_SECTION_UNASSIGNED 0
152#define PHYS_SECTION_NOTDIRTY 1
153#define PHYS_SECTION_ROM 2
154#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200155
pbrooke2eef172008-06-08 01:09:01 +0000156static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300157static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000158static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000159
Avi Kivity1ec9b902012-01-02 12:47:48 +0200160static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
Paul Brook6d9a1302010-02-28 23:55:53 +0000163#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200165static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200166{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200167 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
168 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
169 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
170 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171 }
172}
173
Paolo Bonzinidb946042015-05-21 15:12:29 +0200174static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200175{
176 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200177 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200178 PhysPageEntry e;
179 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200182 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200185
186 e.skip = leaf ? 0 : 1;
187 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100188 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200189 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200190 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200192}
193
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200194static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
195 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200196 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200197{
198 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100199 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200201 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200202 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200203 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100205 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200209 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200210 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200211 *index += step;
212 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200213 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200215 }
216 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200217 }
218}
219
Avi Kivityac1970f2012-10-03 16:22:53 +0200220static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200221 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200222 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000223{
Avi Kivity29990972012-02-13 20:21:20 +0200224 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200225 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000226
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200227 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000228}
229
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200230/* Compact a non leaf page entry. Simply detect that the entry has a single child,
231 * and update our entry so we can skip it and go directly to the destination.
232 */
233static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
234{
235 unsigned valid_ptr = P_L2_SIZE;
236 int valid = 0;
237 PhysPageEntry *p;
238 int i;
239
240 if (lp->ptr == PHYS_MAP_NODE_NIL) {
241 return;
242 }
243
244 p = nodes[lp->ptr];
245 for (i = 0; i < P_L2_SIZE; i++) {
246 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
247 continue;
248 }
249
250 valid_ptr = i;
251 valid++;
252 if (p[i].skip) {
253 phys_page_compact(&p[i], nodes, compacted);
254 }
255 }
256
257 /* We can only compress if there's only one child. */
258 if (valid != 1) {
259 return;
260 }
261
262 assert(valid_ptr < P_L2_SIZE);
263
264 /* Don't compress if it won't fit in the # of bits we have. */
265 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
266 return;
267 }
268
269 lp->ptr = p[valid_ptr].ptr;
270 if (!p[valid_ptr].skip) {
271 /* If our only child is a leaf, make this a leaf. */
272 /* By design, we should have made this node a leaf to begin with so we
273 * should never reach here.
274 * But since it's so simple to handle this, let's do it just in case we
275 * change this rule.
276 */
277 lp->skip = 0;
278 } else {
279 lp->skip += p[valid_ptr].skip;
280 }
281}
282
283static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
284{
285 DECLARE_BITMAP(compacted, nodes_nb);
286
287 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200288 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200289 }
290}
291
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200293 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000294{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200295 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200296 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200297 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200298
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200299 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200300 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200301 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200302 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200303 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100304 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200305 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200306
307 if (sections[lp.ptr].size.hi ||
308 range_covers_byte(sections[lp.ptr].offset_within_address_space,
309 sections[lp.ptr].size.lo, addr)) {
310 return &sections[lp.ptr];
311 } else {
312 return &sections[PHYS_SECTION_UNASSIGNED];
313 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200314}
315
Blue Swirle5548612012-04-21 13:08:33 +0000316bool memory_region_is_unassigned(MemoryRegion *mr)
317{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200318 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000319 && mr != &io_mem_watch;
320}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200321
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100322/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200323static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200324 hwaddr addr,
325 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200326{
Jan Kiszka90260c62013-05-26 21:46:51 +0200327 MemoryRegionSection *section;
328 subpage_t *subpage;
329
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200330 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200331 if (resolve_subpage && section->mr->subpage) {
332 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200333 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200334 }
335 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200336}
337
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100338/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200339static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200341 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342{
343 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100344 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200345
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200346 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200347 /* Compute offset within MemoryRegionSection */
348 addr -= section->offset_within_address_space;
349
350 /* Compute offset within MemoryRegion */
351 *xlat = addr + section->offset_within_region;
352
353 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100354 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200355 return section;
356}
Jan Kiszka90260c62013-05-26 21:46:51 +0200357
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100358static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
359{
360 if (memory_region_is_ram(mr)) {
361 return !(is_write && mr->readonly);
362 }
363 if (memory_region_is_romd(mr)) {
364 return !is_write;
365 }
366
367 return false;
368}
369
Paolo Bonzini41063e12015-03-18 14:21:43 +0100370/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200371MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
372 hwaddr *xlat, hwaddr *plen,
373 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200374{
Avi Kivity30951152012-10-30 13:47:46 +0200375 IOMMUTLBEntry iotlb;
376 MemoryRegionSection *section;
377 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200378
379 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100380 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
381 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200382 mr = section->mr;
383
384 if (!mr->iommu_ops) {
385 break;
386 }
387
Le Tan8d7b8cb2014-08-16 13:55:37 +0800388 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200389 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
390 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700391 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200392 if (!(iotlb.perm & (1 << is_write))) {
393 mr = &io_mem_unassigned;
394 break;
395 }
396
397 as = iotlb.target_as;
398 }
399
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000400 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100401 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700402 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100403 }
404
Avi Kivity30951152012-10-30 13:47:46 +0200405 *xlat = addr;
406 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200407}
408
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100409/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200410MemoryRegionSection *
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200411address_space_translate_for_iotlb(CPUState *cpu, hwaddr addr,
412 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200413{
Avi Kivity30951152012-10-30 13:47:46 +0200414 MemoryRegionSection *section;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200415 section = address_space_translate_internal(cpu->memory_dispatch,
416 addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200417
418 assert(!section->mr->iommu_ops);
419 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200420}
bellard9fa3e852004-01-04 18:06:42 +0000421#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000422
Andreas Färberb170fce2013-01-20 20:23:22 +0100423#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000424
Juan Quintelae59fb372009-09-29 22:48:21 +0200425static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200426{
Andreas Färber259186a2013-01-17 18:51:17 +0100427 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428
aurel323098dba2009-03-07 21:28:24 +0000429 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
430 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100431 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100432 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000433
434 return 0;
435}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200436
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400437static int cpu_common_pre_load(void *opaque)
438{
439 CPUState *cpu = opaque;
440
Paolo Bonziniadee6422014-12-19 12:53:14 +0100441 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400442
443 return 0;
444}
445
446static bool cpu_common_exception_index_needed(void *opaque)
447{
448 CPUState *cpu = opaque;
449
Paolo Bonziniadee6422014-12-19 12:53:14 +0100450 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400451}
452
453static const VMStateDescription vmstate_cpu_common_exception_index = {
454 .name = "cpu_common/exception_index",
455 .version_id = 1,
456 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200457 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400458 .fields = (VMStateField[]) {
459 VMSTATE_INT32(exception_index, CPUState),
460 VMSTATE_END_OF_LIST()
461 }
462};
463
Andreas Färber1a1562f2013-06-17 04:09:11 +0200464const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200465 .name = "cpu_common",
466 .version_id = 1,
467 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400468 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200469 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200470 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100471 VMSTATE_UINT32(halted, CPUState),
472 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400474 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200475 .subsections = (const VMStateDescription*[]) {
476 &vmstate_cpu_common_exception_index,
477 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200478 }
479};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200480
pbrook9656f322008-07-01 20:01:19 +0000481#endif
482
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100483CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400484{
Andreas Färberbdc44642013-06-24 23:50:24 +0200485 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400486
Andreas Färberbdc44642013-06-24 23:50:24 +0200487 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100488 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200489 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100490 }
Glauber Costa950f1472009-06-09 12:15:18 -0400491 }
492
Andreas Färberbdc44642013-06-24 23:50:24 +0200493 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400494}
495
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000496#if !defined(CONFIG_USER_ONLY)
497void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
498{
499 /* We only support one address space per cpu at the moment. */
500 assert(cpu->as == as);
501
502 if (cpu->tcg_as_listener) {
503 memory_listener_unregister(cpu->tcg_as_listener);
504 } else {
505 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
506 }
507 cpu->tcg_as_listener->commit = tcg_commit;
508 memory_listener_register(cpu->tcg_as_listener, as);
509}
510#endif
511
Andreas Färber9349b4f2012-03-14 01:38:32 +0100512void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000513{
Andreas Färber9f09e182012-05-03 06:59:07 +0200514 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100515 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200516 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000517 int cpu_index;
518
pbrookc2764712009-03-07 15:24:59 +0000519#if defined(CONFIG_USER_ONLY)
520 cpu_list_lock();
521#endif
bellard6a00d602005-11-21 23:25:50 +0000522 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200523 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000524 cpu_index++;
525 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100526 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100527 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200528 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200529 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100530#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000531 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200532 cpu->thread_id = qemu_get_thread_id();
Paolo Bonzinicba70542015-03-09 15:28:37 +0100533 cpu_reload_memory_map(cpu);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100534#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200535 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000536#if defined(CONFIG_USER_ONLY)
537 cpu_list_unlock();
538#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200539 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
540 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
541 }
pbrookb3c77242008-06-30 16:31:04 +0000542#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600543 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000544 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100545 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200546 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000547#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100548 if (cc->vmsd != NULL) {
549 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
550 }
bellardfd6ce8f2003-05-14 19:00:11 +0000551}
552
Paul Brook94df27f2010-02-28 23:47:45 +0000553#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200554static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000555{
556 tb_invalidate_phys_page_range(pc, pc + 1, 0);
557}
558#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200559static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400560{
Max Filippove8262a12013-09-27 22:29:17 +0400561 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
562 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000563 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100564 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400565 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400566}
bellardc27004e2005-01-03 23:35:10 +0000567#endif
bellardd720b932004-04-25 17:57:43 +0000568
Paul Brookc527ee82010-03-01 03:31:14 +0000569#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200570void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000571
572{
573}
574
Peter Maydell3ee887e2014-09-12 14:06:48 +0100575int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
576 int flags)
577{
578 return -ENOSYS;
579}
580
581void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
582{
583}
584
Andreas Färber75a34032013-09-02 16:57:02 +0200585int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000586 int flags, CPUWatchpoint **watchpoint)
587{
588 return -ENOSYS;
589}
590#else
pbrook6658ffb2007-03-16 23:58:11 +0000591/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200592int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000593 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000594{
aliguoric0ce9982008-11-25 22:13:57 +0000595 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000596
Peter Maydell05068c02014-09-12 14:06:48 +0100597 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700598 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200599 error_report("tried to set invalid watchpoint at %"
600 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000601 return -EINVAL;
602 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500603 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000604
aliguoria1d1bb32008-11-18 20:07:32 +0000605 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100606 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000607 wp->flags = flags;
608
aliguori2dc9f412008-11-18 20:56:59 +0000609 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200610 if (flags & BP_GDB) {
611 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
612 } else {
613 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615
Andreas Färber31b030d2013-09-04 01:29:02 +0200616 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000617
618 if (watchpoint)
619 *watchpoint = wp;
620 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000621}
622
aliguoria1d1bb32008-11-18 20:07:32 +0000623/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200624int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000625 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000626{
aliguoria1d1bb32008-11-18 20:07:32 +0000627 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000628
Andreas Färberff4700b2013-08-26 18:23:18 +0200629 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100630 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000631 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200632 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000633 return 0;
634 }
635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000637}
638
aliguoria1d1bb32008-11-18 20:07:32 +0000639/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200640void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000641{
Andreas Färberff4700b2013-08-26 18:23:18 +0200642 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000643
Andreas Färber31b030d2013-09-04 01:29:02 +0200644 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000645
Anthony Liguori7267c092011-08-20 22:09:37 -0500646 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000647}
648
aliguoria1d1bb32008-11-18 20:07:32 +0000649/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200650void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000651{
aliguoric0ce9982008-11-25 22:13:57 +0000652 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000653
Andreas Färberff4700b2013-08-26 18:23:18 +0200654 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200655 if (wp->flags & mask) {
656 cpu_watchpoint_remove_by_ref(cpu, wp);
657 }
aliguoric0ce9982008-11-25 22:13:57 +0000658 }
aliguoria1d1bb32008-11-18 20:07:32 +0000659}
Peter Maydell05068c02014-09-12 14:06:48 +0100660
661/* Return true if this watchpoint address matches the specified
662 * access (ie the address range covered by the watchpoint overlaps
663 * partially or completely with the address range covered by the
664 * access).
665 */
666static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
667 vaddr addr,
668 vaddr len)
669{
670 /* We know the lengths are non-zero, but a little caution is
671 * required to avoid errors in the case where the range ends
672 * exactly at the top of the address space and so addr + len
673 * wraps round to zero.
674 */
675 vaddr wpend = wp->vaddr + wp->len - 1;
676 vaddr addrend = addr + len - 1;
677
678 return !(addr > wpend || wp->vaddr > addrend);
679}
680
Paul Brookc527ee82010-03-01 03:31:14 +0000681#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000682
683/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200684int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000685 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000686{
aliguoric0ce9982008-11-25 22:13:57 +0000687 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000688
Anthony Liguori7267c092011-08-20 22:09:37 -0500689 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000690
691 bp->pc = pc;
692 bp->flags = flags;
693
aliguori2dc9f412008-11-18 20:56:59 +0000694 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200695 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200696 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200697 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200698 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200699 }
aliguoria1d1bb32008-11-18 20:07:32 +0000700
Andreas Färberf0c3c502013-08-26 21:22:53 +0200701 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000702
Andreas Färber00b941e2013-06-29 18:55:54 +0200703 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000704 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200705 }
aliguoria1d1bb32008-11-18 20:07:32 +0000706 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000707}
708
709/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200710int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000711{
aliguoria1d1bb32008-11-18 20:07:32 +0000712 CPUBreakpoint *bp;
713
Andreas Färberf0c3c502013-08-26 21:22:53 +0200714 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000715 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200716 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000717 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000718 }
bellard4c3a88a2003-07-26 12:06:08 +0000719 }
aliguoria1d1bb32008-11-18 20:07:32 +0000720 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000721}
722
aliguoria1d1bb32008-11-18 20:07:32 +0000723/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200724void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000725{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200726 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
727
728 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000729
Anthony Liguori7267c092011-08-20 22:09:37 -0500730 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000731}
732
733/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200734void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000735{
aliguoric0ce9982008-11-25 22:13:57 +0000736 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000737
Andreas Färberf0c3c502013-08-26 21:22:53 +0200738 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200739 if (bp->flags & mask) {
740 cpu_breakpoint_remove_by_ref(cpu, bp);
741 }
aliguoric0ce9982008-11-25 22:13:57 +0000742 }
bellard4c3a88a2003-07-26 12:06:08 +0000743}
744
bellardc33a3462003-07-29 20:50:33 +0000745/* enable or disable single step mode. EXCP_DEBUG is returned by the
746 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200747void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000748{
Andreas Färbered2803d2013-06-21 20:20:45 +0200749 if (cpu->singlestep_enabled != enabled) {
750 cpu->singlestep_enabled = enabled;
751 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200752 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200753 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100754 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000755 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200756 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000757 tb_flush(env);
758 }
bellardc33a3462003-07-29 20:50:33 +0000759 }
bellardc33a3462003-07-29 20:50:33 +0000760}
761
Andreas Färbera47dddd2013-09-03 17:38:47 +0200762void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000763{
764 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000765 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000766
767 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000768 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000769 fprintf(stderr, "qemu: fatal: ");
770 vfprintf(stderr, fmt, ap);
771 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200772 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000773 if (qemu_log_enabled()) {
774 qemu_log("qemu: fatal: ");
775 qemu_log_vprintf(fmt, ap2);
776 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200777 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000778 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000779 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000780 }
pbrook493ae1f2007-11-23 16:53:59 +0000781 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000782 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200783#if defined(CONFIG_USER_ONLY)
784 {
785 struct sigaction act;
786 sigfillset(&act.sa_mask);
787 act.sa_handler = SIG_DFL;
788 sigaction(SIGABRT, &act, NULL);
789 }
790#endif
bellard75012672003-06-21 13:11:07 +0000791 abort();
792}
793
bellard01243112004-01-04 15:48:17 +0000794#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400795/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200796static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
797{
798 RAMBlock *block;
799
Paolo Bonzini43771532013-09-09 17:58:40 +0200800 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200801 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200802 goto found;
803 }
Mike Day0dc3f442013-09-05 14:41:35 -0400804 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200805 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200806 goto found;
807 }
808 }
809
810 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
811 abort();
812
813found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200814 /* It is safe to write mru_block outside the iothread lock. This
815 * is what happens:
816 *
817 * mru_block = xxx
818 * rcu_read_unlock()
819 * xxx removed from list
820 * rcu_read_lock()
821 * read mru_block
822 * mru_block = NULL;
823 * call_rcu(reclaim_ramblock, xxx);
824 * rcu_read_unlock()
825 *
826 * atomic_rcu_set is not needed here. The block was already published
827 * when it was placed into the list. Here we're just making an extra
828 * copy of the pointer.
829 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200830 ram_list.mru_block = block;
831 return block;
832}
833
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200834static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000835{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200836 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200837 RAMBlock *block;
838 ram_addr_t end;
839
840 end = TARGET_PAGE_ALIGN(start + length);
841 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000842
Mike Day0dc3f442013-09-05 14:41:35 -0400843 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200844 block = qemu_get_ram_block(start);
845 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200846 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000847 cpu_tlb_reset_dirty_all(start1, length);
Mike Day0dc3f442013-09-05 14:41:35 -0400848 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200849}
850
851/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000852bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
853 ram_addr_t length,
854 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200855{
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000856 unsigned long end, page;
857 bool dirty;
Juan Quintelad24981d2012-05-22 00:42:40 +0200858
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000859 if (length == 0) {
860 return false;
861 }
862
863 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
864 page = start >> TARGET_PAGE_BITS;
865 dirty = bitmap_test_and_clear_atomic(ram_list.dirty_memory[client],
866 page, end - page);
867
868 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200869 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200870 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000871
872 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +0000873}
874
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100875/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +0200876hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200877 MemoryRegionSection *section,
878 target_ulong vaddr,
879 hwaddr paddr, hwaddr xlat,
880 int prot,
881 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000882{
Avi Kivitya8170e52012-10-23 12:30:10 +0200883 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000884 CPUWatchpoint *wp;
885
Blue Swirlcc5bea62012-04-14 14:56:48 +0000886 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000887 /* Normal RAM. */
888 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200889 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000890 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200891 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000892 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200893 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000894 }
895 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100896 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200897 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000898 }
899
900 /* Make accesses to pages with watchpoints go via the
901 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200902 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100903 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000904 /* Avoid trapping reads of pages with a write breakpoint. */
905 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200906 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000907 *address |= TLB_MMIO;
908 break;
909 }
910 }
911 }
912
913 return iotlb;
914}
bellard9fa3e852004-01-04 18:06:42 +0000915#endif /* defined(CONFIG_USER_ONLY) */
916
pbrooke2eef172008-06-08 01:09:01 +0000917#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000918
Anthony Liguoric227f092009-10-01 16:12:16 -0500919static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200920 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200921static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200922
Igor Mammedova2b257d2014-10-31 16:38:37 +0000923static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
924 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200925
926/*
927 * Set a custom physical guest memory alloator.
928 * Accelerators with unusual needs may need this. Hopefully, we can
929 * get rid of it eventually.
930 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000931void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200932{
933 phys_mem_alloc = alloc;
934}
935
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200936static uint16_t phys_section_add(PhysPageMap *map,
937 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200938{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200939 /* The physical section number is ORed with a page-aligned
940 * pointer to produce the iotlb entries. Thus it should
941 * never overflow into the page-aligned value.
942 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200943 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200944
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200945 if (map->sections_nb == map->sections_nb_alloc) {
946 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
947 map->sections = g_renew(MemoryRegionSection, map->sections,
948 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200949 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200950 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200951 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200952 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200953}
954
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200955static void phys_section_destroy(MemoryRegion *mr)
956{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200957 memory_region_unref(mr);
958
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200959 if (mr->subpage) {
960 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700961 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200962 g_free(subpage);
963 }
964}
965
Paolo Bonzini60926662013-05-29 12:30:26 +0200966static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200967{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200968 while (map->sections_nb > 0) {
969 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200970 phys_section_destroy(section->mr);
971 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200972 g_free(map->sections);
973 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200974}
975
Avi Kivityac1970f2012-10-03 16:22:53 +0200976static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200977{
978 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200979 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200980 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200981 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200982 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200983 MemoryRegionSection subsection = {
984 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200985 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200986 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200987 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200988
Avi Kivityf3705d52012-03-08 16:16:34 +0200989 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200990
Avi Kivityf3705d52012-03-08 16:16:34 +0200991 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200992 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100993 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200994 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200995 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200996 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200997 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200998 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200999 }
1000 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001001 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001002 subpage_register(subpage, start, end,
1003 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001004}
1005
1006
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001007static void register_multipage(AddressSpaceDispatch *d,
1008 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001009{
Avi Kivitya8170e52012-10-23 12:30:10 +02001010 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001011 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001012 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1013 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001014
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001015 assert(num_pages);
1016 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001017}
1018
Avi Kivityac1970f2012-10-03 16:22:53 +02001019static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001020{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001021 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001022 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001023 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001024 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001025
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001026 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1027 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1028 - now.offset_within_address_space;
1029
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001030 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001031 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001032 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001033 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001034 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001035 while (int128_ne(remain.size, now.size)) {
1036 remain.size = int128_sub(remain.size, now.size);
1037 remain.offset_within_address_space += int128_get64(now.size);
1038 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001039 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001040 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001041 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001042 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001043 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001044 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001045 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001046 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001047 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001048 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001049 }
1050}
1051
Sheng Yang62a27442010-01-26 19:21:16 +08001052void qemu_flush_coalesced_mmio_buffer(void)
1053{
1054 if (kvm_enabled())
1055 kvm_flush_coalesced_mmio_buffer();
1056}
1057
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001058void qemu_mutex_lock_ramlist(void)
1059{
1060 qemu_mutex_lock(&ram_list.mutex);
1061}
1062
1063void qemu_mutex_unlock_ramlist(void)
1064{
1065 qemu_mutex_unlock(&ram_list.mutex);
1066}
1067
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001068#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001069
1070#include <sys/vfs.h>
1071
1072#define HUGETLBFS_MAGIC 0x958458f6
1073
Hu Taofc7a5802014-09-09 13:28:01 +08001074static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001075{
1076 struct statfs fs;
1077 int ret;
1078
1079 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001080 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001081 } while (ret != 0 && errno == EINTR);
1082
1083 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001084 error_setg_errno(errp, errno, "failed to get page size of file %s",
1085 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001086 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001087 }
1088
1089 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001090 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001091
1092 return fs.f_bsize;
1093}
1094
Alex Williamson04b16652010-07-02 11:13:17 -06001095static void *file_ram_alloc(RAMBlock *block,
1096 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001097 const char *path,
1098 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001099{
1100 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001101 char *sanitized_name;
1102 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001103 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001104 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001105 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001106 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001107
Hu Taofc7a5802014-09-09 13:28:01 +08001108 hpagesize = gethugepagesize(path, &local_err);
1109 if (local_err) {
1110 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001111 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001112 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001113 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001114
1115 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001116 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1117 "or larger than huge page size 0x%" PRIx64,
1118 memory, hpagesize);
1119 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001120 }
1121
1122 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001123 error_setg(errp,
1124 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001125 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126 }
1127
Peter Feiner8ca761f2013-03-04 13:54:25 -05001128 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001129 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001130 for (c = sanitized_name; *c != '\0'; c++) {
1131 if (*c == '/')
1132 *c = '_';
1133 }
1134
1135 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1136 sanitized_name);
1137 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001138
1139 fd = mkstemp(filename);
1140 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001141 error_setg_errno(errp, errno,
1142 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001143 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001144 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001145 }
1146 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001147 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001148
1149 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1150
1151 /*
1152 * ftruncate is not supported by hugetlbfs in older
1153 * hosts, so don't bother bailing out on errors.
1154 * If anything goes wrong with it under other filesystems,
1155 * mmap will fail.
1156 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001157 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001158 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001159 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001160
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001161 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1162 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1163 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001164 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001165 error_setg_errno(errp, errno,
1166 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001167 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001168 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001169 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001170
1171 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001172 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001173 }
1174
Alex Williamson04b16652010-07-02 11:13:17 -06001175 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001176 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001177
1178error:
1179 if (mem_prealloc) {
Gonglei81b07352015-02-25 12:22:31 +08001180 error_report("%s", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001181 exit(1);
1182 }
1183 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001184}
1185#endif
1186
Mike Day0dc3f442013-09-05 14:41:35 -04001187/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001188static ram_addr_t find_ram_offset(ram_addr_t size)
1189{
Alex Williamson04b16652010-07-02 11:13:17 -06001190 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001191 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001192
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001193 assert(size != 0); /* it would hand out same offset multiple times */
1194
Mike Day0dc3f442013-09-05 14:41:35 -04001195 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001196 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001197 }
Alex Williamson04b16652010-07-02 11:13:17 -06001198
Mike Day0dc3f442013-09-05 14:41:35 -04001199 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001200 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001201
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001202 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001203
Mike Day0dc3f442013-09-05 14:41:35 -04001204 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001205 if (next_block->offset >= end) {
1206 next = MIN(next, next_block->offset);
1207 }
1208 }
1209 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001210 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001211 mingap = next - end;
1212 }
1213 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001214
1215 if (offset == RAM_ADDR_MAX) {
1216 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1217 (uint64_t)size);
1218 abort();
1219 }
1220
Alex Williamson04b16652010-07-02 11:13:17 -06001221 return offset;
1222}
1223
Juan Quintela652d7ec2012-07-20 10:37:54 +02001224ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001225{
Alex Williamsond17b5282010-06-25 11:08:38 -06001226 RAMBlock *block;
1227 ram_addr_t last = 0;
1228
Mike Day0dc3f442013-09-05 14:41:35 -04001229 rcu_read_lock();
1230 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001231 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001232 }
Mike Day0dc3f442013-09-05 14:41:35 -04001233 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001234 return last;
1235}
1236
Jason Baronddb97f12012-08-02 15:44:16 -04001237static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1238{
1239 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001240
1241 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001242 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001243 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1244 if (ret) {
1245 perror("qemu_madvise");
1246 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1247 "but dump_guest_core=off specified\n");
1248 }
1249 }
1250}
1251
Mike Day0dc3f442013-09-05 14:41:35 -04001252/* Called within an RCU critical section, or while the ramlist lock
1253 * is held.
1254 */
Hu Tao20cfe882014-04-02 15:13:26 +08001255static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001256{
Hu Tao20cfe882014-04-02 15:13:26 +08001257 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001258
Mike Day0dc3f442013-09-05 14:41:35 -04001259 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001260 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001261 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001262 }
1263 }
Hu Tao20cfe882014-04-02 15:13:26 +08001264
1265 return NULL;
1266}
1267
Mike Dayae3a7042013-09-05 14:41:35 -04001268/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001269void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1270{
Mike Dayae3a7042013-09-05 14:41:35 -04001271 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001272
Mike Day0dc3f442013-09-05 14:41:35 -04001273 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001274 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001275 assert(new_block);
1276 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001277
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001278 if (dev) {
1279 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001280 if (id) {
1281 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001282 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001283 }
1284 }
1285 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1286
Mike Day0dc3f442013-09-05 14:41:35 -04001287 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001288 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001289 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1290 new_block->idstr);
1291 abort();
1292 }
1293 }
Mike Day0dc3f442013-09-05 14:41:35 -04001294 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001295}
1296
Mike Dayae3a7042013-09-05 14:41:35 -04001297/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001298void qemu_ram_unset_idstr(ram_addr_t addr)
1299{
Mike Dayae3a7042013-09-05 14:41:35 -04001300 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001301
Mike Dayae3a7042013-09-05 14:41:35 -04001302 /* FIXME: arch_init.c assumes that this is not called throughout
1303 * migration. Ignore the problem since hot-unplug during migration
1304 * does not work anyway.
1305 */
1306
Mike Day0dc3f442013-09-05 14:41:35 -04001307 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001308 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001309 if (block) {
1310 memset(block->idstr, 0, sizeof(block->idstr));
1311 }
Mike Day0dc3f442013-09-05 14:41:35 -04001312 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001313}
1314
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001315static int memory_try_enable_merging(void *addr, size_t len)
1316{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001317 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001318 /* disabled by the user */
1319 return 0;
1320 }
1321
1322 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1323}
1324
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001325/* Only legal before guest might have detected the memory size: e.g. on
1326 * incoming migration, or right after reset.
1327 *
1328 * As memory core doesn't know how is memory accessed, it is up to
1329 * resize callback to update device state and/or add assertions to detect
1330 * misuse, if necessary.
1331 */
1332int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1333{
1334 RAMBlock *block = find_ram_block(base);
1335
1336 assert(block);
1337
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001338 newsize = TARGET_PAGE_ALIGN(newsize);
1339
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001340 if (block->used_length == newsize) {
1341 return 0;
1342 }
1343
1344 if (!(block->flags & RAM_RESIZEABLE)) {
1345 error_setg_errno(errp, EINVAL,
1346 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1347 " in != 0x" RAM_ADDR_FMT, block->idstr,
1348 newsize, block->used_length);
1349 return -EINVAL;
1350 }
1351
1352 if (block->max_length < newsize) {
1353 error_setg_errno(errp, EINVAL,
1354 "Length too large: %s: 0x" RAM_ADDR_FMT
1355 " > 0x" RAM_ADDR_FMT, block->idstr,
1356 newsize, block->max_length);
1357 return -EINVAL;
1358 }
1359
1360 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1361 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001362 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1363 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001364 memory_region_set_size(block->mr, newsize);
1365 if (block->resized) {
1366 block->resized(block->idstr, newsize, block->host);
1367 }
1368 return 0;
1369}
1370
Hu Taoef701d72014-09-09 13:27:54 +08001371static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001372{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001373 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001374 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001375 ram_addr_t old_ram_size, new_ram_size;
1376
1377 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001378
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001379 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001380 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001381
1382 if (!new_block->host) {
1383 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001384 xen_ram_alloc(new_block->offset, new_block->max_length,
1385 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001386 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001387 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001388 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001389 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001390 error_setg_errno(errp, errno,
1391 "cannot set up guest memory '%s'",
1392 memory_region_name(new_block->mr));
1393 qemu_mutex_unlock_ramlist();
1394 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001395 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001396 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001397 }
1398 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001399
Mike Day0d53d9f2015-01-21 13:45:24 +01001400 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1401 * QLIST (which has an RCU-friendly variant) does not have insertion at
1402 * tail, so save the last element in last_block.
1403 */
Mike Day0dc3f442013-09-05 14:41:35 -04001404 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001405 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001406 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001407 break;
1408 }
1409 }
1410 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001411 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001412 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001413 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001414 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001415 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001416 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001417 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001418
Mike Day0dc3f442013-09-05 14:41:35 -04001419 /* Write list before version */
1420 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001421 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001422 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001423
Juan Quintela2152f5c2013-10-08 13:52:02 +02001424 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1425
1426 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001427 int i;
Mike Dayae3a7042013-09-05 14:41:35 -04001428
1429 /* ram_list.dirty_memory[] is protected by the iothread lock. */
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001430 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1431 ram_list.dirty_memory[i] =
1432 bitmap_zero_extend(ram_list.dirty_memory[i],
1433 old_ram_size, new_ram_size);
1434 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001435 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001436 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001437 new_block->used_length,
1438 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001439
Paolo Bonzinia904c912015-01-21 16:18:35 +01001440 if (new_block->host) {
1441 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1442 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1443 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1444 if (kvm_enabled()) {
1445 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1446 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001447 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001448
1449 return new_block->offset;
1450}
1451
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001452#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001453ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001454 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001455 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001456{
1457 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001458 ram_addr_t addr;
1459 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001460
1461 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001462 error_setg(errp, "-mem-path not supported with Xen");
1463 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001464 }
1465
1466 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1467 /*
1468 * file_ram_alloc() needs to allocate just like
1469 * phys_mem_alloc, but we haven't bothered to provide
1470 * a hook there.
1471 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001472 error_setg(errp,
1473 "-mem-path not supported with this accelerator");
1474 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001475 }
1476
1477 size = TARGET_PAGE_ALIGN(size);
1478 new_block = g_malloc0(sizeof(*new_block));
1479 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001480 new_block->used_length = size;
1481 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001482 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001483 new_block->host = file_ram_alloc(new_block, size,
1484 mem_path, errp);
1485 if (!new_block->host) {
1486 g_free(new_block);
1487 return -1;
1488 }
1489
Hu Taoef701d72014-09-09 13:27:54 +08001490 addr = ram_block_add(new_block, &local_err);
1491 if (local_err) {
1492 g_free(new_block);
1493 error_propagate(errp, local_err);
1494 return -1;
1495 }
1496 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001497}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001498#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001499
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001500static
1501ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1502 void (*resized)(const char*,
1503 uint64_t length,
1504 void *host),
1505 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001506 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001507{
1508 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001509 ram_addr_t addr;
1510 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001511
1512 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001513 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001514 new_block = g_malloc0(sizeof(*new_block));
1515 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001516 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001517 new_block->used_length = size;
1518 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001519 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001520 new_block->fd = -1;
1521 new_block->host = host;
1522 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001523 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001524 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001525 if (resizeable) {
1526 new_block->flags |= RAM_RESIZEABLE;
1527 }
Hu Taoef701d72014-09-09 13:27:54 +08001528 addr = ram_block_add(new_block, &local_err);
1529 if (local_err) {
1530 g_free(new_block);
1531 error_propagate(errp, local_err);
1532 return -1;
1533 }
1534 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001535}
1536
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001537ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1538 MemoryRegion *mr, Error **errp)
1539{
1540 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1541}
1542
Hu Taoef701d72014-09-09 13:27:54 +08001543ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001544{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001545 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1546}
1547
1548ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1549 void (*resized)(const char*,
1550 uint64_t length,
1551 void *host),
1552 MemoryRegion *mr, Error **errp)
1553{
1554 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001555}
bellarde9a1ab12007-02-08 23:08:38 +00001556
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001557void qemu_ram_free_from_ptr(ram_addr_t addr)
1558{
1559 RAMBlock *block;
1560
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001561 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001562 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001563 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001564 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001565 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001566 /* Write list before version */
1567 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001568 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001569 g_free_rcu(block, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001570 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001571 }
1572 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001573 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001574}
1575
Paolo Bonzini43771532013-09-09 17:58:40 +02001576static void reclaim_ramblock(RAMBlock *block)
1577{
1578 if (block->flags & RAM_PREALLOC) {
1579 ;
1580 } else if (xen_enabled()) {
1581 xen_invalidate_map_cache_entry(block->host);
1582#ifndef _WIN32
1583 } else if (block->fd >= 0) {
1584 munmap(block->host, block->max_length);
1585 close(block->fd);
1586#endif
1587 } else {
1588 qemu_anon_ram_free(block->host, block->max_length);
1589 }
1590 g_free(block);
1591}
1592
Anthony Liguoric227f092009-10-01 16:12:16 -05001593void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001594{
Alex Williamson04b16652010-07-02 11:13:17 -06001595 RAMBlock *block;
1596
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001597 qemu_mutex_lock_ramlist();
Mike Day0dc3f442013-09-05 14:41:35 -04001598 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001599 if (addr == block->offset) {
Mike Day0dc3f442013-09-05 14:41:35 -04001600 QLIST_REMOVE_RCU(block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001601 ram_list.mru_block = NULL;
Mike Day0dc3f442013-09-05 14:41:35 -04001602 /* Write list before version */
1603 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001604 ram_list.version++;
Paolo Bonzini43771532013-09-09 17:58:40 +02001605 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001606 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001607 }
1608 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001609 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001610}
1611
Huang Yingcd19cfa2011-03-02 08:56:19 +01001612#ifndef _WIN32
1613void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1614{
1615 RAMBlock *block;
1616 ram_addr_t offset;
1617 int flags;
1618 void *area, *vaddr;
1619
Mike Day0dc3f442013-09-05 14:41:35 -04001620 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001621 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001622 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001623 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001624 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001625 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001626 } else if (xen_enabled()) {
1627 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001628 } else {
1629 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001630 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001631 flags |= (block->flags & RAM_SHARED ?
1632 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001633 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1634 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001635 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001636 /*
1637 * Remap needs to match alloc. Accelerators that
1638 * set phys_mem_alloc never remap. If they did,
1639 * we'd need a remap hook here.
1640 */
1641 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1642
Huang Yingcd19cfa2011-03-02 08:56:19 +01001643 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1644 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1645 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001646 }
1647 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001648 fprintf(stderr, "Could not remap addr: "
1649 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001650 length, addr);
1651 exit(1);
1652 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001653 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001654 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001655 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001656 }
1657 }
1658}
1659#endif /* !_WIN32 */
1660
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001661int qemu_get_ram_fd(ram_addr_t addr)
1662{
Mike Dayae3a7042013-09-05 14:41:35 -04001663 RAMBlock *block;
1664 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001665
Mike Day0dc3f442013-09-05 14:41:35 -04001666 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001667 block = qemu_get_ram_block(addr);
1668 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001669 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001670 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001671}
1672
Damjan Marion3fd74b82014-06-26 23:01:32 +02001673void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1674{
Mike Dayae3a7042013-09-05 14:41:35 -04001675 RAMBlock *block;
1676 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001677
Mike Day0dc3f442013-09-05 14:41:35 -04001678 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001679 block = qemu_get_ram_block(addr);
1680 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001681 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001682 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001683}
1684
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001685/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001686 * This should not be used for general purpose DMA. Use address_space_map
1687 * or address_space_rw instead. For local memory (e.g. video ram) that the
1688 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001689 *
1690 * By the time this function returns, the returned pointer is not protected
1691 * by RCU anymore. If the caller is not within an RCU critical section and
1692 * does not hold the iothread lock, it must have other means of protecting the
1693 * pointer, such as a reference to the region that includes the incoming
1694 * ram_addr_t.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001695 */
1696void *qemu_get_ram_ptr(ram_addr_t addr)
1697{
Mike Dayae3a7042013-09-05 14:41:35 -04001698 RAMBlock *block;
1699 void *ptr;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001700
Mike Day0dc3f442013-09-05 14:41:35 -04001701 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001702 block = qemu_get_ram_block(addr);
1703
1704 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001705 /* We need to check if the requested address is in the RAM
1706 * because we don't want to map the entire memory in QEMU.
1707 * In that case just map until the end of the page.
1708 */
1709 if (block->offset == 0) {
Mike Dayae3a7042013-09-05 14:41:35 -04001710 ptr = xen_map_cache(addr, 0, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001711 goto unlock;
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001712 }
Mike Dayae3a7042013-09-05 14:41:35 -04001713
1714 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001715 }
Mike Dayae3a7042013-09-05 14:41:35 -04001716 ptr = ramblock_ptr(block, addr - block->offset);
1717
Mike Day0dc3f442013-09-05 14:41:35 -04001718unlock:
1719 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001720 return ptr;
pbrookdc828ca2009-04-09 22:21:07 +00001721}
1722
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001723/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001724 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001725 *
1726 * By the time this function returns, the returned pointer is not protected
1727 * by RCU anymore. If the caller is not within an RCU critical section and
1728 * does not hold the iothread lock, it must have other means of protecting the
1729 * pointer, such as a reference to the region that includes the incoming
1730 * ram_addr_t.
Mike Dayae3a7042013-09-05 14:41:35 -04001731 */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001732static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001733{
Mike Dayae3a7042013-09-05 14:41:35 -04001734 void *ptr;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001735 if (*size == 0) {
1736 return NULL;
1737 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001738 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001739 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001740 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001741 RAMBlock *block;
Mike Day0dc3f442013-09-05 14:41:35 -04001742 rcu_read_lock();
1743 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001744 if (addr - block->offset < block->max_length) {
1745 if (addr - block->offset + *size > block->max_length)
1746 *size = block->max_length - addr + block->offset;
Mike Dayae3a7042013-09-05 14:41:35 -04001747 ptr = ramblock_ptr(block, addr - block->offset);
Mike Day0dc3f442013-09-05 14:41:35 -04001748 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001749 return ptr;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001750 }
1751 }
1752
1753 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1754 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001755 }
1756}
1757
Paolo Bonzini7443b432013-06-03 12:44:02 +02001758/* Some of the softmmu routines need to translate from a host pointer
Mike Dayae3a7042013-09-05 14:41:35 -04001759 * (typically a TLB entry) back to a ram offset.
1760 *
1761 * By the time this function returns, the returned pointer is not protected
1762 * by RCU anymore. If the caller is not within an RCU critical section and
1763 * does not hold the iothread lock, it must have other means of protecting the
1764 * pointer, such as a reference to the region that includes the incoming
1765 * ram_addr_t.
1766 */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001767MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001768{
pbrook94a6b542009-04-11 17:15:54 +00001769 RAMBlock *block;
1770 uint8_t *host = ptr;
Mike Dayae3a7042013-09-05 14:41:35 -04001771 MemoryRegion *mr;
pbrook94a6b542009-04-11 17:15:54 +00001772
Jan Kiszka868bb332011-06-21 22:59:09 +02001773 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001774 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001775 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Mike Dayae3a7042013-09-05 14:41:35 -04001776 mr = qemu_get_ram_block(*ram_addr)->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001777 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001778 return mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001779 }
1780
Mike Day0dc3f442013-09-05 14:41:35 -04001781 rcu_read_lock();
1782 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001783 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001784 goto found;
1785 }
1786
Mike Day0dc3f442013-09-05 14:41:35 -04001787 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001788 /* This case append when the block is not mapped. */
1789 if (block->host == NULL) {
1790 continue;
1791 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001792 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001793 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001794 }
pbrook94a6b542009-04-11 17:15:54 +00001795 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001796
Mike Day0dc3f442013-09-05 14:41:35 -04001797 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001798 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001799
1800found:
1801 *ram_addr = block->offset + (host - block->host);
Mike Dayae3a7042013-09-05 14:41:35 -04001802 mr = block->mr;
Mike Day0dc3f442013-09-05 14:41:35 -04001803 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001804 return mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001805}
Alex Williamsonf471a172010-06-11 11:11:42 -06001806
Avi Kivitya8170e52012-10-23 12:30:10 +02001807static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001808 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001809{
Juan Quintela52159192013-10-08 12:44:04 +02001810 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001811 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001812 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001813 switch (size) {
1814 case 1:
1815 stb_p(qemu_get_ram_ptr(ram_addr), val);
1816 break;
1817 case 2:
1818 stw_p(qemu_get_ram_ptr(ram_addr), val);
1819 break;
1820 case 4:
1821 stl_p(qemu_get_ram_ptr(ram_addr), val);
1822 break;
1823 default:
1824 abort();
1825 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01001826 /* Set both VGA and migration bits for simplicity and to remove
1827 * the notdirty callback faster.
1828 */
1829 cpu_physical_memory_set_dirty_range(ram_addr, size,
1830 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00001831 /* we remove the notdirty callback only if the code has been
1832 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001833 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001834 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001835 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001836 }
bellard1ccde1c2004-02-06 19:46:14 +00001837}
1838
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001839static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1840 unsigned size, bool is_write)
1841{
1842 return is_write;
1843}
1844
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001845static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001846 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001847 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001848 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001849};
1850
pbrook0f459d12008-06-09 00:20:13 +00001851/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001852static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001853{
Andreas Färber93afead2013-08-26 03:41:01 +02001854 CPUState *cpu = current_cpu;
1855 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001856 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001857 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001858 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001859 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001860
Andreas Färberff4700b2013-08-26 18:23:18 +02001861 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001862 /* We re-entered the check after replacing the TB. Now raise
1863 * the debug interrupt so that is will trigger after the
1864 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001865 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001866 return;
1867 }
Andreas Färber93afead2013-08-26 03:41:01 +02001868 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001869 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001870 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1871 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001872 if (flags == BP_MEM_READ) {
1873 wp->flags |= BP_WATCHPOINT_HIT_READ;
1874 } else {
1875 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1876 }
1877 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01001878 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02001879 if (!cpu->watchpoint_hit) {
1880 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001881 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001882 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001883 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001884 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001885 } else {
1886 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001887 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001888 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001889 }
aliguori06d55cc2008-11-18 20:24:06 +00001890 }
aliguori6e140f22008-11-18 20:37:55 +00001891 } else {
1892 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001893 }
1894 }
1895}
1896
pbrook6658ffb2007-03-16 23:58:11 +00001897/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1898 so these check for a hit then pass through to the normal out-of-line
1899 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01001900static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
1901 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00001902{
Peter Maydell66b9b432015-04-26 16:49:24 +01001903 MemTxResult res;
1904 uint64_t data;
pbrook6658ffb2007-03-16 23:58:11 +00001905
Peter Maydell66b9b432015-04-26 16:49:24 +01001906 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001907 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001908 case 1:
Peter Maydell66b9b432015-04-26 16:49:24 +01001909 data = address_space_ldub(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001910 break;
1911 case 2:
Peter Maydell66b9b432015-04-26 16:49:24 +01001912 data = address_space_lduw(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001913 break;
1914 case 4:
Peter Maydell66b9b432015-04-26 16:49:24 +01001915 data = address_space_ldl(&address_space_memory, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04001916 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001917 default: abort();
1918 }
Peter Maydell66b9b432015-04-26 16:49:24 +01001919 *pdata = data;
1920 return res;
1921}
1922
1923static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
1924 uint64_t val, unsigned size,
1925 MemTxAttrs attrs)
1926{
1927 MemTxResult res;
1928
1929 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
1930 switch (size) {
1931 case 1:
1932 address_space_stb(&address_space_memory, addr, val, attrs, &res);
1933 break;
1934 case 2:
1935 address_space_stw(&address_space_memory, addr, val, attrs, &res);
1936 break;
1937 case 4:
1938 address_space_stl(&address_space_memory, addr, val, attrs, &res);
1939 break;
1940 default: abort();
1941 }
1942 return res;
pbrook6658ffb2007-03-16 23:58:11 +00001943}
1944
Avi Kivity1ec9b902012-01-02 12:47:48 +02001945static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01001946 .read_with_attrs = watch_mem_read,
1947 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001948 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001949};
pbrook6658ffb2007-03-16 23:58:11 +00001950
Peter Maydellf25a49e2015-04-26 16:49:24 +01001951static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
1952 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001953{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001954 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001955 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01001956 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001957
blueswir1db7b5422007-05-26 17:36:03 +00001958#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001959 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001960 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001961#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01001962 res = address_space_read(subpage->as, addr + subpage->base,
1963 attrs, buf, len);
1964 if (res) {
1965 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01001966 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001967 switch (len) {
1968 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001969 *data = ldub_p(buf);
1970 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001971 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001972 *data = lduw_p(buf);
1973 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001974 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001975 *data = ldl_p(buf);
1976 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001977 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01001978 *data = ldq_p(buf);
1979 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001980 default:
1981 abort();
1982 }
blueswir1db7b5422007-05-26 17:36:03 +00001983}
1984
Peter Maydellf25a49e2015-04-26 16:49:24 +01001985static MemTxResult subpage_write(void *opaque, hwaddr addr,
1986 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00001987{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001988 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001989 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001990
blueswir1db7b5422007-05-26 17:36:03 +00001991#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001992 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001993 " value %"PRIx64"\n",
1994 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001995#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001996 switch (len) {
1997 case 1:
1998 stb_p(buf, value);
1999 break;
2000 case 2:
2001 stw_p(buf, value);
2002 break;
2003 case 4:
2004 stl_p(buf, value);
2005 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002006 case 8:
2007 stq_p(buf, value);
2008 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002009 default:
2010 abort();
2011 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002012 return address_space_write(subpage->as, addr + subpage->base,
2013 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002014}
2015
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002016static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002017 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002018{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002019 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002020#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002021 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002022 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002023#endif
2024
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002025 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002026 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002027}
2028
Avi Kivity70c68e42012-01-02 12:32:48 +02002029static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002030 .read_with_attrs = subpage_read,
2031 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002032 .impl.min_access_size = 1,
2033 .impl.max_access_size = 8,
2034 .valid.min_access_size = 1,
2035 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002036 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002037 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002038};
2039
Anthony Liguoric227f092009-10-01 16:12:16 -05002040static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002041 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002042{
2043 int idx, eidx;
2044
2045 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2046 return -1;
2047 idx = SUBPAGE_IDX(start);
2048 eidx = SUBPAGE_IDX(end);
2049#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002050 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2051 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002052#endif
blueswir1db7b5422007-05-26 17:36:03 +00002053 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002054 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002055 }
2056
2057 return 0;
2058}
2059
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002060static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002061{
Anthony Liguoric227f092009-10-01 16:12:16 -05002062 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002063
Anthony Liguori7267c092011-08-20 22:09:37 -05002064 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002065
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002066 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002067 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002068 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002069 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002070 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002071#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002072 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2073 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002074#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002075 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002076
2077 return mmio;
2078}
2079
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002080static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2081 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002082{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002083 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002084 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002085 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002086 .mr = mr,
2087 .offset_within_address_space = 0,
2088 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002089 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002090 };
2091
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002092 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002093}
2094
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002095MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02002096{
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002097 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->memory_dispatch);
2098 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002099
2100 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002101}
2102
Avi Kivitye9179ce2009-06-14 11:38:52 +03002103static void io_mem_init(void)
2104{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002105 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002106 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002107 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002108 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002109 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002110 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002111 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002112}
2113
Avi Kivityac1970f2012-10-03 16:22:53 +02002114static void mem_begin(MemoryListener *listener)
2115{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002116 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002117 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2118 uint16_t n;
2119
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002120 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002121 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002122 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002123 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002124 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002125 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002126 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002127 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002128
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002129 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002130 d->as = as;
2131 as->next_dispatch = d;
2132}
2133
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002134static void address_space_dispatch_free(AddressSpaceDispatch *d)
2135{
2136 phys_sections_free(&d->map);
2137 g_free(d);
2138}
2139
Paolo Bonzini00752702013-05-29 12:13:54 +02002140static void mem_commit(MemoryListener *listener)
2141{
2142 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002143 AddressSpaceDispatch *cur = as->dispatch;
2144 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002145
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002146 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002147
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002148 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002149 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002150 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002151 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002152}
2153
Avi Kivity1d711482012-10-02 18:54:45 +02002154static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002155{
Andreas Färber182735e2013-05-29 22:29:20 +02002156 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002157
2158 /* since each CPU stores ram addresses in its TLB cache, we must
2159 reset the modified entries */
2160 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002161 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002162 /* FIXME: Disentangle the cpu.h circular files deps so we can
2163 directly get the right CPU from listener. */
2164 if (cpu->tcg_as_listener != listener) {
2165 continue;
2166 }
Paolo Bonzini76e5c762015-01-15 12:46:47 +01002167 cpu_reload_memory_map(cpu);
Avi Kivity117712c2012-02-12 21:23:17 +02002168 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002169}
2170
Avi Kivityac1970f2012-10-03 16:22:53 +02002171void address_space_init_dispatch(AddressSpace *as)
2172{
Paolo Bonzini00752702013-05-29 12:13:54 +02002173 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002174 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002175 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002176 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002177 .region_add = mem_add,
2178 .region_nop = mem_add,
2179 .priority = 0,
2180 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002181 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002182}
2183
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002184void address_space_unregister(AddressSpace *as)
2185{
2186 memory_listener_unregister(&as->dispatch_listener);
2187}
2188
Avi Kivity83f3c252012-10-07 12:59:55 +02002189void address_space_destroy_dispatch(AddressSpace *as)
2190{
2191 AddressSpaceDispatch *d = as->dispatch;
2192
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002193 atomic_rcu_set(&as->dispatch, NULL);
2194 if (d) {
2195 call_rcu(d, address_space_dispatch_free, rcu);
2196 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002197}
2198
Avi Kivity62152b82011-07-26 14:26:14 +03002199static void memory_map_init(void)
2200{
Anthony Liguori7267c092011-08-20 22:09:37 -05002201 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002202
Paolo Bonzini57271d62013-11-07 17:14:37 +01002203 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002204 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002205
Anthony Liguori7267c092011-08-20 22:09:37 -05002206 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002207 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2208 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002209 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002210}
2211
2212MemoryRegion *get_system_memory(void)
2213{
2214 return system_memory;
2215}
2216
Avi Kivity309cb472011-08-08 16:09:03 +03002217MemoryRegion *get_system_io(void)
2218{
2219 return system_io;
2220}
2221
pbrooke2eef172008-06-08 01:09:01 +00002222#endif /* !defined(CONFIG_USER_ONLY) */
2223
bellard13eb76e2004-01-24 15:23:36 +00002224/* physical memory access (slow version, mainly for debug) */
2225#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002226int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002227 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002228{
2229 int l, flags;
2230 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002231 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002232
2233 while (len > 0) {
2234 page = addr & TARGET_PAGE_MASK;
2235 l = (page + TARGET_PAGE_SIZE) - addr;
2236 if (l > len)
2237 l = len;
2238 flags = page_get_flags(page);
2239 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002240 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002241 if (is_write) {
2242 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002243 return -1;
bellard579a97f2007-11-11 14:26:47 +00002244 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002245 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002246 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002247 memcpy(p, buf, l);
2248 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002249 } else {
2250 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002251 return -1;
bellard579a97f2007-11-11 14:26:47 +00002252 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002253 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002254 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002255 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002256 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002257 }
2258 len -= l;
2259 buf += l;
2260 addr += l;
2261 }
Paul Brooka68fe892010-03-01 00:08:59 +00002262 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002263}
bellard8df1cd02005-01-28 22:37:22 +00002264
bellard13eb76e2004-01-24 15:23:36 +00002265#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002266
Paolo Bonzini845b6212015-03-23 11:45:53 +01002267static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002268 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002269{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002270 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2271 /* No early return if dirty_log_mask is or becomes 0, because
2272 * cpu_physical_memory_set_dirty_range will still call
2273 * xen_modified_memory.
2274 */
2275 if (dirty_log_mask) {
2276 dirty_log_mask =
2277 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002278 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002279 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2280 tb_invalidate_phys_range(addr, addr + length);
2281 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2282 }
2283 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002284}
2285
Richard Henderson23326162013-07-08 14:55:59 -07002286static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002287{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002288 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002289
2290 /* Regions are assumed to support 1-4 byte accesses unless
2291 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002292 if (access_size_max == 0) {
2293 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002294 }
Richard Henderson23326162013-07-08 14:55:59 -07002295
2296 /* Bound the maximum access by the alignment of the address. */
2297 if (!mr->ops->impl.unaligned) {
2298 unsigned align_size_max = addr & -addr;
2299 if (align_size_max != 0 && align_size_max < access_size_max) {
2300 access_size_max = align_size_max;
2301 }
2302 }
2303
2304 /* Don't attempt accesses larger than the maximum. */
2305 if (l > access_size_max) {
2306 l = access_size_max;
2307 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002308 if (l & (l - 1)) {
2309 l = 1 << (qemu_fls(l) - 1);
2310 }
Richard Henderson23326162013-07-08 14:55:59 -07002311
2312 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002313}
2314
Peter Maydell5c9eb022015-04-26 16:49:24 +01002315MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2316 uint8_t *buf, int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002317{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002318 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002319 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002320 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002321 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002322 MemoryRegion *mr;
Peter Maydell3b643492015-04-26 16:49:23 +01002323 MemTxResult result = MEMTX_OK;
ths3b46e622007-09-17 08:09:54 +00002324
Paolo Bonzini41063e12015-03-18 14:21:43 +01002325 rcu_read_lock();
bellard13eb76e2004-01-24 15:23:36 +00002326 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002327 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002328 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002329
bellard13eb76e2004-01-24 15:23:36 +00002330 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002331 if (!memory_access_is_direct(mr, is_write)) {
2332 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002333 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002334 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002335 switch (l) {
2336 case 8:
2337 /* 64 bit write access */
2338 val = ldq_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002339 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2340 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002341 break;
2342 case 4:
bellard1c213d12005-09-03 10:49:04 +00002343 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002344 val = ldl_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002345 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2346 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002347 break;
2348 case 2:
bellard1c213d12005-09-03 10:49:04 +00002349 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002350 val = lduw_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002351 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2352 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002353 break;
2354 case 1:
bellard1c213d12005-09-03 10:49:04 +00002355 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002356 val = ldub_p(buf);
Peter Maydell3b643492015-04-26 16:49:23 +01002357 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2358 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002359 break;
2360 default:
2361 abort();
bellard13eb76e2004-01-24 15:23:36 +00002362 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002363 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002364 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002365 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002366 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002367 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002368 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002369 }
2370 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002371 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002372 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002373 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002374 switch (l) {
2375 case 8:
2376 /* 64 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002377 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2378 attrs);
Richard Henderson23326162013-07-08 14:55:59 -07002379 stq_p(buf, val);
2380 break;
2381 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002382 /* 32 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002383 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2384 attrs);
bellardc27004e2005-01-03 23:35:10 +00002385 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002386 break;
2387 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002388 /* 16 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002389 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2390 attrs);
bellardc27004e2005-01-03 23:35:10 +00002391 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002392 break;
2393 case 1:
bellard1c213d12005-09-03 10:49:04 +00002394 /* 8 bit read access */
Peter Maydell3b643492015-04-26 16:49:23 +01002395 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2396 attrs);
bellardc27004e2005-01-03 23:35:10 +00002397 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002398 break;
2399 default:
2400 abort();
bellard13eb76e2004-01-24 15:23:36 +00002401 }
2402 } else {
2403 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002404 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002405 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002406 }
2407 }
2408 len -= l;
2409 buf += l;
2410 addr += l;
2411 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002412 rcu_read_unlock();
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002413
Peter Maydell3b643492015-04-26 16:49:23 +01002414 return result;
bellard13eb76e2004-01-24 15:23:36 +00002415}
bellard8df1cd02005-01-28 22:37:22 +00002416
Peter Maydell5c9eb022015-04-26 16:49:24 +01002417MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2418 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002419{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002420 return address_space_rw(as, addr, attrs, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002421}
2422
Peter Maydell5c9eb022015-04-26 16:49:24 +01002423MemTxResult address_space_read(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2424 uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002425{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002426 return address_space_rw(as, addr, attrs, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002427}
2428
2429
Avi Kivitya8170e52012-10-23 12:30:10 +02002430void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002431 int len, int is_write)
2432{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002433 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2434 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002435}
2436
Alexander Graf582b55a2013-12-11 14:17:44 +01002437enum write_rom_type {
2438 WRITE_DATA,
2439 FLUSH_CACHE,
2440};
2441
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002442static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002443 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002444{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002445 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002446 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002447 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002448 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002449
Paolo Bonzini41063e12015-03-18 14:21:43 +01002450 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002451 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002452 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002453 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002454
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002455 if (!(memory_region_is_ram(mr) ||
2456 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002457 /* do nothing */
2458 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002459 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002460 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002461 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002462 switch (type) {
2463 case WRITE_DATA:
2464 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002465 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002466 break;
2467 case FLUSH_CACHE:
2468 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2469 break;
2470 }
bellardd0ecd2a2006-04-23 17:14:48 +00002471 }
2472 len -= l;
2473 buf += l;
2474 addr += l;
2475 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002476 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002477}
2478
Alexander Graf582b55a2013-12-11 14:17:44 +01002479/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002480void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002481 const uint8_t *buf, int len)
2482{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002483 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002484}
2485
2486void cpu_flush_icache_range(hwaddr start, int len)
2487{
2488 /*
2489 * This function should do the same thing as an icache flush that was
2490 * triggered from within the guest. For TCG we are always cache coherent,
2491 * so there is no need to flush anything. For KVM / Xen we need to flush
2492 * the host's instruction cache at least.
2493 */
2494 if (tcg_enabled()) {
2495 return;
2496 }
2497
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002498 cpu_physical_memory_write_rom_internal(&address_space_memory,
2499 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002500}
2501
aliguori6d16c2f2009-01-22 16:59:11 +00002502typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002503 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002504 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002505 hwaddr addr;
2506 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002507 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002508} BounceBuffer;
2509
2510static BounceBuffer bounce;
2511
aliguoriba223c22009-01-22 16:59:16 +00002512typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002513 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002514 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002515} MapClient;
2516
Fam Zheng38e047b2015-03-16 17:03:35 +08002517QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002518static QLIST_HEAD(map_client_list, MapClient) map_client_list
2519 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002520
Fam Zhenge95205e2015-03-16 17:03:37 +08002521static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002522{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002523 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002524 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002525}
2526
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002527static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002528{
2529 MapClient *client;
2530
Blue Swirl72cf2d42009-09-12 07:36:22 +00002531 while (!QLIST_EMPTY(&map_client_list)) {
2532 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002533 qemu_bh_schedule(client->bh);
2534 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002535 }
2536}
2537
Fam Zhenge95205e2015-03-16 17:03:37 +08002538void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002539{
2540 MapClient *client = g_malloc(sizeof(*client));
2541
Fam Zheng38e047b2015-03-16 17:03:35 +08002542 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002543 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002544 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002545 if (!atomic_read(&bounce.in_use)) {
2546 cpu_notify_map_clients_locked();
2547 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002548 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002549}
2550
Fam Zheng38e047b2015-03-16 17:03:35 +08002551void cpu_exec_init_all(void)
2552{
2553 qemu_mutex_init(&ram_list.mutex);
2554 memory_map_init();
2555 io_mem_init();
2556 qemu_mutex_init(&map_client_list_lock);
2557}
2558
Fam Zhenge95205e2015-03-16 17:03:37 +08002559void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002560{
Fam Zhenge95205e2015-03-16 17:03:37 +08002561 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002562
Fam Zhenge95205e2015-03-16 17:03:37 +08002563 qemu_mutex_lock(&map_client_list_lock);
2564 QLIST_FOREACH(client, &map_client_list, link) {
2565 if (client->bh == bh) {
2566 cpu_unregister_map_client_do(client);
2567 break;
2568 }
2569 }
2570 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002571}
2572
2573static void cpu_notify_map_clients(void)
2574{
Fam Zheng38e047b2015-03-16 17:03:35 +08002575 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002576 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002577 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002578}
2579
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002580bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2581{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002582 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002583 hwaddr l, xlat;
2584
Paolo Bonzini41063e12015-03-18 14:21:43 +01002585 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002586 while (len > 0) {
2587 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002588 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2589 if (!memory_access_is_direct(mr, is_write)) {
2590 l = memory_access_size(mr, l, addr);
2591 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002592 return false;
2593 }
2594 }
2595
2596 len -= l;
2597 addr += l;
2598 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002599 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002600 return true;
2601}
2602
aliguori6d16c2f2009-01-22 16:59:11 +00002603/* Map a physical memory region into a host virtual address.
2604 * May map a subset of the requested range, given by and returned in *plen.
2605 * May return NULL if resources needed to perform the mapping are exhausted.
2606 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002607 * Use cpu_register_map_client() to know when retrying the map operation is
2608 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002609 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002610void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002611 hwaddr addr,
2612 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002613 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002614{
Avi Kivitya8170e52012-10-23 12:30:10 +02002615 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002616 hwaddr done = 0;
2617 hwaddr l, xlat, base;
2618 MemoryRegion *mr, *this_mr;
2619 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002620
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002621 if (len == 0) {
2622 return NULL;
2623 }
aliguori6d16c2f2009-01-22 16:59:11 +00002624
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002625 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002626 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002627 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002628
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002629 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002630 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002631 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002632 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002633 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002634 /* Avoid unbounded allocations */
2635 l = MIN(l, TARGET_PAGE_SIZE);
2636 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002637 bounce.addr = addr;
2638 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002639
2640 memory_region_ref(mr);
2641 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002642 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002643 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
2644 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002645 }
aliguori6d16c2f2009-01-22 16:59:11 +00002646
Paolo Bonzini41063e12015-03-18 14:21:43 +01002647 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002648 *plen = l;
2649 return bounce.buffer;
2650 }
2651
2652 base = xlat;
2653 raddr = memory_region_get_ram_addr(mr);
2654
2655 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002656 len -= l;
2657 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002658 done += l;
2659 if (len == 0) {
2660 break;
2661 }
2662
2663 l = len;
2664 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2665 if (this_mr != mr || xlat != base + done) {
2666 break;
2667 }
aliguori6d16c2f2009-01-22 16:59:11 +00002668 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002669
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002670 memory_region_ref(mr);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002671 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002672 *plen = done;
2673 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002674}
2675
Avi Kivityac1970f2012-10-03 16:22:53 +02002676/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002677 * Will also mark the memory as dirty if is_write == 1. access_len gives
2678 * the amount of memory that was actually read or written by the caller.
2679 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002680void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2681 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002682{
2683 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002684 MemoryRegion *mr;
2685 ram_addr_t addr1;
2686
2687 mr = qemu_ram_addr_from_host(buffer, &addr1);
2688 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002689 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01002690 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002691 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002692 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002693 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002694 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002695 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002696 return;
2697 }
2698 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01002699 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
2700 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002701 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002702 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002703 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002704 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002705 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00002706 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002707}
bellardd0ecd2a2006-04-23 17:14:48 +00002708
Avi Kivitya8170e52012-10-23 12:30:10 +02002709void *cpu_physical_memory_map(hwaddr addr,
2710 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002711 int is_write)
2712{
2713 return address_space_map(&address_space_memory, addr, plen, is_write);
2714}
2715
Avi Kivitya8170e52012-10-23 12:30:10 +02002716void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2717 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002718{
2719 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2720}
2721
bellard8df1cd02005-01-28 22:37:22 +00002722/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002723static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
2724 MemTxAttrs attrs,
2725 MemTxResult *result,
2726 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002727{
bellard8df1cd02005-01-28 22:37:22 +00002728 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002729 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002730 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002731 hwaddr l = 4;
2732 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002733 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00002734
Paolo Bonzini41063e12015-03-18 14:21:43 +01002735 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002736 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002737 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002738 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002739 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002740#if defined(TARGET_WORDS_BIGENDIAN)
2741 if (endian == DEVICE_LITTLE_ENDIAN) {
2742 val = bswap32(val);
2743 }
2744#else
2745 if (endian == DEVICE_BIG_ENDIAN) {
2746 val = bswap32(val);
2747 }
2748#endif
bellard8df1cd02005-01-28 22:37:22 +00002749 } else {
2750 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002751 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002752 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002753 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002754 switch (endian) {
2755 case DEVICE_LITTLE_ENDIAN:
2756 val = ldl_le_p(ptr);
2757 break;
2758 case DEVICE_BIG_ENDIAN:
2759 val = ldl_be_p(ptr);
2760 break;
2761 default:
2762 val = ldl_p(ptr);
2763 break;
2764 }
Peter Maydell50013112015-04-26 16:49:24 +01002765 r = MEMTX_OK;
2766 }
2767 if (result) {
2768 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00002769 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002770 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00002771 return val;
2772}
2773
Peter Maydell50013112015-04-26 16:49:24 +01002774uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
2775 MemTxAttrs attrs, MemTxResult *result)
2776{
2777 return address_space_ldl_internal(as, addr, attrs, result,
2778 DEVICE_NATIVE_ENDIAN);
2779}
2780
2781uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
2782 MemTxAttrs attrs, MemTxResult *result)
2783{
2784 return address_space_ldl_internal(as, addr, attrs, result,
2785 DEVICE_LITTLE_ENDIAN);
2786}
2787
2788uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
2789 MemTxAttrs attrs, MemTxResult *result)
2790{
2791 return address_space_ldl_internal(as, addr, attrs, result,
2792 DEVICE_BIG_ENDIAN);
2793}
2794
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002795uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002796{
Peter Maydell50013112015-04-26 16:49:24 +01002797 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002798}
2799
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002800uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002801{
Peter Maydell50013112015-04-26 16:49:24 +01002802 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002803}
2804
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002805uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002806{
Peter Maydell50013112015-04-26 16:49:24 +01002807 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002808}
2809
bellard84b7b8e2005-11-28 21:19:04 +00002810/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002811static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
2812 MemTxAttrs attrs,
2813 MemTxResult *result,
2814 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002815{
bellard84b7b8e2005-11-28 21:19:04 +00002816 uint8_t *ptr;
2817 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002818 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002819 hwaddr l = 8;
2820 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002821 MemTxResult r;
bellard84b7b8e2005-11-28 21:19:04 +00002822
Paolo Bonzini41063e12015-03-18 14:21:43 +01002823 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002824 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002825 false);
2826 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002827 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002828 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002829#if defined(TARGET_WORDS_BIGENDIAN)
2830 if (endian == DEVICE_LITTLE_ENDIAN) {
2831 val = bswap64(val);
2832 }
2833#else
2834 if (endian == DEVICE_BIG_ENDIAN) {
2835 val = bswap64(val);
2836 }
2837#endif
bellard84b7b8e2005-11-28 21:19:04 +00002838 } else {
2839 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002840 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002841 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002842 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002843 switch (endian) {
2844 case DEVICE_LITTLE_ENDIAN:
2845 val = ldq_le_p(ptr);
2846 break;
2847 case DEVICE_BIG_ENDIAN:
2848 val = ldq_be_p(ptr);
2849 break;
2850 default:
2851 val = ldq_p(ptr);
2852 break;
2853 }
Peter Maydell50013112015-04-26 16:49:24 +01002854 r = MEMTX_OK;
2855 }
2856 if (result) {
2857 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00002858 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002859 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00002860 return val;
2861}
2862
Peter Maydell50013112015-04-26 16:49:24 +01002863uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
2864 MemTxAttrs attrs, MemTxResult *result)
2865{
2866 return address_space_ldq_internal(as, addr, attrs, result,
2867 DEVICE_NATIVE_ENDIAN);
2868}
2869
2870uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
2871 MemTxAttrs attrs, MemTxResult *result)
2872{
2873 return address_space_ldq_internal(as, addr, attrs, result,
2874 DEVICE_LITTLE_ENDIAN);
2875}
2876
2877uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
2878 MemTxAttrs attrs, MemTxResult *result)
2879{
2880 return address_space_ldq_internal(as, addr, attrs, result,
2881 DEVICE_BIG_ENDIAN);
2882}
2883
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002884uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002885{
Peter Maydell50013112015-04-26 16:49:24 +01002886 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002887}
2888
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002889uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002890{
Peter Maydell50013112015-04-26 16:49:24 +01002891 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002892}
2893
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002894uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002895{
Peter Maydell50013112015-04-26 16:49:24 +01002896 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002897}
2898
bellardaab33092005-10-30 20:48:42 +00002899/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01002900uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
2901 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00002902{
2903 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01002904 MemTxResult r;
2905
2906 r = address_space_rw(as, addr, attrs, &val, 1, 0);
2907 if (result) {
2908 *result = r;
2909 }
bellardaab33092005-10-30 20:48:42 +00002910 return val;
2911}
2912
Peter Maydell50013112015-04-26 16:49:24 +01002913uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
2914{
2915 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
2916}
2917
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002918/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01002919static inline uint32_t address_space_lduw_internal(AddressSpace *as,
2920 hwaddr addr,
2921 MemTxAttrs attrs,
2922 MemTxResult *result,
2923 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002924{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002925 uint8_t *ptr;
2926 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002927 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002928 hwaddr l = 2;
2929 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01002930 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002931
Paolo Bonzini41063e12015-03-18 14:21:43 +01002932 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002933 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002934 false);
2935 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002936 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01002937 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002938#if defined(TARGET_WORDS_BIGENDIAN)
2939 if (endian == DEVICE_LITTLE_ENDIAN) {
2940 val = bswap16(val);
2941 }
2942#else
2943 if (endian == DEVICE_BIG_ENDIAN) {
2944 val = bswap16(val);
2945 }
2946#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002947 } else {
2948 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002949 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002950 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002951 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002952 switch (endian) {
2953 case DEVICE_LITTLE_ENDIAN:
2954 val = lduw_le_p(ptr);
2955 break;
2956 case DEVICE_BIG_ENDIAN:
2957 val = lduw_be_p(ptr);
2958 break;
2959 default:
2960 val = lduw_p(ptr);
2961 break;
2962 }
Peter Maydell50013112015-04-26 16:49:24 +01002963 r = MEMTX_OK;
2964 }
2965 if (result) {
2966 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002967 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002968 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002969 return val;
bellardaab33092005-10-30 20:48:42 +00002970}
2971
Peter Maydell50013112015-04-26 16:49:24 +01002972uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
2973 MemTxAttrs attrs, MemTxResult *result)
2974{
2975 return address_space_lduw_internal(as, addr, attrs, result,
2976 DEVICE_NATIVE_ENDIAN);
2977}
2978
2979uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
2980 MemTxAttrs attrs, MemTxResult *result)
2981{
2982 return address_space_lduw_internal(as, addr, attrs, result,
2983 DEVICE_LITTLE_ENDIAN);
2984}
2985
2986uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
2987 MemTxAttrs attrs, MemTxResult *result)
2988{
2989 return address_space_lduw_internal(as, addr, attrs, result,
2990 DEVICE_BIG_ENDIAN);
2991}
2992
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002993uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002994{
Peter Maydell50013112015-04-26 16:49:24 +01002995 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002996}
2997
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002998uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002999{
Peter Maydell50013112015-04-26 16:49:24 +01003000 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003001}
3002
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003003uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003004{
Peter Maydell50013112015-04-26 16:49:24 +01003005 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003006}
3007
bellard8df1cd02005-01-28 22:37:22 +00003008/* warning: addr must be aligned. The ram page is not masked as dirty
3009 and the code inside is not invalidated. It is useful if the dirty
3010 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003011void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3012 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003013{
bellard8df1cd02005-01-28 22:37:22 +00003014 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003015 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003016 hwaddr l = 4;
3017 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003018 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003019 uint8_t dirty_log_mask;
bellard8df1cd02005-01-28 22:37:22 +00003020
Paolo Bonzini41063e12015-03-18 14:21:43 +01003021 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003022 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003023 true);
3024 if (l < 4 || !memory_access_is_direct(mr, true)) {
Peter Maydell50013112015-04-26 16:49:24 +01003025 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003026 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003027 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003028 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003029 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003030
Paolo Bonzini845b6212015-03-23 11:45:53 +01003031 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3032 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003033 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003034 r = MEMTX_OK;
3035 }
3036 if (result) {
3037 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003038 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003039 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003040}
3041
Peter Maydell50013112015-04-26 16:49:24 +01003042void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3043{
3044 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3045}
3046
bellard8df1cd02005-01-28 22:37:22 +00003047/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003048static inline void address_space_stl_internal(AddressSpace *as,
3049 hwaddr addr, uint32_t val,
3050 MemTxAttrs attrs,
3051 MemTxResult *result,
3052 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003053{
bellard8df1cd02005-01-28 22:37:22 +00003054 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003055 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003056 hwaddr l = 4;
3057 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003058 MemTxResult r;
bellard8df1cd02005-01-28 22:37:22 +00003059
Paolo Bonzini41063e12015-03-18 14:21:43 +01003060 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003061 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003062 true);
3063 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003064#if defined(TARGET_WORDS_BIGENDIAN)
3065 if (endian == DEVICE_LITTLE_ENDIAN) {
3066 val = bswap32(val);
3067 }
3068#else
3069 if (endian == DEVICE_BIG_ENDIAN) {
3070 val = bswap32(val);
3071 }
3072#endif
Peter Maydell50013112015-04-26 16:49:24 +01003073 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003074 } else {
bellard8df1cd02005-01-28 22:37:22 +00003075 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003076 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00003077 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003078 switch (endian) {
3079 case DEVICE_LITTLE_ENDIAN:
3080 stl_le_p(ptr, val);
3081 break;
3082 case DEVICE_BIG_ENDIAN:
3083 stl_be_p(ptr, val);
3084 break;
3085 default:
3086 stl_p(ptr, val);
3087 break;
3088 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003089 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003090 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003091 }
Peter Maydell50013112015-04-26 16:49:24 +01003092 if (result) {
3093 *result = r;
3094 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003095 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003096}
3097
3098void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3099 MemTxAttrs attrs, MemTxResult *result)
3100{
3101 address_space_stl_internal(as, addr, val, attrs, result,
3102 DEVICE_NATIVE_ENDIAN);
3103}
3104
3105void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3106 MemTxAttrs attrs, MemTxResult *result)
3107{
3108 address_space_stl_internal(as, addr, val, attrs, result,
3109 DEVICE_LITTLE_ENDIAN);
3110}
3111
3112void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3113 MemTxAttrs attrs, MemTxResult *result)
3114{
3115 address_space_stl_internal(as, addr, val, attrs, result,
3116 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003117}
3118
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003119void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003120{
Peter Maydell50013112015-04-26 16:49:24 +01003121 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003122}
3123
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003124void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003125{
Peter Maydell50013112015-04-26 16:49:24 +01003126 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003127}
3128
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003129void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003130{
Peter Maydell50013112015-04-26 16:49:24 +01003131 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003132}
3133
bellardaab33092005-10-30 20:48:42 +00003134/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003135void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3136 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003137{
3138 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003139 MemTxResult r;
3140
3141 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3142 if (result) {
3143 *result = r;
3144 }
3145}
3146
3147void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3148{
3149 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003150}
3151
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003152/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003153static inline void address_space_stw_internal(AddressSpace *as,
3154 hwaddr addr, uint32_t val,
3155 MemTxAttrs attrs,
3156 MemTxResult *result,
3157 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003158{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003159 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003160 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003161 hwaddr l = 2;
3162 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003163 MemTxResult r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003164
Paolo Bonzini41063e12015-03-18 14:21:43 +01003165 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003166 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003167 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003168#if defined(TARGET_WORDS_BIGENDIAN)
3169 if (endian == DEVICE_LITTLE_ENDIAN) {
3170 val = bswap16(val);
3171 }
3172#else
3173 if (endian == DEVICE_BIG_ENDIAN) {
3174 val = bswap16(val);
3175 }
3176#endif
Peter Maydell50013112015-04-26 16:49:24 +01003177 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003178 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003179 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003180 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003181 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003182 switch (endian) {
3183 case DEVICE_LITTLE_ENDIAN:
3184 stw_le_p(ptr, val);
3185 break;
3186 case DEVICE_BIG_ENDIAN:
3187 stw_be_p(ptr, val);
3188 break;
3189 default:
3190 stw_p(ptr, val);
3191 break;
3192 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003193 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003194 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003195 }
Peter Maydell50013112015-04-26 16:49:24 +01003196 if (result) {
3197 *result = r;
3198 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003199 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003200}
3201
3202void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3203 MemTxAttrs attrs, MemTxResult *result)
3204{
3205 address_space_stw_internal(as, addr, val, attrs, result,
3206 DEVICE_NATIVE_ENDIAN);
3207}
3208
3209void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3210 MemTxAttrs attrs, MemTxResult *result)
3211{
3212 address_space_stw_internal(as, addr, val, attrs, result,
3213 DEVICE_LITTLE_ENDIAN);
3214}
3215
3216void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3217 MemTxAttrs attrs, MemTxResult *result)
3218{
3219 address_space_stw_internal(as, addr, val, attrs, result,
3220 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003221}
3222
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003223void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003224{
Peter Maydell50013112015-04-26 16:49:24 +01003225 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003226}
3227
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003228void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003229{
Peter Maydell50013112015-04-26 16:49:24 +01003230 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003231}
3232
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003233void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003234{
Peter Maydell50013112015-04-26 16:49:24 +01003235 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003236}
3237
bellardaab33092005-10-30 20:48:42 +00003238/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003239void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3240 MemTxAttrs attrs, MemTxResult *result)
3241{
3242 MemTxResult r;
3243 val = tswap64(val);
3244 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3245 if (result) {
3246 *result = r;
3247 }
3248}
3249
3250void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3251 MemTxAttrs attrs, MemTxResult *result)
3252{
3253 MemTxResult r;
3254 val = cpu_to_le64(val);
3255 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3256 if (result) {
3257 *result = r;
3258 }
3259}
3260void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3261 MemTxAttrs attrs, MemTxResult *result)
3262{
3263 MemTxResult r;
3264 val = cpu_to_be64(val);
3265 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3266 if (result) {
3267 *result = r;
3268 }
3269}
3270
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003271void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003272{
Peter Maydell50013112015-04-26 16:49:24 +01003273 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003274}
3275
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003276void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003277{
Peter Maydell50013112015-04-26 16:49:24 +01003278 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003279}
3280
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003281void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003282{
Peter Maydell50013112015-04-26 16:49:24 +01003283 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003284}
3285
aliguori5e2972f2009-03-28 17:51:36 +00003286/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003287int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003288 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003289{
3290 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003291 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003292 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003293
3294 while (len > 0) {
3295 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02003296 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00003297 /* if no physical page mapped, return an error */
3298 if (phys_addr == -1)
3299 return -1;
3300 l = (page + TARGET_PAGE_SIZE) - addr;
3301 if (l > len)
3302 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003303 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003304 if (is_write) {
3305 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
3306 } else {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003307 address_space_rw(cpu->as, phys_addr, MEMTXATTRS_UNSPECIFIED,
3308 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003309 }
bellard13eb76e2004-01-24 15:23:36 +00003310 len -= l;
3311 buf += l;
3312 addr += l;
3313 }
3314 return 0;
3315}
Paul Brooka68fe892010-03-01 00:08:59 +00003316#endif
bellard13eb76e2004-01-24 15:23:36 +00003317
Blue Swirl8e4a4242013-01-06 18:30:17 +00003318/*
3319 * A helper function for the _utterly broken_ virtio device model to find out if
3320 * it's running on a big endian machine. Don't do this at home kids!
3321 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003322bool target_words_bigendian(void);
3323bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003324{
3325#if defined(TARGET_WORDS_BIGENDIAN)
3326 return true;
3327#else
3328 return false;
3329#endif
3330}
3331
Wen Congyang76f35532012-05-07 12:04:18 +08003332#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003333bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003334{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003335 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003336 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003337 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003338
Paolo Bonzini41063e12015-03-18 14:21:43 +01003339 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003340 mr = address_space_translate(&address_space_memory,
3341 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003342
Paolo Bonzini41063e12015-03-18 14:21:43 +01003343 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3344 rcu_read_unlock();
3345 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003346}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003347
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003348int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003349{
3350 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003351 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003352
Mike Day0dc3f442013-09-05 14:41:35 -04003353 rcu_read_lock();
3354 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003355 ret = func(block->idstr, block->host, block->offset,
3356 block->used_length, opaque);
3357 if (ret) {
3358 break;
3359 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003360 }
Mike Day0dc3f442013-09-05 14:41:35 -04003361 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003362 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003363}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003364#endif