blob: 410371d7b8e68a5eaf7acb9b2930775997c5222a [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020054#include "qemu/range.h"
55
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020059static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000060
Paolo Bonzinia3161032012-11-14 15:54:48 +010061RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030062
63static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030064static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030065
Avi Kivityf6790af2012-10-02 20:13:51 +020066AddressSpace address_space_io;
67AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020068
Paolo Bonzini0844e002013-05-24 14:37:28 +020069MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020070static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020071
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080072/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
73#define RAM_PREALLOC (1 << 0)
74
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080075/* RAM is mmap-ed with MAP_SHARED */
76#define RAM_SHARED (1 << 1)
77
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020078/* Only a portion of RAM (used_length) is actually used, and migrated.
79 * This used_length size can change across reboots.
80 */
81#define RAM_RESIZEABLE (1 << 2)
82
pbrooke2eef172008-06-08 01:09:01 +000083#endif
bellard9fa3e852004-01-04 18:06:42 +000084
Andreas Färberbdc44642013-06-24 23:50:24 +020085struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000086/* current CPU in the current thread. It is only valid inside
87 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020088DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000089/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000090 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000091 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010092int use_icount;
bellard6a00d602005-11-21 23:25:50 +000093
pbrooke2eef172008-06-08 01:09:01 +000094#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020095
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020096typedef struct PhysPageEntry PhysPageEntry;
97
98struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020099 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200100 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200101 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200102 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103};
104
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200105#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
106
Paolo Bonzini03f49952013-11-07 17:14:36 +0100107/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100108#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100109
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200110#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100111#define P_L2_SIZE (1 << P_L2_BITS)
112
113#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
114
115typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200116
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200117typedef struct PhysPageMap {
118 unsigned sections_nb;
119 unsigned sections_nb_alloc;
120 unsigned nodes_nb;
121 unsigned nodes_nb_alloc;
122 Node *nodes;
123 MemoryRegionSection *sections;
124} PhysPageMap;
125
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200126struct AddressSpaceDispatch {
127 /* This is a multi-level map on the physical address space.
128 * The bottom level has pointers to MemoryRegionSections.
129 */
130 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200131 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200132 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200133};
134
Jan Kiszka90260c62013-05-26 21:46:51 +0200135#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
136typedef struct subpage_t {
137 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200138 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200139 hwaddr base;
140 uint16_t sub_section[TARGET_PAGE_SIZE];
141} subpage_t;
142
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200143#define PHYS_SECTION_UNASSIGNED 0
144#define PHYS_SECTION_NOTDIRTY 1
145#define PHYS_SECTION_ROM 2
146#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200147
pbrooke2eef172008-06-08 01:09:01 +0000148static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300149static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000150static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000151
Avi Kivity1ec9b902012-01-02 12:47:48 +0200152static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000153#endif
bellard54936002003-05-13 00:25:15 +0000154
Paul Brook6d9a1302010-02-28 23:55:53 +0000155#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200156
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200157static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200158{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200159 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
160 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
161 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
162 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 }
164}
165
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200167{
168 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200169 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200170
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200171 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200173 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100174 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200175 map->nodes[ret][i].skip = 1;
176 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200177 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200179}
180
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
182 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200183 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200184{
185 PhysPageEntry *p;
186 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100187 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200188
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200189 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200190 lp->ptr = phys_map_node_alloc(map);
191 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200192 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100193 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200194 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200195 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200196 }
197 }
198 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200199 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200200 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100201 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200202
Paolo Bonzini03f49952013-11-07 17:14:36 +0100203 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200204 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200205 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200206 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200207 *index += step;
208 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200209 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200210 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200211 }
212 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200213 }
214}
215
Avi Kivityac1970f2012-10-03 16:22:53 +0200216static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200217 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200218 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000219{
Avi Kivity29990972012-02-13 20:21:20 +0200220 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200221 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000222
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200223 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000224}
225
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200226/* Compact a non leaf page entry. Simply detect that the entry has a single child,
227 * and update our entry so we can skip it and go directly to the destination.
228 */
229static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
230{
231 unsigned valid_ptr = P_L2_SIZE;
232 int valid = 0;
233 PhysPageEntry *p;
234 int i;
235
236 if (lp->ptr == PHYS_MAP_NODE_NIL) {
237 return;
238 }
239
240 p = nodes[lp->ptr];
241 for (i = 0; i < P_L2_SIZE; i++) {
242 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
243 continue;
244 }
245
246 valid_ptr = i;
247 valid++;
248 if (p[i].skip) {
249 phys_page_compact(&p[i], nodes, compacted);
250 }
251 }
252
253 /* We can only compress if there's only one child. */
254 if (valid != 1) {
255 return;
256 }
257
258 assert(valid_ptr < P_L2_SIZE);
259
260 /* Don't compress if it won't fit in the # of bits we have. */
261 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
262 return;
263 }
264
265 lp->ptr = p[valid_ptr].ptr;
266 if (!p[valid_ptr].skip) {
267 /* If our only child is a leaf, make this a leaf. */
268 /* By design, we should have made this node a leaf to begin with so we
269 * should never reach here.
270 * But since it's so simple to handle this, let's do it just in case we
271 * change this rule.
272 */
273 lp->skip = 0;
274 } else {
275 lp->skip += p[valid_ptr].skip;
276 }
277}
278
279static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
280{
281 DECLARE_BITMAP(compacted, nodes_nb);
282
283 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200284 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200285 }
286}
287
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200288static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200289 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000290{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200291 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200292 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200293 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200294
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200295 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200296 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200297 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200298 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200299 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100300 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200301 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200302
303 if (sections[lp.ptr].size.hi ||
304 range_covers_byte(sections[lp.ptr].offset_within_address_space,
305 sections[lp.ptr].size.lo, addr)) {
306 return &sections[lp.ptr];
307 } else {
308 return &sections[PHYS_SECTION_UNASSIGNED];
309 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200310}
311
Blue Swirle5548612012-04-21 13:08:33 +0000312bool memory_region_is_unassigned(MemoryRegion *mr)
313{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200314 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000315 && mr != &io_mem_watch;
316}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200317
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200318static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 hwaddr addr,
320 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200321{
Jan Kiszka90260c62013-05-26 21:46:51 +0200322 MemoryRegionSection *section;
323 subpage_t *subpage;
324
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200325 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200326 if (resolve_subpage && section->mr->subpage) {
327 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200328 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200329 }
330 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200331}
332
Jan Kiszka90260c62013-05-26 21:46:51 +0200333static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200334address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200335 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200336{
337 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100338 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200339
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200340 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200341 /* Compute offset within MemoryRegionSection */
342 addr -= section->offset_within_address_space;
343
344 /* Compute offset within MemoryRegion */
345 *xlat = addr + section->offset_within_region;
346
347 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100348 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200349 return section;
350}
Jan Kiszka90260c62013-05-26 21:46:51 +0200351
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100352static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
353{
354 if (memory_region_is_ram(mr)) {
355 return !(is_write && mr->readonly);
356 }
357 if (memory_region_is_romd(mr)) {
358 return !is_write;
359 }
360
361 return false;
362}
363
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200364MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
365 hwaddr *xlat, hwaddr *plen,
366 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200367{
Avi Kivity30951152012-10-30 13:47:46 +0200368 IOMMUTLBEntry iotlb;
369 MemoryRegionSection *section;
370 MemoryRegion *mr;
371 hwaddr len = *plen;
372
373 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100374 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200375 mr = section->mr;
376
377 if (!mr->iommu_ops) {
378 break;
379 }
380
Le Tan8d7b8cb2014-08-16 13:55:37 +0800381 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200382 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
383 | (addr & iotlb.addr_mask));
384 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
385 if (!(iotlb.perm & (1 << is_write))) {
386 mr = &io_mem_unassigned;
387 break;
388 }
389
390 as = iotlb.target_as;
391 }
392
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000393 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100394 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
395 len = MIN(page, len);
396 }
397
Avi Kivity30951152012-10-30 13:47:46 +0200398 *plen = len;
399 *xlat = addr;
400 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200401}
402
403MemoryRegionSection *
404address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
405 hwaddr *plen)
406{
Avi Kivity30951152012-10-30 13:47:46 +0200407 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200408 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200409
410 assert(!section->mr->iommu_ops);
411 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200412}
bellard9fa3e852004-01-04 18:06:42 +0000413#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000414
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200415void cpu_exec_init_all(void)
416{
417#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700418 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200419 memory_map_init();
420 io_mem_init();
421#endif
422}
423
Andreas Färberb170fce2013-01-20 20:23:22 +0100424#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000425
Juan Quintelae59fb372009-09-29 22:48:21 +0200426static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200427{
Andreas Färber259186a2013-01-17 18:51:17 +0100428 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200429
aurel323098dba2009-03-07 21:28:24 +0000430 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
431 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100432 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100433 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000434
435 return 0;
436}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200437
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400438static int cpu_common_pre_load(void *opaque)
439{
440 CPUState *cpu = opaque;
441
Paolo Bonziniadee6422014-12-19 12:53:14 +0100442 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400443
444 return 0;
445}
446
447static bool cpu_common_exception_index_needed(void *opaque)
448{
449 CPUState *cpu = opaque;
450
Paolo Bonziniadee6422014-12-19 12:53:14 +0100451 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400452}
453
454static const VMStateDescription vmstate_cpu_common_exception_index = {
455 .name = "cpu_common/exception_index",
456 .version_id = 1,
457 .minimum_version_id = 1,
458 .fields = (VMStateField[]) {
459 VMSTATE_INT32(exception_index, CPUState),
460 VMSTATE_END_OF_LIST()
461 }
462};
463
Andreas Färber1a1562f2013-06-17 04:09:11 +0200464const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200465 .name = "cpu_common",
466 .version_id = 1,
467 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400468 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200469 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200470 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100471 VMSTATE_UINT32(halted, CPUState),
472 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200473 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400474 },
475 .subsections = (VMStateSubsection[]) {
476 {
477 .vmsd = &vmstate_cpu_common_exception_index,
478 .needed = cpu_common_exception_index_needed,
479 } , {
480 /* empty */
481 }
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200482 }
483};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200484
pbrook9656f322008-07-01 20:01:19 +0000485#endif
486
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100487CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400488{
Andreas Färberbdc44642013-06-24 23:50:24 +0200489 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400490
Andreas Färberbdc44642013-06-24 23:50:24 +0200491 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100492 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200493 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100494 }
Glauber Costa950f1472009-06-09 12:15:18 -0400495 }
496
Andreas Färberbdc44642013-06-24 23:50:24 +0200497 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400498}
499
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000500#if !defined(CONFIG_USER_ONLY)
501void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
502{
503 /* We only support one address space per cpu at the moment. */
504 assert(cpu->as == as);
505
506 if (cpu->tcg_as_listener) {
507 memory_listener_unregister(cpu->tcg_as_listener);
508 } else {
509 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
510 }
511 cpu->tcg_as_listener->commit = tcg_commit;
512 memory_listener_register(cpu->tcg_as_listener, as);
513}
514#endif
515
Andreas Färber9349b4f2012-03-14 01:38:32 +0100516void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000517{
Andreas Färber9f09e182012-05-03 06:59:07 +0200518 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100519 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200520 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000521 int cpu_index;
522
pbrookc2764712009-03-07 15:24:59 +0000523#if defined(CONFIG_USER_ONLY)
524 cpu_list_lock();
525#endif
bellard6a00d602005-11-21 23:25:50 +0000526 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200527 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000528 cpu_index++;
529 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100530 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100531 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200532 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200533 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100534#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000535 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200536 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100537#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200538 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000539#if defined(CONFIG_USER_ONLY)
540 cpu_list_unlock();
541#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200542 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
543 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
544 }
pbrookb3c77242008-06-30 16:31:04 +0000545#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600546 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000547 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100548 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200549 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000550#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100551 if (cc->vmsd != NULL) {
552 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
553 }
bellardfd6ce8f2003-05-14 19:00:11 +0000554}
555
Paul Brook94df27f2010-02-28 23:47:45 +0000556#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200557static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000558{
559 tb_invalidate_phys_page_range(pc, pc + 1, 0);
560}
561#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200562static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400563{
Max Filippove8262a12013-09-27 22:29:17 +0400564 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
565 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000566 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100567 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400568 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400569}
bellardc27004e2005-01-03 23:35:10 +0000570#endif
bellardd720b932004-04-25 17:57:43 +0000571
Paul Brookc527ee82010-03-01 03:31:14 +0000572#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200573void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000574
575{
576}
577
Peter Maydell3ee887e2014-09-12 14:06:48 +0100578int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
579 int flags)
580{
581 return -ENOSYS;
582}
583
584void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
585{
586}
587
Andreas Färber75a34032013-09-02 16:57:02 +0200588int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000589 int flags, CPUWatchpoint **watchpoint)
590{
591 return -ENOSYS;
592}
593#else
pbrook6658ffb2007-03-16 23:58:11 +0000594/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200595int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000596 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000597{
aliguoric0ce9982008-11-25 22:13:57 +0000598 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000599
Peter Maydell05068c02014-09-12 14:06:48 +0100600 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700601 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200602 error_report("tried to set invalid watchpoint at %"
603 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000604 return -EINVAL;
605 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500606 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000607
aliguoria1d1bb32008-11-18 20:07:32 +0000608 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100609 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000610 wp->flags = flags;
611
aliguori2dc9f412008-11-18 20:56:59 +0000612 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200613 if (flags & BP_GDB) {
614 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
615 } else {
616 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
617 }
aliguoria1d1bb32008-11-18 20:07:32 +0000618
Andreas Färber31b030d2013-09-04 01:29:02 +0200619 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000620
621 if (watchpoint)
622 *watchpoint = wp;
623 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000624}
625
aliguoria1d1bb32008-11-18 20:07:32 +0000626/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200627int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000628 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000629{
aliguoria1d1bb32008-11-18 20:07:32 +0000630 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000631
Andreas Färberff4700b2013-08-26 18:23:18 +0200632 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100633 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000634 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200635 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000636 return 0;
637 }
638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000640}
641
aliguoria1d1bb32008-11-18 20:07:32 +0000642/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200643void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000644{
Andreas Färberff4700b2013-08-26 18:23:18 +0200645 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000646
Andreas Färber31b030d2013-09-04 01:29:02 +0200647 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000648
Anthony Liguori7267c092011-08-20 22:09:37 -0500649 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000650}
651
aliguoria1d1bb32008-11-18 20:07:32 +0000652/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200653void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000654{
aliguoric0ce9982008-11-25 22:13:57 +0000655 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000656
Andreas Färberff4700b2013-08-26 18:23:18 +0200657 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200658 if (wp->flags & mask) {
659 cpu_watchpoint_remove_by_ref(cpu, wp);
660 }
aliguoric0ce9982008-11-25 22:13:57 +0000661 }
aliguoria1d1bb32008-11-18 20:07:32 +0000662}
Peter Maydell05068c02014-09-12 14:06:48 +0100663
664/* Return true if this watchpoint address matches the specified
665 * access (ie the address range covered by the watchpoint overlaps
666 * partially or completely with the address range covered by the
667 * access).
668 */
669static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
670 vaddr addr,
671 vaddr len)
672{
673 /* We know the lengths are non-zero, but a little caution is
674 * required to avoid errors in the case where the range ends
675 * exactly at the top of the address space and so addr + len
676 * wraps round to zero.
677 */
678 vaddr wpend = wp->vaddr + wp->len - 1;
679 vaddr addrend = addr + len - 1;
680
681 return !(addr > wpend || wp->vaddr > addrend);
682}
683
Paul Brookc527ee82010-03-01 03:31:14 +0000684#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000685
686/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200687int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000688 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000689{
aliguoric0ce9982008-11-25 22:13:57 +0000690 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000691
Anthony Liguori7267c092011-08-20 22:09:37 -0500692 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000693
694 bp->pc = pc;
695 bp->flags = flags;
696
aliguori2dc9f412008-11-18 20:56:59 +0000697 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200698 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200699 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200700 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200701 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200702 }
aliguoria1d1bb32008-11-18 20:07:32 +0000703
Andreas Färberf0c3c502013-08-26 21:22:53 +0200704 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000705
Andreas Färber00b941e2013-06-29 18:55:54 +0200706 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000707 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200708 }
aliguoria1d1bb32008-11-18 20:07:32 +0000709 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000710}
711
712/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200713int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000714{
aliguoria1d1bb32008-11-18 20:07:32 +0000715 CPUBreakpoint *bp;
716
Andreas Färberf0c3c502013-08-26 21:22:53 +0200717 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000718 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200719 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000720 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000721 }
bellard4c3a88a2003-07-26 12:06:08 +0000722 }
aliguoria1d1bb32008-11-18 20:07:32 +0000723 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000724}
725
aliguoria1d1bb32008-11-18 20:07:32 +0000726/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200727void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000728{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200729 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
730
731 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000732
Anthony Liguori7267c092011-08-20 22:09:37 -0500733 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000734}
735
736/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200737void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000738{
aliguoric0ce9982008-11-25 22:13:57 +0000739 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000740
Andreas Färberf0c3c502013-08-26 21:22:53 +0200741 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200742 if (bp->flags & mask) {
743 cpu_breakpoint_remove_by_ref(cpu, bp);
744 }
aliguoric0ce9982008-11-25 22:13:57 +0000745 }
bellard4c3a88a2003-07-26 12:06:08 +0000746}
747
bellardc33a3462003-07-29 20:50:33 +0000748/* enable or disable single step mode. EXCP_DEBUG is returned by the
749 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200750void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000751{
Andreas Färbered2803d2013-06-21 20:20:45 +0200752 if (cpu->singlestep_enabled != enabled) {
753 cpu->singlestep_enabled = enabled;
754 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200755 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200756 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100757 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000758 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200759 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000760 tb_flush(env);
761 }
bellardc33a3462003-07-29 20:50:33 +0000762 }
bellardc33a3462003-07-29 20:50:33 +0000763}
764
Andreas Färbera47dddd2013-09-03 17:38:47 +0200765void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000766{
767 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000768 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000769
770 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000771 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000772 fprintf(stderr, "qemu: fatal: ");
773 vfprintf(stderr, fmt, ap);
774 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200775 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000776 if (qemu_log_enabled()) {
777 qemu_log("qemu: fatal: ");
778 qemu_log_vprintf(fmt, ap2);
779 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200780 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000781 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000782 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000783 }
pbrook493ae1f2007-11-23 16:53:59 +0000784 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000785 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200786#if defined(CONFIG_USER_ONLY)
787 {
788 struct sigaction act;
789 sigfillset(&act.sa_mask);
790 act.sa_handler = SIG_DFL;
791 sigaction(SIGABRT, &act, NULL);
792 }
793#endif
bellard75012672003-06-21 13:11:07 +0000794 abort();
795}
796
bellard01243112004-01-04 15:48:17 +0000797#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200798static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
799{
800 RAMBlock *block;
801
802 /* The list is protected by the iothread lock here. */
803 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200804 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200805 goto found;
806 }
807 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200808 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200809 goto found;
810 }
811 }
812
813 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
814 abort();
815
816found:
817 ram_list.mru_block = block;
818 return block;
819}
820
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200821static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000822{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200823 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200824 RAMBlock *block;
825 ram_addr_t end;
826
827 end = TARGET_PAGE_ALIGN(start + length);
828 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000829
Paolo Bonzini041603f2013-09-09 17:49:45 +0200830 block = qemu_get_ram_block(start);
831 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200832 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000833 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200834}
835
836/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200837void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200838 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200839{
Juan Quintelad24981d2012-05-22 00:42:40 +0200840 if (length == 0)
841 return;
Michael S. Tsirkinc8d6f662014-11-17 17:54:07 +0200842 cpu_physical_memory_clear_dirty_range_type(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200843
844 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200845 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200846 }
bellard1ccde1c2004-02-06 19:46:14 +0000847}
848
Juan Quintela981fdf22013-10-10 11:54:09 +0200849static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000850{
851 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000852}
853
Andreas Färberbb0e6272013-09-03 13:32:01 +0200854hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200855 MemoryRegionSection *section,
856 target_ulong vaddr,
857 hwaddr paddr, hwaddr xlat,
858 int prot,
859 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000860{
Avi Kivitya8170e52012-10-23 12:30:10 +0200861 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000862 CPUWatchpoint *wp;
863
Blue Swirlcc5bea62012-04-14 14:56:48 +0000864 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000865 /* Normal RAM. */
866 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200867 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000868 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200869 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000870 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200871 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000872 }
873 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100874 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200875 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000876 }
877
878 /* Make accesses to pages with watchpoints go via the
879 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200880 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100881 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +0000882 /* Avoid trapping reads of pages with a write breakpoint. */
883 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200884 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000885 *address |= TLB_MMIO;
886 break;
887 }
888 }
889 }
890
891 return iotlb;
892}
bellard9fa3e852004-01-04 18:06:42 +0000893#endif /* defined(CONFIG_USER_ONLY) */
894
pbrooke2eef172008-06-08 01:09:01 +0000895#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000896
Anthony Liguoric227f092009-10-01 16:12:16 -0500897static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200898 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200899static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200900
Igor Mammedova2b257d2014-10-31 16:38:37 +0000901static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
902 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200903
904/*
905 * Set a custom physical guest memory alloator.
906 * Accelerators with unusual needs may need this. Hopefully, we can
907 * get rid of it eventually.
908 */
Igor Mammedova2b257d2014-10-31 16:38:37 +0000909void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +0200910{
911 phys_mem_alloc = alloc;
912}
913
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200914static uint16_t phys_section_add(PhysPageMap *map,
915 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200916{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200917 /* The physical section number is ORed with a page-aligned
918 * pointer to produce the iotlb entries. Thus it should
919 * never overflow into the page-aligned value.
920 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200921 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200922
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200923 if (map->sections_nb == map->sections_nb_alloc) {
924 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
925 map->sections = g_renew(MemoryRegionSection, map->sections,
926 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200927 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200928 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200929 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200930 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200931}
932
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200933static void phys_section_destroy(MemoryRegion *mr)
934{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200935 memory_region_unref(mr);
936
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200937 if (mr->subpage) {
938 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -0700939 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200940 g_free(subpage);
941 }
942}
943
Paolo Bonzini60926662013-05-29 12:30:26 +0200944static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200945{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200946 while (map->sections_nb > 0) {
947 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200948 phys_section_destroy(section->mr);
949 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200950 g_free(map->sections);
951 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200952}
953
Avi Kivityac1970f2012-10-03 16:22:53 +0200954static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200955{
956 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200957 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200958 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200959 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200960 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200961 MemoryRegionSection subsection = {
962 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200963 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200964 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200965 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200966
Avi Kivityf3705d52012-03-08 16:16:34 +0200967 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200968
Avi Kivityf3705d52012-03-08 16:16:34 +0200969 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200970 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100971 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200973 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200974 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200975 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200976 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200977 }
978 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200979 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200980 subpage_register(subpage, start, end,
981 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200982}
983
984
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200985static void register_multipage(AddressSpaceDispatch *d,
986 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000987{
Avi Kivitya8170e52012-10-23 12:30:10 +0200988 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200989 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200990 uint64_t num_pages = int128_get64(int128_rshift(section->size,
991 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200992
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200993 assert(num_pages);
994 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000995}
996
Avi Kivityac1970f2012-10-03 16:22:53 +0200997static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200998{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200999 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001000 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001001 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001002 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001003
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001004 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1005 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1006 - now.offset_within_address_space;
1007
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001008 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001009 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001010 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001011 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001012 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001013 while (int128_ne(remain.size, now.size)) {
1014 remain.size = int128_sub(remain.size, now.size);
1015 remain.offset_within_address_space += int128_get64(now.size);
1016 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001017 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001018 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001019 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001020 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001021 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001022 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001023 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001024 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001025 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001026 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001027 }
1028}
1029
Sheng Yang62a27442010-01-26 19:21:16 +08001030void qemu_flush_coalesced_mmio_buffer(void)
1031{
1032 if (kvm_enabled())
1033 kvm_flush_coalesced_mmio_buffer();
1034}
1035
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001036void qemu_mutex_lock_ramlist(void)
1037{
1038 qemu_mutex_lock(&ram_list.mutex);
1039}
1040
1041void qemu_mutex_unlock_ramlist(void)
1042{
1043 qemu_mutex_unlock(&ram_list.mutex);
1044}
1045
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001046#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001047
1048#include <sys/vfs.h>
1049
1050#define HUGETLBFS_MAGIC 0x958458f6
1051
Hu Taofc7a5802014-09-09 13:28:01 +08001052static long gethugepagesize(const char *path, Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001053{
1054 struct statfs fs;
1055 int ret;
1056
1057 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001058 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001059 } while (ret != 0 && errno == EINTR);
1060
1061 if (ret != 0) {
Hu Taofc7a5802014-09-09 13:28:01 +08001062 error_setg_errno(errp, errno, "failed to get page size of file %s",
1063 path);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001064 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001065 }
1066
1067 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001068 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001069
1070 return fs.f_bsize;
1071}
1072
Alex Williamson04b16652010-07-02 11:13:17 -06001073static void *file_ram_alloc(RAMBlock *block,
1074 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001075 const char *path,
1076 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001077{
1078 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001079 char *sanitized_name;
1080 char *c;
Hu Tao557529d2014-09-09 13:28:00 +08001081 void *area = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082 int fd;
Hu Tao557529d2014-09-09 13:28:00 +08001083 uint64_t hpagesize;
Hu Taofc7a5802014-09-09 13:28:01 +08001084 Error *local_err = NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001085
Hu Taofc7a5802014-09-09 13:28:01 +08001086 hpagesize = gethugepagesize(path, &local_err);
1087 if (local_err) {
1088 error_propagate(errp, local_err);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001089 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001090 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001091 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092
1093 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001094 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1095 "or larger than huge page size 0x%" PRIx64,
1096 memory, hpagesize);
1097 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001098 }
1099
1100 if (kvm_enabled() && !kvm_has_sync_mmu()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001101 error_setg(errp,
1102 "host lacks kvm mmu notifiers, -mem-path unsupported");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001103 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001104 }
1105
Peter Feiner8ca761f2013-03-04 13:54:25 -05001106 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
Peter Crosthwaite83234bf2014-08-14 23:54:29 -07001107 sanitized_name = g_strdup(memory_region_name(block->mr));
Peter Feiner8ca761f2013-03-04 13:54:25 -05001108 for (c = sanitized_name; *c != '\0'; c++) {
1109 if (*c == '/')
1110 *c = '_';
1111 }
1112
1113 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1114 sanitized_name);
1115 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001116
1117 fd = mkstemp(filename);
1118 if (fd < 0) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001119 error_setg_errno(errp, errno,
1120 "unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001121 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001122 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001123 }
1124 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001125 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001126
1127 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1128
1129 /*
1130 * ftruncate is not supported by hugetlbfs in older
1131 * hosts, so don't bother bailing out on errors.
1132 * If anything goes wrong with it under other filesystems,
1133 * mmap will fail.
1134 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001135 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001136 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001137 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001138
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001139 area = mmap(0, memory, PROT_READ | PROT_WRITE,
1140 (block->flags & RAM_SHARED ? MAP_SHARED : MAP_PRIVATE),
1141 fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001142 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001143 error_setg_errno(errp, errno,
1144 "unable to map backing store for hugepages");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001145 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001146 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001147 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001148
1149 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001150 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001151 }
1152
Alex Williamson04b16652010-07-02 11:13:17 -06001153 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001154 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001155
1156error:
1157 if (mem_prealloc) {
Luiz Capitulinoe4d9df42014-09-08 13:50:05 -04001158 error_report("%s\n", error_get_pretty(*errp));
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001159 exit(1);
1160 }
1161 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001162}
1163#endif
1164
Alex Williamsond17b5282010-06-25 11:08:38 -06001165static ram_addr_t find_ram_offset(ram_addr_t size)
1166{
Alex Williamson04b16652010-07-02 11:13:17 -06001167 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001168 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001169
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001170 assert(size != 0); /* it would hand out same offset multiple times */
1171
Paolo Bonzinia3161032012-11-14 15:54:48 +01001172 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001173 return 0;
1174
Paolo Bonzinia3161032012-11-14 15:54:48 +01001175 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001176 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001177
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001178 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001179
Paolo Bonzinia3161032012-11-14 15:54:48 +01001180 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001181 if (next_block->offset >= end) {
1182 next = MIN(next, next_block->offset);
1183 }
1184 }
1185 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001186 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001187 mingap = next - end;
1188 }
1189 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001190
1191 if (offset == RAM_ADDR_MAX) {
1192 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1193 (uint64_t)size);
1194 abort();
1195 }
1196
Alex Williamson04b16652010-07-02 11:13:17 -06001197 return offset;
1198}
1199
Juan Quintela652d7ec2012-07-20 10:37:54 +02001200ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001201{
Alex Williamsond17b5282010-06-25 11:08:38 -06001202 RAMBlock *block;
1203 ram_addr_t last = 0;
1204
Paolo Bonzinia3161032012-11-14 15:54:48 +01001205 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001206 last = MAX(last, block->offset + block->max_length);
Alex Williamsond17b5282010-06-25 11:08:38 -06001207
1208 return last;
1209}
1210
Jason Baronddb97f12012-08-02 15:44:16 -04001211static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1212{
1213 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001214
1215 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001216 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1217 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001218 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1219 if (ret) {
1220 perror("qemu_madvise");
1221 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1222 "but dump_guest_core=off specified\n");
1223 }
1224 }
1225}
1226
Hu Tao20cfe882014-04-02 15:13:26 +08001227static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001228{
Hu Tao20cfe882014-04-02 15:13:26 +08001229 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001230
Paolo Bonzinia3161032012-11-14 15:54:48 +01001231 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001232 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001233 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001234 }
1235 }
Hu Tao20cfe882014-04-02 15:13:26 +08001236
1237 return NULL;
1238}
1239
1240void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1241{
1242 RAMBlock *new_block = find_ram_block(addr);
1243 RAMBlock *block;
1244
Avi Kivityc5705a72011-12-20 15:59:12 +02001245 assert(new_block);
1246 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001247
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001248 if (dev) {
1249 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001250 if (id) {
1251 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001252 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001253 }
1254 }
1255 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1256
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001257 /* This assumes the iothread lock is taken here too. */
1258 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001259 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001260 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001261 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1262 new_block->idstr);
1263 abort();
1264 }
1265 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001266 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001267}
1268
Hu Tao20cfe882014-04-02 15:13:26 +08001269void qemu_ram_unset_idstr(ram_addr_t addr)
1270{
1271 RAMBlock *block = find_ram_block(addr);
1272
1273 if (block) {
1274 memset(block->idstr, 0, sizeof(block->idstr));
1275 }
1276}
1277
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001278static int memory_try_enable_merging(void *addr, size_t len)
1279{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001280 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001281 /* disabled by the user */
1282 return 0;
1283 }
1284
1285 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1286}
1287
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001288/* Only legal before guest might have detected the memory size: e.g. on
1289 * incoming migration, or right after reset.
1290 *
1291 * As memory core doesn't know how is memory accessed, it is up to
1292 * resize callback to update device state and/or add assertions to detect
1293 * misuse, if necessary.
1294 */
1295int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1296{
1297 RAMBlock *block = find_ram_block(base);
1298
1299 assert(block);
1300
1301 if (block->used_length == newsize) {
1302 return 0;
1303 }
1304
1305 if (!(block->flags & RAM_RESIZEABLE)) {
1306 error_setg_errno(errp, EINVAL,
1307 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1308 " in != 0x" RAM_ADDR_FMT, block->idstr,
1309 newsize, block->used_length);
1310 return -EINVAL;
1311 }
1312
1313 if (block->max_length < newsize) {
1314 error_setg_errno(errp, EINVAL,
1315 "Length too large: %s: 0x" RAM_ADDR_FMT
1316 " > 0x" RAM_ADDR_FMT, block->idstr,
1317 newsize, block->max_length);
1318 return -EINVAL;
1319 }
1320
1321 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1322 block->used_length = newsize;
1323 cpu_physical_memory_set_dirty_range(block->offset, block->used_length);
1324 memory_region_set_size(block->mr, newsize);
1325 if (block->resized) {
1326 block->resized(block->idstr, newsize, block->host);
1327 }
1328 return 0;
1329}
1330
Hu Taoef701d72014-09-09 13:27:54 +08001331static ram_addr_t ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001332{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001333 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001334 ram_addr_t old_ram_size, new_ram_size;
1335
1336 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001337
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001338 /* This assumes the iothread lock is taken here too. */
1339 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001340 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001341
1342 if (!new_block->host) {
1343 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001344 xen_ram_alloc(new_block->offset, new_block->max_length,
1345 new_block->mr);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001346 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001347 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001348 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001349 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001350 error_setg_errno(errp, errno,
1351 "cannot set up guest memory '%s'",
1352 memory_region_name(new_block->mr));
1353 qemu_mutex_unlock_ramlist();
1354 return -1;
Markus Armbruster39228252013-07-31 15:11:11 +02001355 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001356 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001357 }
1358 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001359
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001360 /* Keep the list sorted from biggest to smallest block. */
1361 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001362 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001363 break;
1364 }
1365 }
1366 if (block) {
1367 QTAILQ_INSERT_BEFORE(block, new_block, next);
1368 } else {
1369 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1370 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001371 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001372
Umesh Deshpandef798b072011-08-18 11:41:17 -07001373 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001374 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001375
Juan Quintela2152f5c2013-10-08 13:52:02 +02001376 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1377
1378 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001379 int i;
1380 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1381 ram_list.dirty_memory[i] =
1382 bitmap_zero_extend(ram_list.dirty_memory[i],
1383 old_ram_size, new_ram_size);
1384 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001385 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001386 cpu_physical_memory_set_dirty_range(new_block->offset,
1387 new_block->used_length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001388
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001389 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1390 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1391 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001392
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001393 if (kvm_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001394 kvm_setup_guest_memory(new_block->host, new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001395 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001396
1397 return new_block->offset;
1398}
1399
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001400#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001401ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001402 bool share, const char *mem_path,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001403 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001404{
1405 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001406 ram_addr_t addr;
1407 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001408
1409 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001410 error_setg(errp, "-mem-path not supported with Xen");
1411 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001412 }
1413
1414 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1415 /*
1416 * file_ram_alloc() needs to allocate just like
1417 * phys_mem_alloc, but we haven't bothered to provide
1418 * a hook there.
1419 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001420 error_setg(errp,
1421 "-mem-path not supported with this accelerator");
1422 return -1;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001423 }
1424
1425 size = TARGET_PAGE_ALIGN(size);
1426 new_block = g_malloc0(sizeof(*new_block));
1427 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001428 new_block->used_length = size;
1429 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001430 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001431 new_block->host = file_ram_alloc(new_block, size,
1432 mem_path, errp);
1433 if (!new_block->host) {
1434 g_free(new_block);
1435 return -1;
1436 }
1437
Hu Taoef701d72014-09-09 13:27:54 +08001438 addr = ram_block_add(new_block, &local_err);
1439 if (local_err) {
1440 g_free(new_block);
1441 error_propagate(errp, local_err);
1442 return -1;
1443 }
1444 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001445}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001446#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001447
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001448static
1449ram_addr_t qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1450 void (*resized)(const char*,
1451 uint64_t length,
1452 void *host),
1453 void *host, bool resizeable,
Hu Taoef701d72014-09-09 13:27:54 +08001454 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001455{
1456 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001457 ram_addr_t addr;
1458 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001459
1460 size = TARGET_PAGE_ALIGN(size);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001461 max_size = TARGET_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001462 new_block = g_malloc0(sizeof(*new_block));
1463 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001464 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001465 new_block->used_length = size;
1466 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001467 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001468 new_block->fd = -1;
1469 new_block->host = host;
1470 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001471 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001472 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001473 if (resizeable) {
1474 new_block->flags |= RAM_RESIZEABLE;
1475 }
Hu Taoef701d72014-09-09 13:27:54 +08001476 addr = ram_block_add(new_block, &local_err);
1477 if (local_err) {
1478 g_free(new_block);
1479 error_propagate(errp, local_err);
1480 return -1;
1481 }
1482 return addr;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001483}
1484
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001485ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1486 MemoryRegion *mr, Error **errp)
1487{
1488 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1489}
1490
Hu Taoef701d72014-09-09 13:27:54 +08001491ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001492{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001493 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1494}
1495
1496ram_addr_t qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1497 void (*resized)(const char*,
1498 uint64_t length,
1499 void *host),
1500 MemoryRegion *mr, Error **errp)
1501{
1502 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001503}
bellarde9a1ab12007-02-08 23:08:38 +00001504
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001505void qemu_ram_free_from_ptr(ram_addr_t addr)
1506{
1507 RAMBlock *block;
1508
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001509 /* This assumes the iothread lock is taken here too. */
1510 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001511 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001512 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001513 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001514 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001515 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001516 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001517 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001518 }
1519 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001520 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001521}
1522
Anthony Liguoric227f092009-10-01 16:12:16 -05001523void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001524{
Alex Williamson04b16652010-07-02 11:13:17 -06001525 RAMBlock *block;
1526
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001527 /* This assumes the iothread lock is taken here too. */
1528 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001529 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001530 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001531 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001532 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001533 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001534 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001535 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001536 } else if (xen_enabled()) {
1537 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001538#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001539 } else if (block->fd >= 0) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001540 munmap(block->host, block->max_length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001541 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001542#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001543 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001544 qemu_anon_ram_free(block->host, block->max_length);
Alex Williamson04b16652010-07-02 11:13:17 -06001545 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001546 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001547 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001548 }
1549 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001550 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001551
bellarde9a1ab12007-02-08 23:08:38 +00001552}
1553
Huang Yingcd19cfa2011-03-02 08:56:19 +01001554#ifndef _WIN32
1555void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1556{
1557 RAMBlock *block;
1558 ram_addr_t offset;
1559 int flags;
1560 void *area, *vaddr;
1561
Paolo Bonzinia3161032012-11-14 15:54:48 +01001562 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001563 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001564 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001565 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001566 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001567 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001568 } else if (xen_enabled()) {
1569 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001570 } else {
1571 flags = MAP_FIXED;
1572 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001573 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001574 flags |= (block->flags & RAM_SHARED ?
1575 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001576 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1577 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001578 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001579 /*
1580 * Remap needs to match alloc. Accelerators that
1581 * set phys_mem_alloc never remap. If they did,
1582 * we'd need a remap hook here.
1583 */
1584 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1585
Huang Yingcd19cfa2011-03-02 08:56:19 +01001586 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1587 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1588 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001589 }
1590 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001591 fprintf(stderr, "Could not remap addr: "
1592 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001593 length, addr);
1594 exit(1);
1595 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001596 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001597 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001598 }
1599 return;
1600 }
1601 }
1602}
1603#endif /* !_WIN32 */
1604
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001605int qemu_get_ram_fd(ram_addr_t addr)
1606{
1607 RAMBlock *block = qemu_get_ram_block(addr);
1608
1609 return block->fd;
1610}
1611
Damjan Marion3fd74b82014-06-26 23:01:32 +02001612void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1613{
1614 RAMBlock *block = qemu_get_ram_block(addr);
1615
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001616 return ramblock_ptr(block, 0);
Damjan Marion3fd74b82014-06-26 23:01:32 +02001617}
1618
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001619/* Return a host pointer to ram allocated with qemu_ram_alloc.
1620 With the exception of the softmmu code in this file, this should
1621 only be used for local memory (e.g. video ram) that the device owns,
1622 and knows it isn't going to access beyond the end of the block.
1623
1624 It should not be used for general purpose DMA.
1625 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1626 */
1627void *qemu_get_ram_ptr(ram_addr_t addr)
1628{
1629 RAMBlock *block = qemu_get_ram_block(addr);
1630
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001631 if (xen_enabled()) {
1632 /* We need to check if the requested address is in the RAM
1633 * because we don't want to map the entire memory in QEMU.
1634 * In that case just map until the end of the page.
1635 */
1636 if (block->offset == 0) {
1637 return xen_map_cache(addr, 0, 0);
1638 } else if (block->host == NULL) {
1639 block->host =
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001640 xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001641 }
1642 }
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001643 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001644}
1645
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001646/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1647 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001648static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001649{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001650 if (*size == 0) {
1651 return NULL;
1652 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001653 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001654 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001655 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001656 RAMBlock *block;
1657
Paolo Bonzinia3161032012-11-14 15:54:48 +01001658 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001659 if (addr - block->offset < block->max_length) {
1660 if (addr - block->offset + *size > block->max_length)
1661 *size = block->max_length - addr + block->offset;
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001662 return ramblock_ptr(block, addr - block->offset);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001663 }
1664 }
1665
1666 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1667 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001668 }
1669}
1670
Paolo Bonzini7443b432013-06-03 12:44:02 +02001671/* Some of the softmmu routines need to translate from a host pointer
1672 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001673MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001674{
pbrook94a6b542009-04-11 17:15:54 +00001675 RAMBlock *block;
1676 uint8_t *host = ptr;
1677
Jan Kiszka868bb332011-06-21 22:59:09 +02001678 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001679 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001680 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001681 }
1682
Paolo Bonzini23887b72013-05-06 14:28:39 +02001683 block = ram_list.mru_block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001684 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001685 goto found;
1686 }
1687
Paolo Bonzinia3161032012-11-14 15:54:48 +01001688 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001689 /* This case append when the block is not mapped. */
1690 if (block->host == NULL) {
1691 continue;
1692 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001693 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001694 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001695 }
pbrook94a6b542009-04-11 17:15:54 +00001696 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001697
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001698 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001699
1700found:
1701 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001702 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001703}
Alex Williamsonf471a172010-06-11 11:11:42 -06001704
Avi Kivitya8170e52012-10-23 12:30:10 +02001705static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001706 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001707{
Juan Quintela52159192013-10-08 12:44:04 +02001708 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001709 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001710 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001711 switch (size) {
1712 case 1:
1713 stb_p(qemu_get_ram_ptr(ram_addr), val);
1714 break;
1715 case 2:
1716 stw_p(qemu_get_ram_ptr(ram_addr), val);
1717 break;
1718 case 4:
1719 stl_p(qemu_get_ram_ptr(ram_addr), val);
1720 break;
1721 default:
1722 abort();
1723 }
Paolo Bonzini68868672014-07-21 16:45:18 +02001724 cpu_physical_memory_set_dirty_range_nocode(ram_addr, size);
bellardf23db162005-08-21 19:12:28 +00001725 /* we remove the notdirty callback only if the code has been
1726 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001727 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001728 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001729 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001730 }
bellard1ccde1c2004-02-06 19:46:14 +00001731}
1732
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001733static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1734 unsigned size, bool is_write)
1735{
1736 return is_write;
1737}
1738
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001739static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001740 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001741 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001742 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001743};
1744
pbrook0f459d12008-06-09 00:20:13 +00001745/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell05068c02014-09-12 14:06:48 +01001746static void check_watchpoint(int offset, int len, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001747{
Andreas Färber93afead2013-08-26 03:41:01 +02001748 CPUState *cpu = current_cpu;
1749 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001750 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001751 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001752 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001753 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001754
Andreas Färberff4700b2013-08-26 18:23:18 +02001755 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001756 /* We re-entered the check after replacing the TB. Now raise
1757 * the debug interrupt so that is will trigger after the
1758 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001759 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001760 return;
1761 }
Andreas Färber93afead2013-08-26 03:41:01 +02001762 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001763 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001764 if (cpu_watchpoint_address_matches(wp, vaddr, len)
1765 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01001766 if (flags == BP_MEM_READ) {
1767 wp->flags |= BP_WATCHPOINT_HIT_READ;
1768 } else {
1769 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
1770 }
1771 wp->hitaddr = vaddr;
Andreas Färberff4700b2013-08-26 18:23:18 +02001772 if (!cpu->watchpoint_hit) {
1773 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001774 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001775 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001776 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001777 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001778 } else {
1779 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001780 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001781 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001782 }
aliguori06d55cc2008-11-18 20:24:06 +00001783 }
aliguori6e140f22008-11-18 20:37:55 +00001784 } else {
1785 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001786 }
1787 }
1788}
1789
pbrook6658ffb2007-03-16 23:58:11 +00001790/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1791 so these check for a hit then pass through to the normal out-of-line
1792 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001793static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001794 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001795{
Peter Maydell05068c02014-09-12 14:06:48 +01001796 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001797 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001798 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001799 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001800 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001801 default: abort();
1802 }
pbrook6658ffb2007-03-16 23:58:11 +00001803}
1804
Avi Kivitya8170e52012-10-23 12:30:10 +02001805static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001806 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001807{
Peter Maydell05068c02014-09-12 14:06:48 +01001808 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, BP_MEM_WRITE);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001809 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001810 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001811 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001812 break;
1813 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001814 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001815 break;
1816 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001817 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001818 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001819 default: abort();
1820 }
pbrook6658ffb2007-03-16 23:58:11 +00001821}
1822
Avi Kivity1ec9b902012-01-02 12:47:48 +02001823static const MemoryRegionOps watch_mem_ops = {
1824 .read = watch_mem_read,
1825 .write = watch_mem_write,
1826 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001827};
pbrook6658ffb2007-03-16 23:58:11 +00001828
Avi Kivitya8170e52012-10-23 12:30:10 +02001829static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001830 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001831{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001832 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001833 uint8_t buf[8];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001834
blueswir1db7b5422007-05-26 17:36:03 +00001835#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001836 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001837 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001838#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001839 address_space_read(subpage->as, addr + subpage->base, buf, len);
1840 switch (len) {
1841 case 1:
1842 return ldub_p(buf);
1843 case 2:
1844 return lduw_p(buf);
1845 case 4:
1846 return ldl_p(buf);
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001847 case 8:
1848 return ldq_p(buf);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001849 default:
1850 abort();
1851 }
blueswir1db7b5422007-05-26 17:36:03 +00001852}
1853
Avi Kivitya8170e52012-10-23 12:30:10 +02001854static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001855 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001856{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001857 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001858 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001859
blueswir1db7b5422007-05-26 17:36:03 +00001860#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001861 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001862 " value %"PRIx64"\n",
1863 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001864#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001865 switch (len) {
1866 case 1:
1867 stb_p(buf, value);
1868 break;
1869 case 2:
1870 stw_p(buf, value);
1871 break;
1872 case 4:
1873 stl_p(buf, value);
1874 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001875 case 8:
1876 stq_p(buf, value);
1877 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001878 default:
1879 abort();
1880 }
1881 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001882}
1883
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001884static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001885 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001886{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001887 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001888#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001889 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001890 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001891#endif
1892
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001893 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001894 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001895}
1896
Avi Kivity70c68e42012-01-02 12:32:48 +02001897static const MemoryRegionOps subpage_ops = {
1898 .read = subpage_read,
1899 .write = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01001900 .impl.min_access_size = 1,
1901 .impl.max_access_size = 8,
1902 .valid.min_access_size = 1,
1903 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001904 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001905 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001906};
1907
Anthony Liguoric227f092009-10-01 16:12:16 -05001908static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001909 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001910{
1911 int idx, eidx;
1912
1913 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1914 return -1;
1915 idx = SUBPAGE_IDX(start);
1916 eidx = SUBPAGE_IDX(end);
1917#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001918 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1919 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001920#endif
blueswir1db7b5422007-05-26 17:36:03 +00001921 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001922 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001923 }
1924
1925 return 0;
1926}
1927
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001928static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001929{
Anthony Liguoric227f092009-10-01 16:12:16 -05001930 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001931
Anthony Liguori7267c092011-08-20 22:09:37 -05001932 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001933
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001934 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001935 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001936 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001937 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001938 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001939#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001940 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1941 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001942#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001943 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001944
1945 return mmio;
1946}
1947
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001948static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1949 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001950{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001951 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001952 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001953 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001954 .mr = mr,
1955 .offset_within_address_space = 0,
1956 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001957 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001958 };
1959
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001960 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001961}
1962
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001963MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001964{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001965 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001966}
1967
Avi Kivitye9179ce2009-06-14 11:38:52 +03001968static void io_mem_init(void)
1969{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001970 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001971 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001972 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001973 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001974 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001975 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02001976 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001977}
1978
Avi Kivityac1970f2012-10-03 16:22:53 +02001979static void mem_begin(MemoryListener *listener)
1980{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001981 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001982 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1983 uint16_t n;
1984
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001985 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001986 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001987 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001988 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001989 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001990 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001991 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001992 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001993
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001994 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001995 d->as = as;
1996 as->next_dispatch = d;
1997}
1998
1999static void mem_commit(MemoryListener *listener)
2000{
2001 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002002 AddressSpaceDispatch *cur = as->dispatch;
2003 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002004
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002005 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002006
Paolo Bonzini0475d942013-05-29 12:28:21 +02002007 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02002008
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002009 if (cur) {
2010 phys_sections_free(&cur->map);
2011 g_free(cur);
2012 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002013}
2014
Avi Kivity1d711482012-10-02 18:54:45 +02002015static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002016{
Andreas Färber182735e2013-05-29 22:29:20 +02002017 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02002018
2019 /* since each CPU stores ram addresses in its TLB cache, we must
2020 reset the modified entries */
2021 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02002022 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01002023 /* FIXME: Disentangle the cpu.h circular files deps so we can
2024 directly get the right CPU from listener. */
2025 if (cpu->tcg_as_listener != listener) {
2026 continue;
2027 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02002028 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02002029 }
Avi Kivity50c1e142012-02-08 21:36:02 +02002030}
2031
Avi Kivity93632742012-02-08 16:54:16 +02002032static void core_log_global_start(MemoryListener *listener)
2033{
Juan Quintela981fdf22013-10-10 11:54:09 +02002034 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02002035}
2036
2037static void core_log_global_stop(MemoryListener *listener)
2038{
Juan Quintela981fdf22013-10-10 11:54:09 +02002039 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02002040}
2041
Avi Kivity93632742012-02-08 16:54:16 +02002042static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02002043 .log_global_start = core_log_global_start,
2044 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02002045 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02002046};
2047
Avi Kivityac1970f2012-10-03 16:22:53 +02002048void address_space_init_dispatch(AddressSpace *as)
2049{
Paolo Bonzini00752702013-05-29 12:13:54 +02002050 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002051 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002052 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002053 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002054 .region_add = mem_add,
2055 .region_nop = mem_add,
2056 .priority = 0,
2057 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002058 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002059}
2060
Avi Kivity83f3c252012-10-07 12:59:55 +02002061void address_space_destroy_dispatch(AddressSpace *as)
2062{
2063 AddressSpaceDispatch *d = as->dispatch;
2064
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002065 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02002066 g_free(d);
2067 as->dispatch = NULL;
2068}
2069
Avi Kivity62152b82011-07-26 14:26:14 +03002070static void memory_map_init(void)
2071{
Anthony Liguori7267c092011-08-20 22:09:37 -05002072 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002073
Paolo Bonzini57271d62013-11-07 17:14:37 +01002074 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002075 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002076
Anthony Liguori7267c092011-08-20 22:09:37 -05002077 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002078 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2079 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002080 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02002081
Avi Kivityf6790af2012-10-02 20:13:51 +02002082 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03002083}
2084
2085MemoryRegion *get_system_memory(void)
2086{
2087 return system_memory;
2088}
2089
Avi Kivity309cb472011-08-08 16:09:03 +03002090MemoryRegion *get_system_io(void)
2091{
2092 return system_io;
2093}
2094
pbrooke2eef172008-06-08 01:09:01 +00002095#endif /* !defined(CONFIG_USER_ONLY) */
2096
bellard13eb76e2004-01-24 15:23:36 +00002097/* physical memory access (slow version, mainly for debug) */
2098#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002099int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002100 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002101{
2102 int l, flags;
2103 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002104 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002105
2106 while (len > 0) {
2107 page = addr & TARGET_PAGE_MASK;
2108 l = (page + TARGET_PAGE_SIZE) - addr;
2109 if (l > len)
2110 l = len;
2111 flags = page_get_flags(page);
2112 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002113 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002114 if (is_write) {
2115 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002116 return -1;
bellard579a97f2007-11-11 14:26:47 +00002117 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002118 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002119 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002120 memcpy(p, buf, l);
2121 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002122 } else {
2123 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002124 return -1;
bellard579a97f2007-11-11 14:26:47 +00002125 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002126 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002127 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002128 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002129 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002130 }
2131 len -= l;
2132 buf += l;
2133 addr += l;
2134 }
Paul Brooka68fe892010-03-01 00:08:59 +00002135 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002136}
bellard8df1cd02005-01-28 22:37:22 +00002137
bellard13eb76e2004-01-24 15:23:36 +00002138#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002139
Avi Kivitya8170e52012-10-23 12:30:10 +02002140static void invalidate_and_set_dirty(hwaddr addr,
2141 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002142{
Peter Maydellf874bf92014-11-16 19:44:21 +00002143 if (cpu_physical_memory_range_includes_clean(addr, length)) {
2144 tb_invalidate_phys_range(addr, addr + length, 0);
Paolo Bonzini68868672014-07-21 16:45:18 +02002145 cpu_physical_memory_set_dirty_range_nocode(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002146 }
Anthony PERARDe2269392012-10-03 13:49:22 +00002147 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002148}
2149
Richard Henderson23326162013-07-08 14:55:59 -07002150static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002151{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002152 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002153
2154 /* Regions are assumed to support 1-4 byte accesses unless
2155 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002156 if (access_size_max == 0) {
2157 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002158 }
Richard Henderson23326162013-07-08 14:55:59 -07002159
2160 /* Bound the maximum access by the alignment of the address. */
2161 if (!mr->ops->impl.unaligned) {
2162 unsigned align_size_max = addr & -addr;
2163 if (align_size_max != 0 && align_size_max < access_size_max) {
2164 access_size_max = align_size_max;
2165 }
2166 }
2167
2168 /* Don't attempt accesses larger than the maximum. */
2169 if (l > access_size_max) {
2170 l = access_size_max;
2171 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02002172 if (l & (l - 1)) {
2173 l = 1 << (qemu_fls(l) - 1);
2174 }
Richard Henderson23326162013-07-08 14:55:59 -07002175
2176 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002177}
2178
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002179bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002180 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00002181{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002182 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00002183 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002184 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002185 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002186 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002187 bool error = false;
ths3b46e622007-09-17 08:09:54 +00002188
bellard13eb76e2004-01-24 15:23:36 +00002189 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002190 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002191 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002192
bellard13eb76e2004-01-24 15:23:36 +00002193 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002194 if (!memory_access_is_direct(mr, is_write)) {
2195 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002196 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002197 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002198 switch (l) {
2199 case 8:
2200 /* 64 bit write access */
2201 val = ldq_p(buf);
2202 error |= io_mem_write(mr, addr1, val, 8);
2203 break;
2204 case 4:
bellard1c213d12005-09-03 10:49:04 +00002205 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002206 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002207 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002208 break;
2209 case 2:
bellard1c213d12005-09-03 10:49:04 +00002210 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002211 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002212 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002213 break;
2214 case 1:
bellard1c213d12005-09-03 10:49:04 +00002215 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002216 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002217 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002218 break;
2219 default:
2220 abort();
bellard13eb76e2004-01-24 15:23:36 +00002221 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002222 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002223 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002224 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002225 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002226 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002227 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002228 }
2229 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002230 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002231 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002232 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002233 switch (l) {
2234 case 8:
2235 /* 64 bit read access */
2236 error |= io_mem_read(mr, addr1, &val, 8);
2237 stq_p(buf, val);
2238 break;
2239 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002240 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002241 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002242 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002243 break;
2244 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002245 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002246 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002247 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002248 break;
2249 case 1:
bellard1c213d12005-09-03 10:49:04 +00002250 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002251 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002252 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002253 break;
2254 default:
2255 abort();
bellard13eb76e2004-01-24 15:23:36 +00002256 }
2257 } else {
2258 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002259 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002260 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002261 }
2262 }
2263 len -= l;
2264 buf += l;
2265 addr += l;
2266 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002267
2268 return error;
bellard13eb76e2004-01-24 15:23:36 +00002269}
bellard8df1cd02005-01-28 22:37:22 +00002270
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002271bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002272 const uint8_t *buf, int len)
2273{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002274 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002275}
2276
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002277bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002278{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002279 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002280}
2281
2282
Avi Kivitya8170e52012-10-23 12:30:10 +02002283void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002284 int len, int is_write)
2285{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002286 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002287}
2288
Alexander Graf582b55a2013-12-11 14:17:44 +01002289enum write_rom_type {
2290 WRITE_DATA,
2291 FLUSH_CACHE,
2292};
2293
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002294static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002295 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002296{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002297 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002298 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002299 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002300 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002301
bellardd0ecd2a2006-04-23 17:14:48 +00002302 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002303 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002304 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002305
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002306 if (!(memory_region_is_ram(mr) ||
2307 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002308 /* do nothing */
2309 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002310 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002311 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002312 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002313 switch (type) {
2314 case WRITE_DATA:
2315 memcpy(ptr, buf, l);
2316 invalidate_and_set_dirty(addr1, l);
2317 break;
2318 case FLUSH_CACHE:
2319 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2320 break;
2321 }
bellardd0ecd2a2006-04-23 17:14:48 +00002322 }
2323 len -= l;
2324 buf += l;
2325 addr += l;
2326 }
2327}
2328
Alexander Graf582b55a2013-12-11 14:17:44 +01002329/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002330void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002331 const uint8_t *buf, int len)
2332{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002333 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002334}
2335
2336void cpu_flush_icache_range(hwaddr start, int len)
2337{
2338 /*
2339 * This function should do the same thing as an icache flush that was
2340 * triggered from within the guest. For TCG we are always cache coherent,
2341 * so there is no need to flush anything. For KVM / Xen we need to flush
2342 * the host's instruction cache at least.
2343 */
2344 if (tcg_enabled()) {
2345 return;
2346 }
2347
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002348 cpu_physical_memory_write_rom_internal(&address_space_memory,
2349 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002350}
2351
aliguori6d16c2f2009-01-22 16:59:11 +00002352typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002353 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002354 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002355 hwaddr addr;
2356 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002357} BounceBuffer;
2358
2359static BounceBuffer bounce;
2360
aliguoriba223c22009-01-22 16:59:16 +00002361typedef struct MapClient {
2362 void *opaque;
2363 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002364 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002365} MapClient;
2366
Blue Swirl72cf2d42009-09-12 07:36:22 +00002367static QLIST_HEAD(map_client_list, MapClient) map_client_list
2368 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002369
2370void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2371{
Anthony Liguori7267c092011-08-20 22:09:37 -05002372 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002373
2374 client->opaque = opaque;
2375 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002376 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002377 return client;
2378}
2379
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002380static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002381{
2382 MapClient *client = (MapClient *)_client;
2383
Blue Swirl72cf2d42009-09-12 07:36:22 +00002384 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002385 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002386}
2387
2388static void cpu_notify_map_clients(void)
2389{
2390 MapClient *client;
2391
Blue Swirl72cf2d42009-09-12 07:36:22 +00002392 while (!QLIST_EMPTY(&map_client_list)) {
2393 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002394 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002395 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002396 }
2397}
2398
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002399bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2400{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002401 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002402 hwaddr l, xlat;
2403
2404 while (len > 0) {
2405 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002406 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2407 if (!memory_access_is_direct(mr, is_write)) {
2408 l = memory_access_size(mr, l, addr);
2409 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002410 return false;
2411 }
2412 }
2413
2414 len -= l;
2415 addr += l;
2416 }
2417 return true;
2418}
2419
aliguori6d16c2f2009-01-22 16:59:11 +00002420/* Map a physical memory region into a host virtual address.
2421 * May map a subset of the requested range, given by and returned in *plen.
2422 * May return NULL if resources needed to perform the mapping are exhausted.
2423 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002424 * Use cpu_register_map_client() to know when retrying the map operation is
2425 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002426 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002427void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002428 hwaddr addr,
2429 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002430 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002431{
Avi Kivitya8170e52012-10-23 12:30:10 +02002432 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002433 hwaddr done = 0;
2434 hwaddr l, xlat, base;
2435 MemoryRegion *mr, *this_mr;
2436 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002437
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002438 if (len == 0) {
2439 return NULL;
2440 }
aliguori6d16c2f2009-01-22 16:59:11 +00002441
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002442 l = len;
2443 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2444 if (!memory_access_is_direct(mr, is_write)) {
2445 if (bounce.buffer) {
2446 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002447 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002448 /* Avoid unbounded allocations */
2449 l = MIN(l, TARGET_PAGE_SIZE);
2450 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002451 bounce.addr = addr;
2452 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002453
2454 memory_region_ref(mr);
2455 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002456 if (!is_write) {
2457 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002458 }
aliguori6d16c2f2009-01-22 16:59:11 +00002459
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002460 *plen = l;
2461 return bounce.buffer;
2462 }
2463
2464 base = xlat;
2465 raddr = memory_region_get_ram_addr(mr);
2466
2467 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002468 len -= l;
2469 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002470 done += l;
2471 if (len == 0) {
2472 break;
2473 }
2474
2475 l = len;
2476 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2477 if (this_mr != mr || xlat != base + done) {
2478 break;
2479 }
aliguori6d16c2f2009-01-22 16:59:11 +00002480 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002481
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002482 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002483 *plen = done;
2484 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002485}
2486
Avi Kivityac1970f2012-10-03 16:22:53 +02002487/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002488 * Will also mark the memory as dirty if is_write == 1. access_len gives
2489 * the amount of memory that was actually read or written by the caller.
2490 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002491void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2492 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002493{
2494 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002495 MemoryRegion *mr;
2496 ram_addr_t addr1;
2497
2498 mr = qemu_ram_addr_from_host(buffer, &addr1);
2499 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002500 if (is_write) {
Paolo Bonzini68868672014-07-21 16:45:18 +02002501 invalidate_and_set_dirty(addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002502 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002503 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002504 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002505 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002506 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002507 return;
2508 }
2509 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002510 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002511 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002512 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002513 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002514 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002515 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002516}
bellardd0ecd2a2006-04-23 17:14:48 +00002517
Avi Kivitya8170e52012-10-23 12:30:10 +02002518void *cpu_physical_memory_map(hwaddr addr,
2519 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002520 int is_write)
2521{
2522 return address_space_map(&address_space_memory, addr, plen, is_write);
2523}
2524
Avi Kivitya8170e52012-10-23 12:30:10 +02002525void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2526 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002527{
2528 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2529}
2530
bellard8df1cd02005-01-28 22:37:22 +00002531/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002532static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002533 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002534{
bellard8df1cd02005-01-28 22:37:22 +00002535 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002536 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002537 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002538 hwaddr l = 4;
2539 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002540
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002541 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002542 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002543 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002544 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002545#if defined(TARGET_WORDS_BIGENDIAN)
2546 if (endian == DEVICE_LITTLE_ENDIAN) {
2547 val = bswap32(val);
2548 }
2549#else
2550 if (endian == DEVICE_BIG_ENDIAN) {
2551 val = bswap32(val);
2552 }
2553#endif
bellard8df1cd02005-01-28 22:37:22 +00002554 } else {
2555 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002556 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002557 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002558 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002559 switch (endian) {
2560 case DEVICE_LITTLE_ENDIAN:
2561 val = ldl_le_p(ptr);
2562 break;
2563 case DEVICE_BIG_ENDIAN:
2564 val = ldl_be_p(ptr);
2565 break;
2566 default:
2567 val = ldl_p(ptr);
2568 break;
2569 }
bellard8df1cd02005-01-28 22:37:22 +00002570 }
2571 return val;
2572}
2573
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002574uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002575{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002576 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002577}
2578
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002579uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002580{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002581 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002582}
2583
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002584uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002585{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002586 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002587}
2588
bellard84b7b8e2005-11-28 21:19:04 +00002589/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002590static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002591 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002592{
bellard84b7b8e2005-11-28 21:19:04 +00002593 uint8_t *ptr;
2594 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002595 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002596 hwaddr l = 8;
2597 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002598
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002599 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002600 false);
2601 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002602 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002603 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002604#if defined(TARGET_WORDS_BIGENDIAN)
2605 if (endian == DEVICE_LITTLE_ENDIAN) {
2606 val = bswap64(val);
2607 }
2608#else
2609 if (endian == DEVICE_BIG_ENDIAN) {
2610 val = bswap64(val);
2611 }
2612#endif
bellard84b7b8e2005-11-28 21:19:04 +00002613 } else {
2614 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002615 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002616 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002617 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002618 switch (endian) {
2619 case DEVICE_LITTLE_ENDIAN:
2620 val = ldq_le_p(ptr);
2621 break;
2622 case DEVICE_BIG_ENDIAN:
2623 val = ldq_be_p(ptr);
2624 break;
2625 default:
2626 val = ldq_p(ptr);
2627 break;
2628 }
bellard84b7b8e2005-11-28 21:19:04 +00002629 }
2630 return val;
2631}
2632
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002633uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002634{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002635 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002636}
2637
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002638uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002639{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002640 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002641}
2642
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002643uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002644{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002645 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002646}
2647
bellardaab33092005-10-30 20:48:42 +00002648/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002649uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002650{
2651 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002652 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002653 return val;
2654}
2655
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002656/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002657static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002658 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002659{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002660 uint8_t *ptr;
2661 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002662 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002663 hwaddr l = 2;
2664 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002665
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002666 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002667 false);
2668 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002669 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002670 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002671#if defined(TARGET_WORDS_BIGENDIAN)
2672 if (endian == DEVICE_LITTLE_ENDIAN) {
2673 val = bswap16(val);
2674 }
2675#else
2676 if (endian == DEVICE_BIG_ENDIAN) {
2677 val = bswap16(val);
2678 }
2679#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002680 } else {
2681 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002682 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002683 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002684 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002685 switch (endian) {
2686 case DEVICE_LITTLE_ENDIAN:
2687 val = lduw_le_p(ptr);
2688 break;
2689 case DEVICE_BIG_ENDIAN:
2690 val = lduw_be_p(ptr);
2691 break;
2692 default:
2693 val = lduw_p(ptr);
2694 break;
2695 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002696 }
2697 return val;
bellardaab33092005-10-30 20:48:42 +00002698}
2699
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002700uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002701{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002702 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002703}
2704
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002705uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002706{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002707 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002708}
2709
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002710uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002711{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002712 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002713}
2714
bellard8df1cd02005-01-28 22:37:22 +00002715/* warning: addr must be aligned. The ram page is not masked as dirty
2716 and the code inside is not invalidated. It is useful if the dirty
2717 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002718void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002719{
bellard8df1cd02005-01-28 22:37:22 +00002720 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002721 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002722 hwaddr l = 4;
2723 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002724
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002725 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002726 true);
2727 if (l < 4 || !memory_access_is_direct(mr, true)) {
2728 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002729 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002730 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002731 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002732 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002733
2734 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002735 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002736 /* invalidate code */
2737 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2738 /* set dirty bit */
Paolo Bonzini68868672014-07-21 16:45:18 +02002739 cpu_physical_memory_set_dirty_range_nocode(addr1, 4);
aliguori74576192008-10-06 14:02:03 +00002740 }
2741 }
bellard8df1cd02005-01-28 22:37:22 +00002742 }
2743}
2744
2745/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002746static inline void stl_phys_internal(AddressSpace *as,
2747 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002748 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002749{
bellard8df1cd02005-01-28 22:37:22 +00002750 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002751 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002752 hwaddr l = 4;
2753 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002754
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002755 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002756 true);
2757 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002758#if defined(TARGET_WORDS_BIGENDIAN)
2759 if (endian == DEVICE_LITTLE_ENDIAN) {
2760 val = bswap32(val);
2761 }
2762#else
2763 if (endian == DEVICE_BIG_ENDIAN) {
2764 val = bswap32(val);
2765 }
2766#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002767 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002768 } else {
bellard8df1cd02005-01-28 22:37:22 +00002769 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002770 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002771 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002772 switch (endian) {
2773 case DEVICE_LITTLE_ENDIAN:
2774 stl_le_p(ptr, val);
2775 break;
2776 case DEVICE_BIG_ENDIAN:
2777 stl_be_p(ptr, val);
2778 break;
2779 default:
2780 stl_p(ptr, val);
2781 break;
2782 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002783 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002784 }
2785}
2786
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002787void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002788{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002789 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002790}
2791
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002792void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002793{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002794 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002795}
2796
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002797void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002798{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002799 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002800}
2801
bellardaab33092005-10-30 20:48:42 +00002802/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002803void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002804{
2805 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002806 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002807}
2808
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002809/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002810static inline void stw_phys_internal(AddressSpace *as,
2811 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002812 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002813{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002814 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002815 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002816 hwaddr l = 2;
2817 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002818
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002819 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002820 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002821#if defined(TARGET_WORDS_BIGENDIAN)
2822 if (endian == DEVICE_LITTLE_ENDIAN) {
2823 val = bswap16(val);
2824 }
2825#else
2826 if (endian == DEVICE_BIG_ENDIAN) {
2827 val = bswap16(val);
2828 }
2829#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002830 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002831 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002832 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002833 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002834 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002835 switch (endian) {
2836 case DEVICE_LITTLE_ENDIAN:
2837 stw_le_p(ptr, val);
2838 break;
2839 case DEVICE_BIG_ENDIAN:
2840 stw_be_p(ptr, val);
2841 break;
2842 default:
2843 stw_p(ptr, val);
2844 break;
2845 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002846 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002847 }
bellardaab33092005-10-30 20:48:42 +00002848}
2849
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002850void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002851{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002852 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002853}
2854
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002855void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002856{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002857 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002858}
2859
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002860void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002861{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002862 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002863}
2864
bellardaab33092005-10-30 20:48:42 +00002865/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002866void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002867{
2868 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002869 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002870}
2871
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002872void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002873{
2874 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002875 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002876}
2877
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002878void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002879{
2880 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002881 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002882}
2883
aliguori5e2972f2009-03-28 17:51:36 +00002884/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002885int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002886 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002887{
2888 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002889 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002890 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002891
2892 while (len > 0) {
2893 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002894 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002895 /* if no physical page mapped, return an error */
2896 if (phys_addr == -1)
2897 return -1;
2898 l = (page + TARGET_PAGE_SIZE) - addr;
2899 if (l > len)
2900 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002901 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002902 if (is_write) {
2903 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2904 } else {
2905 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2906 }
bellard13eb76e2004-01-24 15:23:36 +00002907 len -= l;
2908 buf += l;
2909 addr += l;
2910 }
2911 return 0;
2912}
Paul Brooka68fe892010-03-01 00:08:59 +00002913#endif
bellard13eb76e2004-01-24 15:23:36 +00002914
Blue Swirl8e4a4242013-01-06 18:30:17 +00002915/*
2916 * A helper function for the _utterly broken_ virtio device model to find out if
2917 * it's running on a big endian machine. Don't do this at home kids!
2918 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02002919bool target_words_bigendian(void);
2920bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00002921{
2922#if defined(TARGET_WORDS_BIGENDIAN)
2923 return true;
2924#else
2925 return false;
2926#endif
2927}
2928
Wen Congyang76f35532012-05-07 12:04:18 +08002929#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002930bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002931{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002932 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002933 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002934
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002935 mr = address_space_translate(&address_space_memory,
2936 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002937
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002938 return !(memory_region_is_ram(mr) ||
2939 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002940}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002941
2942void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2943{
2944 RAMBlock *block;
2945
2946 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002947 func(block->host, block->offset, block->used_length, opaque);
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002948 }
2949}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002950#endif