blob: 11e03280952de1e86962fa1baa71d5578d0c9675 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellarda98d49b2004-11-14 16:22:05 +000021#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000022#include <sys/mman.h>
23#endif
bellard54936002003-05-13 00:25:15 +000024
Stefan Weil055403b2010-10-22 23:03:32 +020025#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000026#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000027#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000028#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060029#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010030#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010031#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020032#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010033#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020036#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020052#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010053#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020054
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020055#include "qemu/range.h"
56
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020060static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000061
Paolo Bonzinia3161032012-11-14 15:54:48 +010062RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030063
64static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030065static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030066
Avi Kivityf6790af2012-10-02 20:13:51 +020067AddressSpace address_space_io;
68AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020069
Paolo Bonzini0844e002013-05-24 14:37:28 +020070MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020071static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020072
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080073/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
74#define RAM_PREALLOC (1 << 0)
75
pbrooke2eef172008-06-08 01:09:01 +000076#endif
bellard9fa3e852004-01-04 18:06:42 +000077
Andreas Färberbdc44642013-06-24 23:50:24 +020078struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000079/* current CPU in the current thread. It is only valid inside
80 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020081DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000082/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000083 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000084 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010085int use_icount;
bellard6a00d602005-11-21 23:25:50 +000086
pbrooke2eef172008-06-08 01:09:01 +000087#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020088
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020089typedef struct PhysPageEntry PhysPageEntry;
90
91struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020092 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020093 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020094 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020095 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020096};
97
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020098#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
99
Paolo Bonzini03f49952013-11-07 17:14:36 +0100100/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100101#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200103#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100104#define P_L2_SIZE (1 << P_L2_BITS)
105
106#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
107
108typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200109
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200110typedef struct PhysPageMap {
111 unsigned sections_nb;
112 unsigned sections_nb_alloc;
113 unsigned nodes_nb;
114 unsigned nodes_nb_alloc;
115 Node *nodes;
116 MemoryRegionSection *sections;
117} PhysPageMap;
118
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200119struct AddressSpaceDispatch {
120 /* This is a multi-level map on the physical address space.
121 * The bottom level has pointers to MemoryRegionSections.
122 */
123 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200125 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200126};
127
Jan Kiszka90260c62013-05-26 21:46:51 +0200128#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
129typedef struct subpage_t {
130 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200131 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200132 hwaddr base;
133 uint16_t sub_section[TARGET_PAGE_SIZE];
134} subpage_t;
135
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200136#define PHYS_SECTION_UNASSIGNED 0
137#define PHYS_SECTION_NOTDIRTY 1
138#define PHYS_SECTION_ROM 2
139#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200140
pbrooke2eef172008-06-08 01:09:01 +0000141static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300142static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000143static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000144
Avi Kivity1ec9b902012-01-02 12:47:48 +0200145static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000146#endif
bellard54936002003-05-13 00:25:15 +0000147
Paul Brook6d9a1302010-02-28 23:55:53 +0000148#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200149
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200150static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200151{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200152 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
153 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
154 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
155 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200156 }
157}
158
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200159static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200160{
161 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200162 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200165 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100167 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200168 map->nodes[ret][i].skip = 1;
169 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200170 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200171 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200172}
173
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200174static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
175 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200176 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177{
178 PhysPageEntry *p;
179 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100180 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200182 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200183 lp->ptr = phys_map_node_alloc(map);
184 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100186 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200187 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200188 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
190 }
191 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200192 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200195
Paolo Bonzini03f49952013-11-07 17:14:36 +0100196 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200198 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200199 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200200 *index += step;
201 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200202 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200204 }
205 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200206 }
207}
208
Avi Kivityac1970f2012-10-03 16:22:53 +0200209static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200210 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200211 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000212{
Avi Kivity29990972012-02-13 20:21:20 +0200213 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000215
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200216 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000217}
218
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200219/* Compact a non leaf page entry. Simply detect that the entry has a single child,
220 * and update our entry so we can skip it and go directly to the destination.
221 */
222static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
223{
224 unsigned valid_ptr = P_L2_SIZE;
225 int valid = 0;
226 PhysPageEntry *p;
227 int i;
228
229 if (lp->ptr == PHYS_MAP_NODE_NIL) {
230 return;
231 }
232
233 p = nodes[lp->ptr];
234 for (i = 0; i < P_L2_SIZE; i++) {
235 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
236 continue;
237 }
238
239 valid_ptr = i;
240 valid++;
241 if (p[i].skip) {
242 phys_page_compact(&p[i], nodes, compacted);
243 }
244 }
245
246 /* We can only compress if there's only one child. */
247 if (valid != 1) {
248 return;
249 }
250
251 assert(valid_ptr < P_L2_SIZE);
252
253 /* Don't compress if it won't fit in the # of bits we have. */
254 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
255 return;
256 }
257
258 lp->ptr = p[valid_ptr].ptr;
259 if (!p[valid_ptr].skip) {
260 /* If our only child is a leaf, make this a leaf. */
261 /* By design, we should have made this node a leaf to begin with so we
262 * should never reach here.
263 * But since it's so simple to handle this, let's do it just in case we
264 * change this rule.
265 */
266 lp->skip = 0;
267 } else {
268 lp->skip += p[valid_ptr].skip;
269 }
270}
271
272static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
273{
274 DECLARE_BITMAP(compacted, nodes_nb);
275
276 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200277 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200278 }
279}
280
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200281static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200282 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000283{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200284 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200285 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200286 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200287
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200288 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200289 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200290 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200291 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200292 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100293 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200294 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200295
296 if (sections[lp.ptr].size.hi ||
297 range_covers_byte(sections[lp.ptr].offset_within_address_space,
298 sections[lp.ptr].size.lo, addr)) {
299 return &sections[lp.ptr];
300 } else {
301 return &sections[PHYS_SECTION_UNASSIGNED];
302 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200303}
304
Blue Swirle5548612012-04-21 13:08:33 +0000305bool memory_region_is_unassigned(MemoryRegion *mr)
306{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200307 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000308 && mr != &io_mem_watch;
309}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200310
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200311static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200312 hwaddr addr,
313 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200314{
Jan Kiszka90260c62013-05-26 21:46:51 +0200315 MemoryRegionSection *section;
316 subpage_t *subpage;
317
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200318 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200319 if (resolve_subpage && section->mr->subpage) {
320 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200321 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200322 }
323 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200324}
325
Jan Kiszka90260c62013-05-26 21:46:51 +0200326static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200327address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200328 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200329{
330 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100331 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200332
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200333 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200334 /* Compute offset within MemoryRegionSection */
335 addr -= section->offset_within_address_space;
336
337 /* Compute offset within MemoryRegion */
338 *xlat = addr + section->offset_within_region;
339
340 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100341 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200342 return section;
343}
Jan Kiszka90260c62013-05-26 21:46:51 +0200344
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100345static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
346{
347 if (memory_region_is_ram(mr)) {
348 return !(is_write && mr->readonly);
349 }
350 if (memory_region_is_romd(mr)) {
351 return !is_write;
352 }
353
354 return false;
355}
356
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200357MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
358 hwaddr *xlat, hwaddr *plen,
359 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200360{
Avi Kivity30951152012-10-30 13:47:46 +0200361 IOMMUTLBEntry iotlb;
362 MemoryRegionSection *section;
363 MemoryRegion *mr;
364 hwaddr len = *plen;
365
366 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100367 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200368 mr = section->mr;
369
370 if (!mr->iommu_ops) {
371 break;
372 }
373
374 iotlb = mr->iommu_ops->translate(mr, addr);
375 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
376 | (addr & iotlb.addr_mask));
377 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
378 if (!(iotlb.perm & (1 << is_write))) {
379 mr = &io_mem_unassigned;
380 break;
381 }
382
383 as = iotlb.target_as;
384 }
385
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000386 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100387 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
388 len = MIN(page, len);
389 }
390
Avi Kivity30951152012-10-30 13:47:46 +0200391 *plen = len;
392 *xlat = addr;
393 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200394}
395
396MemoryRegionSection *
397address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
398 hwaddr *plen)
399{
Avi Kivity30951152012-10-30 13:47:46 +0200400 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200401 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200402
403 assert(!section->mr->iommu_ops);
404 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200405}
bellard9fa3e852004-01-04 18:06:42 +0000406#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000407
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200408void cpu_exec_init_all(void)
409{
410#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700411 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200412 memory_map_init();
413 io_mem_init();
414#endif
415}
416
Andreas Färberb170fce2013-01-20 20:23:22 +0100417#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000418
Juan Quintelae59fb372009-09-29 22:48:21 +0200419static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200420{
Andreas Färber259186a2013-01-17 18:51:17 +0100421 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200422
aurel323098dba2009-03-07 21:28:24 +0000423 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
424 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100425 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100426 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000427
428 return 0;
429}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200430
Andreas Färber1a1562f2013-06-17 04:09:11 +0200431const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200432 .name = "cpu_common",
433 .version_id = 1,
434 .minimum_version_id = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200435 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200436 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100437 VMSTATE_UINT32(halted, CPUState),
438 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200439 VMSTATE_END_OF_LIST()
440 }
441};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200442
pbrook9656f322008-07-01 20:01:19 +0000443#endif
444
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100445CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400446{
Andreas Färberbdc44642013-06-24 23:50:24 +0200447 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400448
Andreas Färberbdc44642013-06-24 23:50:24 +0200449 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100450 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200451 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100452 }
Glauber Costa950f1472009-06-09 12:15:18 -0400453 }
454
Andreas Färberbdc44642013-06-24 23:50:24 +0200455 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400456}
457
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000458#if !defined(CONFIG_USER_ONLY)
459void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
460{
461 /* We only support one address space per cpu at the moment. */
462 assert(cpu->as == as);
463
464 if (cpu->tcg_as_listener) {
465 memory_listener_unregister(cpu->tcg_as_listener);
466 } else {
467 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
468 }
469 cpu->tcg_as_listener->commit = tcg_commit;
470 memory_listener_register(cpu->tcg_as_listener, as);
471}
472#endif
473
Andreas Färber9349b4f2012-03-14 01:38:32 +0100474void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000475{
Andreas Färber9f09e182012-05-03 06:59:07 +0200476 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100477 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200478 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000479 int cpu_index;
480
pbrookc2764712009-03-07 15:24:59 +0000481#if defined(CONFIG_USER_ONLY)
482 cpu_list_lock();
483#endif
bellard6a00d602005-11-21 23:25:50 +0000484 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200485 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000486 cpu_index++;
487 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100488 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100489 cpu->numa_node = 0;
Andreas Färberf0c3c502013-08-26 21:22:53 +0200490 QTAILQ_INIT(&cpu->breakpoints);
Andreas Färberff4700b2013-08-26 18:23:18 +0200491 QTAILQ_INIT(&cpu->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100492#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000493 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200494 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100495#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200496 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000497#if defined(CONFIG_USER_ONLY)
498 cpu_list_unlock();
499#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200500 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
501 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
502 }
pbrookb3c77242008-06-30 16:31:04 +0000503#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600504 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000505 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100506 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200507 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000508#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100509 if (cc->vmsd != NULL) {
510 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
511 }
bellardfd6ce8f2003-05-14 19:00:11 +0000512}
513
bellard1fddef42005-04-17 19:16:13 +0000514#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000515#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200516static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000517{
518 tb_invalidate_phys_page_range(pc, pc + 1, 0);
519}
520#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200521static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400522{
Max Filippove8262a12013-09-27 22:29:17 +0400523 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
524 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000525 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100526 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400527 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400528}
bellardc27004e2005-01-03 23:35:10 +0000529#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000530#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000531
Paul Brookc527ee82010-03-01 03:31:14 +0000532#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200533void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000534
535{
536}
537
Andreas Färber75a34032013-09-02 16:57:02 +0200538int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000539 int flags, CPUWatchpoint **watchpoint)
540{
541 return -ENOSYS;
542}
543#else
pbrook6658ffb2007-03-16 23:58:11 +0000544/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200545int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000546 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000547{
Andreas Färber75a34032013-09-02 16:57:02 +0200548 vaddr len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000549 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000550
aliguorib4051332008-11-18 20:14:20 +0000551 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400552 if ((len & (len - 1)) || (addr & ~len_mask) ||
553 len == 0 || len > TARGET_PAGE_SIZE) {
Andreas Färber75a34032013-09-02 16:57:02 +0200554 error_report("tried to set invalid watchpoint at %"
555 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000556 return -EINVAL;
557 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500558 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000559
aliguoria1d1bb32008-11-18 20:07:32 +0000560 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000561 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000562 wp->flags = flags;
563
aliguori2dc9f412008-11-18 20:56:59 +0000564 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200565 if (flags & BP_GDB) {
566 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
567 } else {
568 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
569 }
aliguoria1d1bb32008-11-18 20:07:32 +0000570
Andreas Färber31b030d2013-09-04 01:29:02 +0200571 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000572
573 if (watchpoint)
574 *watchpoint = wp;
575 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000576}
577
aliguoria1d1bb32008-11-18 20:07:32 +0000578/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200579int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000580 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000581{
Andreas Färber75a34032013-09-02 16:57:02 +0200582 vaddr len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000583 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000584
Andreas Färberff4700b2013-08-26 18:23:18 +0200585 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000586 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000587 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200588 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000589 return 0;
590 }
591 }
aliguoria1d1bb32008-11-18 20:07:32 +0000592 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000593}
594
aliguoria1d1bb32008-11-18 20:07:32 +0000595/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200596void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000597{
Andreas Färberff4700b2013-08-26 18:23:18 +0200598 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000599
Andreas Färber31b030d2013-09-04 01:29:02 +0200600 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000601
Anthony Liguori7267c092011-08-20 22:09:37 -0500602 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000603}
604
aliguoria1d1bb32008-11-18 20:07:32 +0000605/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200606void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000607{
aliguoric0ce9982008-11-25 22:13:57 +0000608 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000609
Andreas Färberff4700b2013-08-26 18:23:18 +0200610 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200611 if (wp->flags & mask) {
612 cpu_watchpoint_remove_by_ref(cpu, wp);
613 }
aliguoric0ce9982008-11-25 22:13:57 +0000614 }
aliguoria1d1bb32008-11-18 20:07:32 +0000615}
Paul Brookc527ee82010-03-01 03:31:14 +0000616#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000617
618/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200619int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000620 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000621{
bellard1fddef42005-04-17 19:16:13 +0000622#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000623 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000624
Anthony Liguori7267c092011-08-20 22:09:37 -0500625 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000626
627 bp->pc = pc;
628 bp->flags = flags;
629
aliguori2dc9f412008-11-18 20:56:59 +0000630 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200631 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200632 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200633 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200634 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200635 }
aliguoria1d1bb32008-11-18 20:07:32 +0000636
Andreas Färberf0c3c502013-08-26 21:22:53 +0200637 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000638
Andreas Färber00b941e2013-06-29 18:55:54 +0200639 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000640 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200641 }
aliguoria1d1bb32008-11-18 20:07:32 +0000642 return 0;
643#else
644 return -ENOSYS;
645#endif
646}
647
648/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200649int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000650{
651#if defined(TARGET_HAS_ICE)
652 CPUBreakpoint *bp;
653
Andreas Färberf0c3c502013-08-26 21:22:53 +0200654 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000655 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200656 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000657 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000658 }
bellard4c3a88a2003-07-26 12:06:08 +0000659 }
aliguoria1d1bb32008-11-18 20:07:32 +0000660 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000661#else
aliguoria1d1bb32008-11-18 20:07:32 +0000662 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000663#endif
664}
665
aliguoria1d1bb32008-11-18 20:07:32 +0000666/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200667void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000668{
bellard1fddef42005-04-17 19:16:13 +0000669#if defined(TARGET_HAS_ICE)
Andreas Färberf0c3c502013-08-26 21:22:53 +0200670 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
671
672 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000673
Anthony Liguori7267c092011-08-20 22:09:37 -0500674 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000675#endif
676}
677
678/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200679void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000680{
681#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000682 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000683
Andreas Färberf0c3c502013-08-26 21:22:53 +0200684 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200685 if (bp->flags & mask) {
686 cpu_breakpoint_remove_by_ref(cpu, bp);
687 }
aliguoric0ce9982008-11-25 22:13:57 +0000688 }
bellard4c3a88a2003-07-26 12:06:08 +0000689#endif
690}
691
bellardc33a3462003-07-29 20:50:33 +0000692/* enable or disable single step mode. EXCP_DEBUG is returned by the
693 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200694void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000695{
bellard1fddef42005-04-17 19:16:13 +0000696#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200697 if (cpu->singlestep_enabled != enabled) {
698 cpu->singlestep_enabled = enabled;
699 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200700 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200701 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100702 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000703 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200704 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000705 tb_flush(env);
706 }
bellardc33a3462003-07-29 20:50:33 +0000707 }
708#endif
709}
710
Andreas Färbera47dddd2013-09-03 17:38:47 +0200711void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000712{
713 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000714 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000715
716 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000717 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000718 fprintf(stderr, "qemu: fatal: ");
719 vfprintf(stderr, fmt, ap);
720 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200721 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000722 if (qemu_log_enabled()) {
723 qemu_log("qemu: fatal: ");
724 qemu_log_vprintf(fmt, ap2);
725 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200726 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000727 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000728 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000729 }
pbrook493ae1f2007-11-23 16:53:59 +0000730 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000731 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200732#if defined(CONFIG_USER_ONLY)
733 {
734 struct sigaction act;
735 sigfillset(&act.sa_mask);
736 act.sa_handler = SIG_DFL;
737 sigaction(SIGABRT, &act, NULL);
738 }
739#endif
bellard75012672003-06-21 13:11:07 +0000740 abort();
741}
742
bellard01243112004-01-04 15:48:17 +0000743#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200744static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
745{
746 RAMBlock *block;
747
748 /* The list is protected by the iothread lock here. */
749 block = ram_list.mru_block;
750 if (block && addr - block->offset < block->length) {
751 goto found;
752 }
753 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
754 if (addr - block->offset < block->length) {
755 goto found;
756 }
757 }
758
759 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
760 abort();
761
762found:
763 ram_list.mru_block = block;
764 return block;
765}
766
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200767static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000768{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200769 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200770 RAMBlock *block;
771 ram_addr_t end;
772
773 end = TARGET_PAGE_ALIGN(start + length);
774 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000775
Paolo Bonzini041603f2013-09-09 17:49:45 +0200776 block = qemu_get_ram_block(start);
777 assert(block == qemu_get_ram_block(end - 1));
778 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000779 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200780}
781
782/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200783void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200784 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200785{
Juan Quintelad24981d2012-05-22 00:42:40 +0200786 if (length == 0)
787 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200788 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200789
790 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200791 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200792 }
bellard1ccde1c2004-02-06 19:46:14 +0000793}
794
Juan Quintela981fdf22013-10-10 11:54:09 +0200795static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000796{
797 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000798}
799
Andreas Färberbb0e6272013-09-03 13:32:01 +0200800hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200801 MemoryRegionSection *section,
802 target_ulong vaddr,
803 hwaddr paddr, hwaddr xlat,
804 int prot,
805 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000806{
Avi Kivitya8170e52012-10-23 12:30:10 +0200807 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000808 CPUWatchpoint *wp;
809
Blue Swirlcc5bea62012-04-14 14:56:48 +0000810 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000811 /* Normal RAM. */
812 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200813 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000814 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200815 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000816 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200817 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000818 }
819 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100820 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200821 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000822 }
823
824 /* Make accesses to pages with watchpoints go via the
825 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +0200826 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Blue Swirle5548612012-04-21 13:08:33 +0000827 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
828 /* Avoid trapping reads of pages with a write breakpoint. */
829 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200830 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000831 *address |= TLB_MMIO;
832 break;
833 }
834 }
835 }
836
837 return iotlb;
838}
bellard9fa3e852004-01-04 18:06:42 +0000839#endif /* defined(CONFIG_USER_ONLY) */
840
pbrooke2eef172008-06-08 01:09:01 +0000841#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000842
Anthony Liguoric227f092009-10-01 16:12:16 -0500843static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200844 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200845static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200846
Stefan Weil575ddeb2013-09-29 20:56:45 +0200847static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200848
849/*
850 * Set a custom physical guest memory alloator.
851 * Accelerators with unusual needs may need this. Hopefully, we can
852 * get rid of it eventually.
853 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200854void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200855{
856 phys_mem_alloc = alloc;
857}
858
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200859static uint16_t phys_section_add(PhysPageMap *map,
860 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200861{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200862 /* The physical section number is ORed with a page-aligned
863 * pointer to produce the iotlb entries. Thus it should
864 * never overflow into the page-aligned value.
865 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200866 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200867
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200868 if (map->sections_nb == map->sections_nb_alloc) {
869 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
870 map->sections = g_renew(MemoryRegionSection, map->sections,
871 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200872 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200873 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200874 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200875 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200876}
877
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200878static void phys_section_destroy(MemoryRegion *mr)
879{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200880 memory_region_unref(mr);
881
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200882 if (mr->subpage) {
883 subpage_t *subpage = container_of(mr, subpage_t, iomem);
884 memory_region_destroy(&subpage->iomem);
885 g_free(subpage);
886 }
887}
888
Paolo Bonzini60926662013-05-29 12:30:26 +0200889static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200890{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200891 while (map->sections_nb > 0) {
892 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200893 phys_section_destroy(section->mr);
894 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200895 g_free(map->sections);
896 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200897}
898
Avi Kivityac1970f2012-10-03 16:22:53 +0200899static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200900{
901 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200902 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200903 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200904 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200905 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906 MemoryRegionSection subsection = {
907 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200908 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200909 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200910 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200911
Avi Kivityf3705d52012-03-08 16:16:34 +0200912 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200913
Avi Kivityf3705d52012-03-08 16:16:34 +0200914 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200915 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100916 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200917 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200918 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200919 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200920 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200921 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200922 }
923 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200924 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200925 subpage_register(subpage, start, end,
926 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200927}
928
929
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200930static void register_multipage(AddressSpaceDispatch *d,
931 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000932{
Avi Kivitya8170e52012-10-23 12:30:10 +0200933 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200934 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200935 uint64_t num_pages = int128_get64(int128_rshift(section->size,
936 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200937
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200938 assert(num_pages);
939 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000940}
941
Avi Kivityac1970f2012-10-03 16:22:53 +0200942static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200943{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200944 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200945 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200946 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200947 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200948
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200949 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
950 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
951 - now.offset_within_address_space;
952
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200953 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200954 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200955 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200956 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200957 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200958 while (int128_ne(remain.size, now.size)) {
959 remain.size = int128_sub(remain.size, now.size);
960 remain.offset_within_address_space += int128_get64(now.size);
961 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400962 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200963 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200964 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800965 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200966 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200967 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400968 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200969 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200970 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400971 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200972 }
973}
974
Sheng Yang62a27442010-01-26 19:21:16 +0800975void qemu_flush_coalesced_mmio_buffer(void)
976{
977 if (kvm_enabled())
978 kvm_flush_coalesced_mmio_buffer();
979}
980
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700981void qemu_mutex_lock_ramlist(void)
982{
983 qemu_mutex_lock(&ram_list.mutex);
984}
985
986void qemu_mutex_unlock_ramlist(void)
987{
988 qemu_mutex_unlock(&ram_list.mutex);
989}
990
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200991#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300992
993#include <sys/vfs.h>
994
995#define HUGETLBFS_MAGIC 0x958458f6
996
997static long gethugepagesize(const char *path)
998{
999 struct statfs fs;
1000 int ret;
1001
1002 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001003 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001004 } while (ret != 0 && errno == EINTR);
1005
1006 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001007 perror(path);
1008 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001009 }
1010
1011 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001012 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001013
1014 return fs.f_bsize;
1015}
1016
Alex Williamson04b16652010-07-02 11:13:17 -06001017static void *file_ram_alloc(RAMBlock *block,
1018 ram_addr_t memory,
1019 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001020{
1021 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001022 char *sanitized_name;
1023 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001024 void *area;
1025 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001026 unsigned long hpagesize;
1027
1028 hpagesize = gethugepagesize(path);
1029 if (!hpagesize) {
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001030 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001031 }
1032
1033 if (memory < hpagesize) {
1034 return NULL;
1035 }
1036
1037 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1038 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001039 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001040 }
1041
Peter Feiner8ca761f2013-03-04 13:54:25 -05001042 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1043 sanitized_name = g_strdup(block->mr->name);
1044 for (c = sanitized_name; *c != '\0'; c++) {
1045 if (*c == '/')
1046 *c = '_';
1047 }
1048
1049 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1050 sanitized_name);
1051 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001052
1053 fd = mkstemp(filename);
1054 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001055 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001056 g_free(filename);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001057 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001058 }
1059 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001060 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001061
1062 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1063
1064 /*
1065 * ftruncate is not supported by hugetlbfs in older
1066 * hosts, so don't bother bailing out on errors.
1067 * If anything goes wrong with it under other filesystems,
1068 * mmap will fail.
1069 */
1070 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001071 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001072
Marcelo Tosattic9027602010-03-01 20:25:08 -03001073 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001074 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001075 perror("file_ram_alloc: can't mmap RAM pages");
1076 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001077 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001078 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001079
1080 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001081 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001082 }
1083
Alex Williamson04b16652010-07-02 11:13:17 -06001084 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001085 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001086
1087error:
1088 if (mem_prealloc) {
1089 exit(1);
1090 }
1091 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001092}
1093#endif
1094
Alex Williamsond17b5282010-06-25 11:08:38 -06001095static ram_addr_t find_ram_offset(ram_addr_t size)
1096{
Alex Williamson04b16652010-07-02 11:13:17 -06001097 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001098 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001099
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001100 assert(size != 0); /* it would hand out same offset multiple times */
1101
Paolo Bonzinia3161032012-11-14 15:54:48 +01001102 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001103 return 0;
1104
Paolo Bonzinia3161032012-11-14 15:54:48 +01001105 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001106 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001107
1108 end = block->offset + block->length;
1109
Paolo Bonzinia3161032012-11-14 15:54:48 +01001110 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001111 if (next_block->offset >= end) {
1112 next = MIN(next, next_block->offset);
1113 }
1114 }
1115 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001116 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001117 mingap = next - end;
1118 }
1119 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001120
1121 if (offset == RAM_ADDR_MAX) {
1122 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1123 (uint64_t)size);
1124 abort();
1125 }
1126
Alex Williamson04b16652010-07-02 11:13:17 -06001127 return offset;
1128}
1129
Juan Quintela652d7ec2012-07-20 10:37:54 +02001130ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001131{
Alex Williamsond17b5282010-06-25 11:08:38 -06001132 RAMBlock *block;
1133 ram_addr_t last = 0;
1134
Paolo Bonzinia3161032012-11-14 15:54:48 +01001135 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001136 last = MAX(last, block->offset + block->length);
1137
1138 return last;
1139}
1140
Jason Baronddb97f12012-08-02 15:44:16 -04001141static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1142{
1143 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001144
1145 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001146 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1147 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001148 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1149 if (ret) {
1150 perror("qemu_madvise");
1151 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1152 "but dump_guest_core=off specified\n");
1153 }
1154 }
1155}
1156
Hu Tao20cfe882014-04-02 15:13:26 +08001157static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001158{
Hu Tao20cfe882014-04-02 15:13:26 +08001159 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001160
Paolo Bonzinia3161032012-11-14 15:54:48 +01001161 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001162 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001163 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001164 }
1165 }
Hu Tao20cfe882014-04-02 15:13:26 +08001166
1167 return NULL;
1168}
1169
1170void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1171{
1172 RAMBlock *new_block = find_ram_block(addr);
1173 RAMBlock *block;
1174
Avi Kivityc5705a72011-12-20 15:59:12 +02001175 assert(new_block);
1176 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001177
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001178 if (dev) {
1179 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001180 if (id) {
1181 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001182 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001183 }
1184 }
1185 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1186
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001187 /* This assumes the iothread lock is taken here too. */
1188 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001189 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001190 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001191 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1192 new_block->idstr);
1193 abort();
1194 }
1195 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001197}
1198
Hu Tao20cfe882014-04-02 15:13:26 +08001199void qemu_ram_unset_idstr(ram_addr_t addr)
1200{
1201 RAMBlock *block = find_ram_block(addr);
1202
1203 if (block) {
1204 memset(block->idstr, 0, sizeof(block->idstr));
1205 }
1206}
1207
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001208static int memory_try_enable_merging(void *addr, size_t len)
1209{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001210 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001211 /* disabled by the user */
1212 return 0;
1213 }
1214
1215 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1216}
1217
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001218static ram_addr_t ram_block_add(RAMBlock *new_block)
Avi Kivityc5705a72011-12-20 15:59:12 +02001219{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001220 RAMBlock *block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001221 ram_addr_t old_ram_size, new_ram_size;
1222
1223 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001224
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001225 /* This assumes the iothread lock is taken here too. */
1226 qemu_mutex_lock_ramlist();
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001227 new_block->offset = find_ram_offset(new_block->length);
1228
1229 if (!new_block->host) {
1230 if (xen_enabled()) {
1231 xen_ram_alloc(new_block->offset, new_block->length, new_block->mr);
1232 } else {
1233 new_block->host = phys_mem_alloc(new_block->length);
Markus Armbruster39228252013-07-31 15:11:11 +02001234 if (!new_block->host) {
1235 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1236 new_block->mr->name, strerror(errno));
1237 exit(1);
1238 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001239 memory_try_enable_merging(new_block->host, new_block->length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001240 }
1241 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001242
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001243 /* Keep the list sorted from biggest to smallest block. */
1244 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1245 if (block->length < new_block->length) {
1246 break;
1247 }
1248 }
1249 if (block) {
1250 QTAILQ_INSERT_BEFORE(block, new_block, next);
1251 } else {
1252 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1253 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001254 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001255
Umesh Deshpandef798b072011-08-18 11:41:17 -07001256 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001257 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001258
Juan Quintela2152f5c2013-10-08 13:52:02 +02001259 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1260
1261 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001262 int i;
1263 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1264 ram_list.dirty_memory[i] =
1265 bitmap_zero_extend(ram_list.dirty_memory[i],
1266 old_ram_size, new_ram_size);
1267 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001268 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001269 cpu_physical_memory_set_dirty_range(new_block->offset, new_block->length);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001270
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001271 qemu_ram_setup_dump(new_block->host, new_block->length);
1272 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_HUGEPAGE);
1273 qemu_madvise(new_block->host, new_block->length, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001274
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001275 if (kvm_enabled()) {
1276 kvm_setup_guest_memory(new_block->host, new_block->length);
1277 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001278
1279 return new_block->offset;
1280}
1281
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001282#ifdef __linux__
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001283ram_addr_t qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1284 const char *mem_path)
1285{
1286 RAMBlock *new_block;
1287
1288 if (xen_enabled()) {
1289 fprintf(stderr, "-mem-path not supported with Xen\n");
1290 exit(1);
1291 }
1292
1293 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1294 /*
1295 * file_ram_alloc() needs to allocate just like
1296 * phys_mem_alloc, but we haven't bothered to provide
1297 * a hook there.
1298 */
1299 fprintf(stderr,
1300 "-mem-path not supported with this accelerator\n");
1301 exit(1);
1302 }
1303
1304 size = TARGET_PAGE_ALIGN(size);
1305 new_block = g_malloc0(sizeof(*new_block));
1306 new_block->mr = mr;
1307 new_block->length = size;
1308 new_block->host = file_ram_alloc(new_block, size, mem_path);
1309 return ram_block_add(new_block);
1310}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001311#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001312
1313ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1314 MemoryRegion *mr)
1315{
1316 RAMBlock *new_block;
1317
1318 size = TARGET_PAGE_ALIGN(size);
1319 new_block = g_malloc0(sizeof(*new_block));
1320 new_block->mr = mr;
1321 new_block->length = size;
1322 new_block->fd = -1;
1323 new_block->host = host;
1324 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001325 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001326 }
1327 return ram_block_add(new_block);
1328}
1329
Avi Kivityc5705a72011-12-20 15:59:12 +02001330ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001331{
Avi Kivityc5705a72011-12-20 15:59:12 +02001332 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001333}
bellarde9a1ab12007-02-08 23:08:38 +00001334
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001335void qemu_ram_free_from_ptr(ram_addr_t addr)
1336{
1337 RAMBlock *block;
1338
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001339 /* This assumes the iothread lock is taken here too. */
1340 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001341 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001342 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001343 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001344 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001345 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001346 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001347 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001348 }
1349 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001350 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001351}
1352
Anthony Liguoric227f092009-10-01 16:12:16 -05001353void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001354{
Alex Williamson04b16652010-07-02 11:13:17 -06001355 RAMBlock *block;
1356
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001357 /* This assumes the iothread lock is taken here too. */
1358 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001359 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001360 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001362 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001363 ram_list.version++;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001364 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001365 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001366 } else if (xen_enabled()) {
1367 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001368#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001369 } else if (block->fd >= 0) {
1370 munmap(block->host, block->length);
1371 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001372#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001373 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001374 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001375 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001376 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001377 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001378 }
1379 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001380 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001381
bellarde9a1ab12007-02-08 23:08:38 +00001382}
1383
Huang Yingcd19cfa2011-03-02 08:56:19 +01001384#ifndef _WIN32
1385void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1386{
1387 RAMBlock *block;
1388 ram_addr_t offset;
1389 int flags;
1390 void *area, *vaddr;
1391
Paolo Bonzinia3161032012-11-14 15:54:48 +01001392 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001393 offset = addr - block->offset;
1394 if (offset < block->length) {
1395 vaddr = block->host + offset;
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001396 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001397 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001398 } else if (xen_enabled()) {
1399 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001400 } else {
1401 flags = MAP_FIXED;
1402 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001403 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001404#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001405 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1406 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001407#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001408 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001409#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001410 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1411 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001412 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001413 /*
1414 * Remap needs to match alloc. Accelerators that
1415 * set phys_mem_alloc never remap. If they did,
1416 * we'd need a remap hook here.
1417 */
1418 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1419
Huang Yingcd19cfa2011-03-02 08:56:19 +01001420 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1421 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1422 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001423 }
1424 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001425 fprintf(stderr, "Could not remap addr: "
1426 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001427 length, addr);
1428 exit(1);
1429 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001430 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001431 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001432 }
1433 return;
1434 }
1435 }
1436}
1437#endif /* !_WIN32 */
1438
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001439/* Return a host pointer to ram allocated with qemu_ram_alloc.
1440 With the exception of the softmmu code in this file, this should
1441 only be used for local memory (e.g. video ram) that the device owns,
1442 and knows it isn't going to access beyond the end of the block.
1443
1444 It should not be used for general purpose DMA.
1445 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1446 */
1447void *qemu_get_ram_ptr(ram_addr_t addr)
1448{
1449 RAMBlock *block = qemu_get_ram_block(addr);
1450
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001451 if (xen_enabled()) {
1452 /* We need to check if the requested address is in the RAM
1453 * because we don't want to map the entire memory in QEMU.
1454 * In that case just map until the end of the page.
1455 */
1456 if (block->offset == 0) {
1457 return xen_map_cache(addr, 0, 0);
1458 } else if (block->host == NULL) {
1459 block->host =
1460 xen_map_cache(block->offset, block->length, 1);
1461 }
1462 }
1463 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001464}
1465
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001466/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1467 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001468static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001469{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001470 if (*size == 0) {
1471 return NULL;
1472 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001473 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001474 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001475 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001476 RAMBlock *block;
1477
Paolo Bonzinia3161032012-11-14 15:54:48 +01001478 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001479 if (addr - block->offset < block->length) {
1480 if (addr - block->offset + *size > block->length)
1481 *size = block->length - addr + block->offset;
1482 return block->host + (addr - block->offset);
1483 }
1484 }
1485
1486 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1487 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001488 }
1489}
1490
Paolo Bonzini7443b432013-06-03 12:44:02 +02001491/* Some of the softmmu routines need to translate from a host pointer
1492 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001493MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001494{
pbrook94a6b542009-04-11 17:15:54 +00001495 RAMBlock *block;
1496 uint8_t *host = ptr;
1497
Jan Kiszka868bb332011-06-21 22:59:09 +02001498 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001499 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001500 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001501 }
1502
Paolo Bonzini23887b72013-05-06 14:28:39 +02001503 block = ram_list.mru_block;
1504 if (block && block->host && host - block->host < block->length) {
1505 goto found;
1506 }
1507
Paolo Bonzinia3161032012-11-14 15:54:48 +01001508 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001509 /* This case append when the block is not mapped. */
1510 if (block->host == NULL) {
1511 continue;
1512 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001513 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001514 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001515 }
pbrook94a6b542009-04-11 17:15:54 +00001516 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001517
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001518 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001519
1520found:
1521 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001522 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001523}
Alex Williamsonf471a172010-06-11 11:11:42 -06001524
Avi Kivitya8170e52012-10-23 12:30:10 +02001525static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001526 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001527{
Juan Quintela52159192013-10-08 12:44:04 +02001528 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001529 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001530 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001531 switch (size) {
1532 case 1:
1533 stb_p(qemu_get_ram_ptr(ram_addr), val);
1534 break;
1535 case 2:
1536 stw_p(qemu_get_ram_ptr(ram_addr), val);
1537 break;
1538 case 4:
1539 stl_p(qemu_get_ram_ptr(ram_addr), val);
1540 break;
1541 default:
1542 abort();
1543 }
Juan Quintela52159192013-10-08 12:44:04 +02001544 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1545 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001546 /* we remove the notdirty callback only if the code has been
1547 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001548 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001549 CPUArchState *env = current_cpu->env_ptr;
Andreas Färber93afead2013-08-26 03:41:01 +02001550 tlb_set_dirty(env, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02001551 }
bellard1ccde1c2004-02-06 19:46:14 +00001552}
1553
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001554static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1555 unsigned size, bool is_write)
1556{
1557 return is_write;
1558}
1559
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001560static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001561 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001562 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001563 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001564};
1565
pbrook0f459d12008-06-09 00:20:13 +00001566/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001567static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001568{
Andreas Färber93afead2013-08-26 03:41:01 +02001569 CPUState *cpu = current_cpu;
1570 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001571 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001572 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001573 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001574 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001575
Andreas Färberff4700b2013-08-26 18:23:18 +02001576 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00001577 /* We re-entered the check after replacing the TB. Now raise
1578 * the debug interrupt so that is will trigger after the
1579 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02001580 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001581 return;
1582 }
Andreas Färber93afead2013-08-26 03:41:01 +02001583 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02001584 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001585 if ((vaddr == (wp->vaddr & len_mask) ||
1586 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001587 wp->flags |= BP_WATCHPOINT_HIT;
Andreas Färberff4700b2013-08-26 18:23:18 +02001588 if (!cpu->watchpoint_hit) {
1589 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02001590 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001591 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02001592 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02001593 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00001594 } else {
1595 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02001596 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02001597 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001598 }
aliguori06d55cc2008-11-18 20:24:06 +00001599 }
aliguori6e140f22008-11-18 20:37:55 +00001600 } else {
1601 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001602 }
1603 }
1604}
1605
pbrook6658ffb2007-03-16 23:58:11 +00001606/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1607 so these check for a hit then pass through to the normal out-of-line
1608 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001609static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001610 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001611{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001612 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1613 switch (size) {
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10001614 case 1: return ldub_phys(&address_space_memory, addr);
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10001615 case 2: return lduw_phys(&address_space_memory, addr);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01001616 case 4: return ldl_phys(&address_space_memory, addr);
Avi Kivity1ec9b902012-01-02 12:47:48 +02001617 default: abort();
1618 }
pbrook6658ffb2007-03-16 23:58:11 +00001619}
1620
Avi Kivitya8170e52012-10-23 12:30:10 +02001621static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001622 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001623{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001624 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1625 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001626 case 1:
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10001627 stb_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001628 break;
1629 case 2:
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10001630 stw_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001631 break;
1632 case 4:
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10001633 stl_phys(&address_space_memory, addr, val);
Max Filippov67364152012-01-29 00:01:40 +04001634 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001635 default: abort();
1636 }
pbrook6658ffb2007-03-16 23:58:11 +00001637}
1638
Avi Kivity1ec9b902012-01-02 12:47:48 +02001639static const MemoryRegionOps watch_mem_ops = {
1640 .read = watch_mem_read,
1641 .write = watch_mem_write,
1642 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001643};
pbrook6658ffb2007-03-16 23:58:11 +00001644
Avi Kivitya8170e52012-10-23 12:30:10 +02001645static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001646 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001647{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001648 subpage_t *subpage = opaque;
1649 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001650
blueswir1db7b5422007-05-26 17:36:03 +00001651#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001652 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001653 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001654#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001655 address_space_read(subpage->as, addr + subpage->base, buf, len);
1656 switch (len) {
1657 case 1:
1658 return ldub_p(buf);
1659 case 2:
1660 return lduw_p(buf);
1661 case 4:
1662 return ldl_p(buf);
1663 default:
1664 abort();
1665 }
blueswir1db7b5422007-05-26 17:36:03 +00001666}
1667
Avi Kivitya8170e52012-10-23 12:30:10 +02001668static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001669 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001670{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001671 subpage_t *subpage = opaque;
1672 uint8_t buf[4];
1673
blueswir1db7b5422007-05-26 17:36:03 +00001674#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001675 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001676 " value %"PRIx64"\n",
1677 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001678#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001679 switch (len) {
1680 case 1:
1681 stb_p(buf, value);
1682 break;
1683 case 2:
1684 stw_p(buf, value);
1685 break;
1686 case 4:
1687 stl_p(buf, value);
1688 break;
1689 default:
1690 abort();
1691 }
1692 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001693}
1694
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001695static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001696 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001697{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001698 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001699#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001700 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001701 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001702#endif
1703
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001704 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001705 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001706}
1707
Avi Kivity70c68e42012-01-02 12:32:48 +02001708static const MemoryRegionOps subpage_ops = {
1709 .read = subpage_read,
1710 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001711 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001712 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001713};
1714
Anthony Liguoric227f092009-10-01 16:12:16 -05001715static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001716 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001717{
1718 int idx, eidx;
1719
1720 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1721 return -1;
1722 idx = SUBPAGE_IDX(start);
1723 eidx = SUBPAGE_IDX(end);
1724#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001725 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1726 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001727#endif
blueswir1db7b5422007-05-26 17:36:03 +00001728 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001729 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001730 }
1731
1732 return 0;
1733}
1734
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001735static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001736{
Anthony Liguoric227f092009-10-01 16:12:16 -05001737 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001738
Anthony Liguori7267c092011-08-20 22:09:37 -05001739 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001740
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001741 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001742 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001743 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001744 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001745 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001746#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001747 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1748 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001749#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001750 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001751
1752 return mmio;
1753}
1754
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001755static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
1756 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001757{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001758 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02001759 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001760 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02001761 .mr = mr,
1762 .offset_within_address_space = 0,
1763 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001764 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001765 };
1766
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001767 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001768}
1769
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001770MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001771{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001772 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001773}
1774
Avi Kivitye9179ce2009-06-14 11:38:52 +03001775static void io_mem_init(void)
1776{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001777 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1778 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001779 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001780 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001781 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001782 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001783 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001784}
1785
Avi Kivityac1970f2012-10-03 16:22:53 +02001786static void mem_begin(MemoryListener *listener)
1787{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001788 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001789 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1790 uint16_t n;
1791
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001792 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001793 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001794 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001795 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001796 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001797 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07001798 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001799 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001800
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001801 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001802 d->as = as;
1803 as->next_dispatch = d;
1804}
1805
1806static void mem_commit(MemoryListener *listener)
1807{
1808 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001809 AddressSpaceDispatch *cur = as->dispatch;
1810 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001811
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001812 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001813
Paolo Bonzini0475d942013-05-29 12:28:21 +02001814 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001815
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001816 if (cur) {
1817 phys_sections_free(&cur->map);
1818 g_free(cur);
1819 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001820}
1821
Avi Kivity1d711482012-10-02 18:54:45 +02001822static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001823{
Andreas Färber182735e2013-05-29 22:29:20 +02001824 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001825
1826 /* since each CPU stores ram addresses in its TLB cache, we must
1827 reset the modified entries */
1828 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001829 CPU_FOREACH(cpu) {
Edgar E. Iglesias33bde2e2013-11-21 19:06:30 +01001830 /* FIXME: Disentangle the cpu.h circular files deps so we can
1831 directly get the right CPU from listener. */
1832 if (cpu->tcg_as_listener != listener) {
1833 continue;
1834 }
Andreas Färber00c8cb02013-09-04 02:19:44 +02001835 tlb_flush(cpu, 1);
Avi Kivity117712c2012-02-12 21:23:17 +02001836 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001837}
1838
Avi Kivity93632742012-02-08 16:54:16 +02001839static void core_log_global_start(MemoryListener *listener)
1840{
Juan Quintela981fdf22013-10-10 11:54:09 +02001841 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001842}
1843
1844static void core_log_global_stop(MemoryListener *listener)
1845{
Juan Quintela981fdf22013-10-10 11:54:09 +02001846 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001847}
1848
Avi Kivity93632742012-02-08 16:54:16 +02001849static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001850 .log_global_start = core_log_global_start,
1851 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001852 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001853};
1854
Avi Kivityac1970f2012-10-03 16:22:53 +02001855void address_space_init_dispatch(AddressSpace *as)
1856{
Paolo Bonzini00752702013-05-29 12:13:54 +02001857 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001858 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001859 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001860 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001861 .region_add = mem_add,
1862 .region_nop = mem_add,
1863 .priority = 0,
1864 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001865 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001866}
1867
Avi Kivity83f3c252012-10-07 12:59:55 +02001868void address_space_destroy_dispatch(AddressSpace *as)
1869{
1870 AddressSpaceDispatch *d = as->dispatch;
1871
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001872 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001873 g_free(d);
1874 as->dispatch = NULL;
1875}
1876
Avi Kivity62152b82011-07-26 14:26:14 +03001877static void memory_map_init(void)
1878{
Anthony Liguori7267c092011-08-20 22:09:37 -05001879 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001880
Paolo Bonzini57271d62013-11-07 17:14:37 +01001881 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001882 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001883
Anthony Liguori7267c092011-08-20 22:09:37 -05001884 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001885 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1886 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001887 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001888
Avi Kivityf6790af2012-10-02 20:13:51 +02001889 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001890}
1891
1892MemoryRegion *get_system_memory(void)
1893{
1894 return system_memory;
1895}
1896
Avi Kivity309cb472011-08-08 16:09:03 +03001897MemoryRegion *get_system_io(void)
1898{
1899 return system_io;
1900}
1901
pbrooke2eef172008-06-08 01:09:01 +00001902#endif /* !defined(CONFIG_USER_ONLY) */
1903
bellard13eb76e2004-01-24 15:23:36 +00001904/* physical memory access (slow version, mainly for debug) */
1905#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001906int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001907 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001908{
1909 int l, flags;
1910 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001911 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001912
1913 while (len > 0) {
1914 page = addr & TARGET_PAGE_MASK;
1915 l = (page + TARGET_PAGE_SIZE) - addr;
1916 if (l > len)
1917 l = len;
1918 flags = page_get_flags(page);
1919 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001920 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001921 if (is_write) {
1922 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001923 return -1;
bellard579a97f2007-11-11 14:26:47 +00001924 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001925 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001926 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001927 memcpy(p, buf, l);
1928 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001929 } else {
1930 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001931 return -1;
bellard579a97f2007-11-11 14:26:47 +00001932 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001933 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001934 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001935 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001936 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001937 }
1938 len -= l;
1939 buf += l;
1940 addr += l;
1941 }
Paul Brooka68fe892010-03-01 00:08:59 +00001942 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001943}
bellard8df1cd02005-01-28 22:37:22 +00001944
bellard13eb76e2004-01-24 15:23:36 +00001945#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001946
Avi Kivitya8170e52012-10-23 12:30:10 +02001947static void invalidate_and_set_dirty(hwaddr addr,
1948 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001949{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001950 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001951 /* invalidate code */
1952 tb_invalidate_phys_page_range(addr, addr + length, 0);
1953 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001954 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1955 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001956 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001957 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001958}
1959
Richard Henderson23326162013-07-08 14:55:59 -07001960static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001961{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001962 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001963
1964 /* Regions are assumed to support 1-4 byte accesses unless
1965 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001966 if (access_size_max == 0) {
1967 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001968 }
Richard Henderson23326162013-07-08 14:55:59 -07001969
1970 /* Bound the maximum access by the alignment of the address. */
1971 if (!mr->ops->impl.unaligned) {
1972 unsigned align_size_max = addr & -addr;
1973 if (align_size_max != 0 && align_size_max < access_size_max) {
1974 access_size_max = align_size_max;
1975 }
1976 }
1977
1978 /* Don't attempt accesses larger than the maximum. */
1979 if (l > access_size_max) {
1980 l = access_size_max;
1981 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001982 if (l & (l - 1)) {
1983 l = 1 << (qemu_fls(l) - 1);
1984 }
Richard Henderson23326162013-07-08 14:55:59 -07001985
1986 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001987}
1988
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001989bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001990 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001991{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001992 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001993 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001994 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001995 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001996 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001997 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001998
bellard13eb76e2004-01-24 15:23:36 +00001999 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002000 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002001 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00002002
bellard13eb76e2004-01-24 15:23:36 +00002003 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002004 if (!memory_access_is_direct(mr, is_write)) {
2005 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002006 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002007 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002008 switch (l) {
2009 case 8:
2010 /* 64 bit write access */
2011 val = ldq_p(buf);
2012 error |= io_mem_write(mr, addr1, val, 8);
2013 break;
2014 case 4:
bellard1c213d12005-09-03 10:49:04 +00002015 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002016 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002017 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002018 break;
2019 case 2:
bellard1c213d12005-09-03 10:49:04 +00002020 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002021 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002022 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002023 break;
2024 case 1:
bellard1c213d12005-09-03 10:49:04 +00002025 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002026 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002027 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002028 break;
2029 default:
2030 abort();
bellard13eb76e2004-01-24 15:23:36 +00002031 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002032 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002033 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002034 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002035 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002036 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002037 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002038 }
2039 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002040 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002041 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002042 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002043 switch (l) {
2044 case 8:
2045 /* 64 bit read access */
2046 error |= io_mem_read(mr, addr1, &val, 8);
2047 stq_p(buf, val);
2048 break;
2049 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002050 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002051 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002052 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002053 break;
2054 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002055 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002056 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002057 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002058 break;
2059 case 1:
bellard1c213d12005-09-03 10:49:04 +00002060 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002061 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002062 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002063 break;
2064 default:
2065 abort();
bellard13eb76e2004-01-24 15:23:36 +00002066 }
2067 } else {
2068 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002069 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002070 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002071 }
2072 }
2073 len -= l;
2074 buf += l;
2075 addr += l;
2076 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002077
2078 return error;
bellard13eb76e2004-01-24 15:23:36 +00002079}
bellard8df1cd02005-01-28 22:37:22 +00002080
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002081bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002082 const uint8_t *buf, int len)
2083{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002084 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002085}
2086
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002087bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002088{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002089 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002090}
2091
2092
Avi Kivitya8170e52012-10-23 12:30:10 +02002093void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002094 int len, int is_write)
2095{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002096 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002097}
2098
Alexander Graf582b55a2013-12-11 14:17:44 +01002099enum write_rom_type {
2100 WRITE_DATA,
2101 FLUSH_CACHE,
2102};
2103
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002104static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002105 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002106{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002107 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002108 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002109 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002110 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002111
bellardd0ecd2a2006-04-23 17:14:48 +00002112 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002113 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002114 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002115
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002116 if (!(memory_region_is_ram(mr) ||
2117 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002118 /* do nothing */
2119 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002120 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002121 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002122 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002123 switch (type) {
2124 case WRITE_DATA:
2125 memcpy(ptr, buf, l);
2126 invalidate_and_set_dirty(addr1, l);
2127 break;
2128 case FLUSH_CACHE:
2129 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2130 break;
2131 }
bellardd0ecd2a2006-04-23 17:14:48 +00002132 }
2133 len -= l;
2134 buf += l;
2135 addr += l;
2136 }
2137}
2138
Alexander Graf582b55a2013-12-11 14:17:44 +01002139/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002140void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002141 const uint8_t *buf, int len)
2142{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002143 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002144}
2145
2146void cpu_flush_icache_range(hwaddr start, int len)
2147{
2148 /*
2149 * This function should do the same thing as an icache flush that was
2150 * triggered from within the guest. For TCG we are always cache coherent,
2151 * so there is no need to flush anything. For KVM / Xen we need to flush
2152 * the host's instruction cache at least.
2153 */
2154 if (tcg_enabled()) {
2155 return;
2156 }
2157
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002158 cpu_physical_memory_write_rom_internal(&address_space_memory,
2159 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002160}
2161
aliguori6d16c2f2009-01-22 16:59:11 +00002162typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002163 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002164 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002165 hwaddr addr;
2166 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002167} BounceBuffer;
2168
2169static BounceBuffer bounce;
2170
aliguoriba223c22009-01-22 16:59:16 +00002171typedef struct MapClient {
2172 void *opaque;
2173 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002174 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002175} MapClient;
2176
Blue Swirl72cf2d42009-09-12 07:36:22 +00002177static QLIST_HEAD(map_client_list, MapClient) map_client_list
2178 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002179
2180void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2181{
Anthony Liguori7267c092011-08-20 22:09:37 -05002182 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002183
2184 client->opaque = opaque;
2185 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002186 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002187 return client;
2188}
2189
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002190static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002191{
2192 MapClient *client = (MapClient *)_client;
2193
Blue Swirl72cf2d42009-09-12 07:36:22 +00002194 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002195 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002196}
2197
2198static void cpu_notify_map_clients(void)
2199{
2200 MapClient *client;
2201
Blue Swirl72cf2d42009-09-12 07:36:22 +00002202 while (!QLIST_EMPTY(&map_client_list)) {
2203 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002204 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002205 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002206 }
2207}
2208
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002209bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2210{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002211 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002212 hwaddr l, xlat;
2213
2214 while (len > 0) {
2215 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002216 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2217 if (!memory_access_is_direct(mr, is_write)) {
2218 l = memory_access_size(mr, l, addr);
2219 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002220 return false;
2221 }
2222 }
2223
2224 len -= l;
2225 addr += l;
2226 }
2227 return true;
2228}
2229
aliguori6d16c2f2009-01-22 16:59:11 +00002230/* Map a physical memory region into a host virtual address.
2231 * May map a subset of the requested range, given by and returned in *plen.
2232 * May return NULL if resources needed to perform the mapping are exhausted.
2233 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002234 * Use cpu_register_map_client() to know when retrying the map operation is
2235 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002236 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002237void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002238 hwaddr addr,
2239 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002240 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002241{
Avi Kivitya8170e52012-10-23 12:30:10 +02002242 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002243 hwaddr done = 0;
2244 hwaddr l, xlat, base;
2245 MemoryRegion *mr, *this_mr;
2246 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002247
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002248 if (len == 0) {
2249 return NULL;
2250 }
aliguori6d16c2f2009-01-22 16:59:11 +00002251
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002252 l = len;
2253 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2254 if (!memory_access_is_direct(mr, is_write)) {
2255 if (bounce.buffer) {
2256 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002257 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002258 /* Avoid unbounded allocations */
2259 l = MIN(l, TARGET_PAGE_SIZE);
2260 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002261 bounce.addr = addr;
2262 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002263
2264 memory_region_ref(mr);
2265 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002266 if (!is_write) {
2267 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002268 }
aliguori6d16c2f2009-01-22 16:59:11 +00002269
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002270 *plen = l;
2271 return bounce.buffer;
2272 }
2273
2274 base = xlat;
2275 raddr = memory_region_get_ram_addr(mr);
2276
2277 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002278 len -= l;
2279 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002280 done += l;
2281 if (len == 0) {
2282 break;
2283 }
2284
2285 l = len;
2286 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2287 if (this_mr != mr || xlat != base + done) {
2288 break;
2289 }
aliguori6d16c2f2009-01-22 16:59:11 +00002290 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002291
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002292 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002293 *plen = done;
2294 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002295}
2296
Avi Kivityac1970f2012-10-03 16:22:53 +02002297/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002298 * Will also mark the memory as dirty if is_write == 1. access_len gives
2299 * the amount of memory that was actually read or written by the caller.
2300 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002301void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2302 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002303{
2304 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002305 MemoryRegion *mr;
2306 ram_addr_t addr1;
2307
2308 mr = qemu_ram_addr_from_host(buffer, &addr1);
2309 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002310 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002311 while (access_len) {
2312 unsigned l;
2313 l = TARGET_PAGE_SIZE;
2314 if (l > access_len)
2315 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002316 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002317 addr1 += l;
2318 access_len -= l;
2319 }
2320 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002321 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002322 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002323 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002324 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002325 return;
2326 }
2327 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002328 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002329 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002330 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002331 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002332 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002333 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002334}
bellardd0ecd2a2006-04-23 17:14:48 +00002335
Avi Kivitya8170e52012-10-23 12:30:10 +02002336void *cpu_physical_memory_map(hwaddr addr,
2337 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002338 int is_write)
2339{
2340 return address_space_map(&address_space_memory, addr, plen, is_write);
2341}
2342
Avi Kivitya8170e52012-10-23 12:30:10 +02002343void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2344 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002345{
2346 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2347}
2348
bellard8df1cd02005-01-28 22:37:22 +00002349/* warning: addr must be aligned */
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002350static inline uint32_t ldl_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002351 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002352{
bellard8df1cd02005-01-28 22:37:22 +00002353 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002354 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002355 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002356 hwaddr l = 4;
2357 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002358
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002359 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002360 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002361 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002362 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002363#if defined(TARGET_WORDS_BIGENDIAN)
2364 if (endian == DEVICE_LITTLE_ENDIAN) {
2365 val = bswap32(val);
2366 }
2367#else
2368 if (endian == DEVICE_BIG_ENDIAN) {
2369 val = bswap32(val);
2370 }
2371#endif
bellard8df1cd02005-01-28 22:37:22 +00002372 } else {
2373 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002374 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002375 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002376 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002377 switch (endian) {
2378 case DEVICE_LITTLE_ENDIAN:
2379 val = ldl_le_p(ptr);
2380 break;
2381 case DEVICE_BIG_ENDIAN:
2382 val = ldl_be_p(ptr);
2383 break;
2384 default:
2385 val = ldl_p(ptr);
2386 break;
2387 }
bellard8df1cd02005-01-28 22:37:22 +00002388 }
2389 return val;
2390}
2391
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002392uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002393{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002394 return ldl_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395}
2396
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002397uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002398{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002399 return ldl_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002400}
2401
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002402uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002403{
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01002404 return ldl_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002405}
2406
bellard84b7b8e2005-11-28 21:19:04 +00002407/* warning: addr must be aligned */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002408static inline uint64_t ldq_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002409 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002410{
bellard84b7b8e2005-11-28 21:19:04 +00002411 uint8_t *ptr;
2412 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002413 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002414 hwaddr l = 8;
2415 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002416
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002417 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 false);
2419 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002420 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002421 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002422#if defined(TARGET_WORDS_BIGENDIAN)
2423 if (endian == DEVICE_LITTLE_ENDIAN) {
2424 val = bswap64(val);
2425 }
2426#else
2427 if (endian == DEVICE_BIG_ENDIAN) {
2428 val = bswap64(val);
2429 }
2430#endif
bellard84b7b8e2005-11-28 21:19:04 +00002431 } else {
2432 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002433 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002434 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002435 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436 switch (endian) {
2437 case DEVICE_LITTLE_ENDIAN:
2438 val = ldq_le_p(ptr);
2439 break;
2440 case DEVICE_BIG_ENDIAN:
2441 val = ldq_be_p(ptr);
2442 break;
2443 default:
2444 val = ldq_p(ptr);
2445 break;
2446 }
bellard84b7b8e2005-11-28 21:19:04 +00002447 }
2448 return val;
2449}
2450
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002451uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002452{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002453 return ldq_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002454}
2455
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002456uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002457{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002458 return ldq_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002459}
2460
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002461uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002462{
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002463 return ldq_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002464}
2465
bellardaab33092005-10-30 20:48:42 +00002466/* XXX: optimize */
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002467uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002468{
2469 uint8_t val;
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10002470 address_space_rw(as, addr, &val, 1, 0);
bellardaab33092005-10-30 20:48:42 +00002471 return val;
2472}
2473
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002474/* warning: addr must be aligned */
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002475static inline uint32_t lduw_phys_internal(AddressSpace *as, hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002477{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002478 uint8_t *ptr;
2479 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002480 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002481 hwaddr l = 2;
2482 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002483
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002484 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 false);
2486 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002487 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002488 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002489#if defined(TARGET_WORDS_BIGENDIAN)
2490 if (endian == DEVICE_LITTLE_ENDIAN) {
2491 val = bswap16(val);
2492 }
2493#else
2494 if (endian == DEVICE_BIG_ENDIAN) {
2495 val = bswap16(val);
2496 }
2497#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002498 } else {
2499 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002500 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002501 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002502 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002503 switch (endian) {
2504 case DEVICE_LITTLE_ENDIAN:
2505 val = lduw_le_p(ptr);
2506 break;
2507 case DEVICE_BIG_ENDIAN:
2508 val = lduw_be_p(ptr);
2509 break;
2510 default:
2511 val = lduw_p(ptr);
2512 break;
2513 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002514 }
2515 return val;
bellardaab33092005-10-30 20:48:42 +00002516}
2517
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002518uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002519{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002520 return lduw_phys_internal(as, addr, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521}
2522
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002523uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002524{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002525 return lduw_phys_internal(as, addr, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002526}
2527
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002528uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002529{
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10002530 return lduw_phys_internal(as, addr, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002531}
2532
bellard8df1cd02005-01-28 22:37:22 +00002533/* warning: addr must be aligned. The ram page is not masked as dirty
2534 and the code inside is not invalidated. It is useful if the dirty
2535 bits are used to track modified PTEs */
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002536void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002537{
bellard8df1cd02005-01-28 22:37:22 +00002538 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002539 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002540 hwaddr l = 4;
2541 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002542
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01002543 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002544 true);
2545 if (l < 4 || !memory_access_is_direct(mr, true)) {
2546 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002547 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002548 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002549 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002550 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002551
2552 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002553 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002554 /* invalidate code */
2555 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2556 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002557 cpu_physical_memory_set_dirty_flag(addr1,
2558 DIRTY_MEMORY_MIGRATION);
2559 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002560 }
2561 }
bellard8df1cd02005-01-28 22:37:22 +00002562 }
2563}
2564
2565/* warning: addr must be aligned */
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002566static inline void stl_phys_internal(AddressSpace *as,
2567 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002568 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002569{
bellard8df1cd02005-01-28 22:37:22 +00002570 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002571 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002572 hwaddr l = 4;
2573 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002574
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002575 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002576 true);
2577 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002578#if defined(TARGET_WORDS_BIGENDIAN)
2579 if (endian == DEVICE_LITTLE_ENDIAN) {
2580 val = bswap32(val);
2581 }
2582#else
2583 if (endian == DEVICE_BIG_ENDIAN) {
2584 val = bswap32(val);
2585 }
2586#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002587 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002588 } else {
bellard8df1cd02005-01-28 22:37:22 +00002589 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002590 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002591 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002592 switch (endian) {
2593 case DEVICE_LITTLE_ENDIAN:
2594 stl_le_p(ptr, val);
2595 break;
2596 case DEVICE_BIG_ENDIAN:
2597 stl_be_p(ptr, val);
2598 break;
2599 default:
2600 stl_p(ptr, val);
2601 break;
2602 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002603 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002604 }
2605}
2606
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002607void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002608{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002609 stl_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002610}
2611
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002612void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002613{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002614 stl_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002615}
2616
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002617void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002618{
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10002619 stl_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002620}
2621
bellardaab33092005-10-30 20:48:42 +00002622/* XXX: optimize */
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002623void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002624{
2625 uint8_t v = val;
Edgar E. Iglesiasdb3be602013-12-17 15:29:06 +10002626 address_space_rw(as, addr, &v, 1, 1);
bellardaab33092005-10-30 20:48:42 +00002627}
2628
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002629/* warning: addr must be aligned */
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002630static inline void stw_phys_internal(AddressSpace *as,
2631 hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002632 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002633{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002634 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002635 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002636 hwaddr l = 2;
2637 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002638
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002639 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002640 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002641#if defined(TARGET_WORDS_BIGENDIAN)
2642 if (endian == DEVICE_LITTLE_ENDIAN) {
2643 val = bswap16(val);
2644 }
2645#else
2646 if (endian == DEVICE_BIG_ENDIAN) {
2647 val = bswap16(val);
2648 }
2649#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002650 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002651 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002652 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002653 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002654 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002655 switch (endian) {
2656 case DEVICE_LITTLE_ENDIAN:
2657 stw_le_p(ptr, val);
2658 break;
2659 case DEVICE_BIG_ENDIAN:
2660 stw_be_p(ptr, val);
2661 break;
2662 default:
2663 stw_p(ptr, val);
2664 break;
2665 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002666 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002667 }
bellardaab33092005-10-30 20:48:42 +00002668}
2669
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002670void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002671{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002672 stw_phys_internal(as, addr, val, DEVICE_NATIVE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002673}
2674
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002675void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002676{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002677 stw_phys_internal(as, addr, val, DEVICE_LITTLE_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002678}
2679
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002680void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002681{
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10002682 stw_phys_internal(as, addr, val, DEVICE_BIG_ENDIAN);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002683}
2684
bellardaab33092005-10-30 20:48:42 +00002685/* XXX: optimize */
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002686void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002687{
2688 val = tswap64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002689 address_space_rw(as, addr, (void *) &val, 8, 1);
bellardaab33092005-10-30 20:48:42 +00002690}
2691
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002692void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002693{
2694 val = cpu_to_le64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002695 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002696}
2697
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002698void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002699{
2700 val = cpu_to_be64(val);
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01002701 address_space_rw(as, addr, (void *) &val, 8, 1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002702}
2703
aliguori5e2972f2009-03-28 17:51:36 +00002704/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002705int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002706 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002707{
2708 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002709 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002710 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002711
2712 while (len > 0) {
2713 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002714 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002715 /* if no physical page mapped, return an error */
2716 if (phys_addr == -1)
2717 return -1;
2718 l = (page + TARGET_PAGE_SIZE) - addr;
2719 if (l > len)
2720 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002721 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10002722 if (is_write) {
2723 cpu_physical_memory_write_rom(cpu->as, phys_addr, buf, l);
2724 } else {
2725 address_space_rw(cpu->as, phys_addr, buf, l, 0);
2726 }
bellard13eb76e2004-01-24 15:23:36 +00002727 len -= l;
2728 buf += l;
2729 addr += l;
2730 }
2731 return 0;
2732}
Paul Brooka68fe892010-03-01 00:08:59 +00002733#endif
bellard13eb76e2004-01-24 15:23:36 +00002734
Blue Swirl8e4a4242013-01-06 18:30:17 +00002735#if !defined(CONFIG_USER_ONLY)
2736
2737/*
2738 * A helper function for the _utterly broken_ virtio device model to find out if
2739 * it's running on a big endian machine. Don't do this at home kids!
2740 */
2741bool virtio_is_big_endian(void);
2742bool virtio_is_big_endian(void)
2743{
2744#if defined(TARGET_WORDS_BIGENDIAN)
2745 return true;
2746#else
2747 return false;
2748#endif
2749}
2750
2751#endif
2752
Wen Congyang76f35532012-05-07 12:04:18 +08002753#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002754bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002755{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002756 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002757 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002758
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002759 mr = address_space_translate(&address_space_memory,
2760 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002761
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002762 return !(memory_region_is_ram(mr) ||
2763 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002764}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002765
2766void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2767{
2768 RAMBlock *block;
2769
2770 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2771 func(block->host, block->offset, block->length, opaque);
2772 }
2773}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002774#endif