blob: cd931c1e8e0facf43340d655fc9e24af261e36d5 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020053#include "exec/ram_addr.h"
Alexander Graf582b55a2013-12-11 14:17:44 +010054#include "qemu/cache-utils.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020055
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020056#include "qemu/range.h"
57
blueswir1db7b5422007-05-26 17:36:03 +000058//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000059
pbrook99773bd2006-04-16 15:14:59 +000060#if !defined(CONFIG_USER_ONLY)
Juan Quintela981fdf22013-10-10 11:54:09 +020061static bool in_migration;
pbrook94a6b542009-04-11 17:15:54 +000062
Paolo Bonzinia3161032012-11-14 15:54:48 +010063RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030064
65static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030066static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030067
Avi Kivityf6790af2012-10-02 20:13:51 +020068AddressSpace address_space_io;
69AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020070
Paolo Bonzini0844e002013-05-24 14:37:28 +020071MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020072static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020073
pbrooke2eef172008-06-08 01:09:01 +000074#endif
bellard9fa3e852004-01-04 18:06:42 +000075
Andreas Färberbdc44642013-06-24 23:50:24 +020076struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000077/* current CPU in the current thread. It is only valid inside
78 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020079DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000080/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000081 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000082 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010083int use_icount;
bellard6a00d602005-11-21 23:25:50 +000084
pbrooke2eef172008-06-08 01:09:01 +000085#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020086
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020087typedef struct PhysPageEntry PhysPageEntry;
88
89struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020090 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020091 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +020092 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020093 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020094};
95
Michael S. Tsirkin8b795762013-11-11 14:51:56 +020096#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
97
Paolo Bonzini03f49952013-11-07 17:14:36 +010098/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +010099#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100100
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200101#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100102#define P_L2_SIZE (1 << P_L2_BITS)
103
104#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
105
106typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200107
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200108typedef struct PhysPageMap {
109 unsigned sections_nb;
110 unsigned sections_nb_alloc;
111 unsigned nodes_nb;
112 unsigned nodes_nb_alloc;
113 Node *nodes;
114 MemoryRegionSection *sections;
115} PhysPageMap;
116
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200117struct AddressSpaceDispatch {
118 /* This is a multi-level map on the physical address space.
119 * The bottom level has pointers to MemoryRegionSections.
120 */
121 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200122 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200123 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200124};
125
Jan Kiszka90260c62013-05-26 21:46:51 +0200126#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
127typedef struct subpage_t {
128 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200129 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200130 hwaddr base;
131 uint16_t sub_section[TARGET_PAGE_SIZE];
132} subpage_t;
133
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200134#define PHYS_SECTION_UNASSIGNED 0
135#define PHYS_SECTION_NOTDIRTY 1
136#define PHYS_SECTION_ROM 2
137#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200138
pbrooke2eef172008-06-08 01:09:01 +0000139static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300140static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000141static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000142
Avi Kivity1ec9b902012-01-02 12:47:48 +0200143static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000144#endif
bellard54936002003-05-13 00:25:15 +0000145
Paul Brook6d9a1302010-02-28 23:55:53 +0000146#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200147
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200148static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200150 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
151 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
152 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
153 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 }
155}
156
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200157static uint32_t phys_map_node_alloc(PhysPageMap *map)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200158{
159 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200160 uint32_t ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200161
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200162 ret = map->nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200163 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200164 assert(ret != map->nodes_nb_alloc);
Paolo Bonzini03f49952013-11-07 17:14:36 +0100165 for (i = 0; i < P_L2_SIZE; ++i) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200166 map->nodes[ret][i].skip = 1;
167 map->nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200168 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200170}
171
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200172static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
173 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200174 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200175{
176 PhysPageEntry *p;
177 int i;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100178 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200179
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200180 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200181 lp->ptr = phys_map_node_alloc(map);
182 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200183 if (level == 0) {
Paolo Bonzini03f49952013-11-07 17:14:36 +0100184 for (i = 0; i < P_L2_SIZE; i++) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200185 p[i].skip = 0;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200186 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187 }
188 }
189 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200190 p = map->nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200191 }
Paolo Bonzini03f49952013-11-07 17:14:36 +0100192 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200193
Paolo Bonzini03f49952013-11-07 17:14:36 +0100194 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200195 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200196 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200197 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200198 *index += step;
199 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200200 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200201 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200202 }
203 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200204 }
205}
206
Avi Kivityac1970f2012-10-03 16:22:53 +0200207static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200208 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200209 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000210{
Avi Kivity29990972012-02-13 20:21:20 +0200211 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200212 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000213
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200214 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000215}
216
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200217/* Compact a non leaf page entry. Simply detect that the entry has a single child,
218 * and update our entry so we can skip it and go directly to the destination.
219 */
220static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
221{
222 unsigned valid_ptr = P_L2_SIZE;
223 int valid = 0;
224 PhysPageEntry *p;
225 int i;
226
227 if (lp->ptr == PHYS_MAP_NODE_NIL) {
228 return;
229 }
230
231 p = nodes[lp->ptr];
232 for (i = 0; i < P_L2_SIZE; i++) {
233 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
234 continue;
235 }
236
237 valid_ptr = i;
238 valid++;
239 if (p[i].skip) {
240 phys_page_compact(&p[i], nodes, compacted);
241 }
242 }
243
244 /* We can only compress if there's only one child. */
245 if (valid != 1) {
246 return;
247 }
248
249 assert(valid_ptr < P_L2_SIZE);
250
251 /* Don't compress if it won't fit in the # of bits we have. */
252 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
253 return;
254 }
255
256 lp->ptr = p[valid_ptr].ptr;
257 if (!p[valid_ptr].skip) {
258 /* If our only child is a leaf, make this a leaf. */
259 /* By design, we should have made this node a leaf to begin with so we
260 * should never reach here.
261 * But since it's so simple to handle this, let's do it just in case we
262 * change this rule.
263 */
264 lp->skip = 0;
265 } else {
266 lp->skip += p[valid_ptr].skip;
267 }
268}
269
270static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
271{
272 DECLARE_BITMAP(compacted, nodes_nb);
273
274 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200275 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200276 }
277}
278
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200279static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200280 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000281{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200282 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200283 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200284 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200285
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200286 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200287 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200288 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200289 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200290 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100291 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200292 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200293
294 if (sections[lp.ptr].size.hi ||
295 range_covers_byte(sections[lp.ptr].offset_within_address_space,
296 sections[lp.ptr].size.lo, addr)) {
297 return &sections[lp.ptr];
298 } else {
299 return &sections[PHYS_SECTION_UNASSIGNED];
300 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200301}
302
Blue Swirle5548612012-04-21 13:08:33 +0000303bool memory_region_is_unassigned(MemoryRegion *mr)
304{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200305 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000306 && mr != &io_mem_watch;
307}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200308
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200309static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200310 hwaddr addr,
311 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200312{
Jan Kiszka90260c62013-05-26 21:46:51 +0200313 MemoryRegionSection *section;
314 subpage_t *subpage;
315
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200316 section = phys_page_find(d->phys_map, addr, d->map.nodes, d->map.sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200317 if (resolve_subpage && section->mr->subpage) {
318 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200319 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200320 }
321 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200322}
323
Jan Kiszka90260c62013-05-26 21:46:51 +0200324static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200325address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200326 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200327{
328 MemoryRegionSection *section;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100329 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200330
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200331 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200332 /* Compute offset within MemoryRegionSection */
333 addr -= section->offset_within_address_space;
334
335 /* Compute offset within MemoryRegion */
336 *xlat = addr + section->offset_within_region;
337
338 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100339 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200340 return section;
341}
Jan Kiszka90260c62013-05-26 21:46:51 +0200342
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100343static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
344{
345 if (memory_region_is_ram(mr)) {
346 return !(is_write && mr->readonly);
347 }
348 if (memory_region_is_romd(mr)) {
349 return !is_write;
350 }
351
352 return false;
353}
354
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200355MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
356 hwaddr *xlat, hwaddr *plen,
357 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200358{
Avi Kivity30951152012-10-30 13:47:46 +0200359 IOMMUTLBEntry iotlb;
360 MemoryRegionSection *section;
361 MemoryRegion *mr;
362 hwaddr len = *plen;
363
364 for (;;) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100365 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200366 mr = section->mr;
367
368 if (!mr->iommu_ops) {
369 break;
370 }
371
372 iotlb = mr->iommu_ops->translate(mr, addr);
373 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
374 | (addr & iotlb.addr_mask));
375 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
376 if (!(iotlb.perm & (1 << is_write))) {
377 mr = &io_mem_unassigned;
378 break;
379 }
380
381 as = iotlb.target_as;
382 }
383
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100384 if (memory_access_is_direct(mr, is_write)) {
385 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
386 len = MIN(page, len);
387 }
388
Avi Kivity30951152012-10-30 13:47:46 +0200389 *plen = len;
390 *xlat = addr;
391 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200392}
393
394MemoryRegionSection *
395address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
396 hwaddr *plen)
397{
Avi Kivity30951152012-10-30 13:47:46 +0200398 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200399 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200400
401 assert(!section->mr->iommu_ops);
402 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200403}
bellard9fa3e852004-01-04 18:06:42 +0000404#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000405
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200406void cpu_exec_init_all(void)
407{
408#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700409 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200410 memory_map_init();
411 io_mem_init();
412#endif
413}
414
Andreas Färberb170fce2013-01-20 20:23:22 +0100415#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000416
Juan Quintelae59fb372009-09-29 22:48:21 +0200417static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200418{
Andreas Färber259186a2013-01-17 18:51:17 +0100419 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200420
aurel323098dba2009-03-07 21:28:24 +0000421 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
422 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100423 cpu->interrupt_request &= ~0x01;
424 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000425
426 return 0;
427}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200428
Andreas Färber1a1562f2013-06-17 04:09:11 +0200429const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200430 .name = "cpu_common",
431 .version_id = 1,
432 .minimum_version_id = 1,
433 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200434 .post_load = cpu_common_post_load,
435 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100436 VMSTATE_UINT32(halted, CPUState),
437 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200438 VMSTATE_END_OF_LIST()
439 }
440};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200441
pbrook9656f322008-07-01 20:01:19 +0000442#endif
443
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100444CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400445{
Andreas Färberbdc44642013-06-24 23:50:24 +0200446 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400447
Andreas Färberbdc44642013-06-24 23:50:24 +0200448 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100449 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200450 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100451 }
Glauber Costa950f1472009-06-09 12:15:18 -0400452 }
453
Andreas Färberbdc44642013-06-24 23:50:24 +0200454 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400455}
456
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000457#if !defined(CONFIG_USER_ONLY)
458void tcg_cpu_address_space_init(CPUState *cpu, AddressSpace *as)
459{
460 /* We only support one address space per cpu at the moment. */
461 assert(cpu->as == as);
462
463 if (cpu->tcg_as_listener) {
464 memory_listener_unregister(cpu->tcg_as_listener);
465 } else {
466 cpu->tcg_as_listener = g_new0(MemoryListener, 1);
467 }
468 cpu->tcg_as_listener->commit = tcg_commit;
469 memory_listener_register(cpu->tcg_as_listener, as);
470}
471#endif
472
Andreas Färber9349b4f2012-03-14 01:38:32 +0100473void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000474{
Andreas Färber9f09e182012-05-03 06:59:07 +0200475 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100476 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200477 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000478 int cpu_index;
479
pbrookc2764712009-03-07 15:24:59 +0000480#if defined(CONFIG_USER_ONLY)
481 cpu_list_lock();
482#endif
bellard6a00d602005-11-21 23:25:50 +0000483 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200484 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000485 cpu_index++;
486 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100487 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100488 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000489 QTAILQ_INIT(&env->breakpoints);
490 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100491#ifndef CONFIG_USER_ONLY
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000492 cpu->as = &address_space_memory;
Andreas Färber9f09e182012-05-03 06:59:07 +0200493 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100494#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200495 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000496#if defined(CONFIG_USER_ONLY)
497 cpu_list_unlock();
498#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200499 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
500 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
501 }
pbrookb3c77242008-06-30 16:31:04 +0000502#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600503 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000504 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100505 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200506 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000507#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100508 if (cc->vmsd != NULL) {
509 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
510 }
bellardfd6ce8f2003-05-14 19:00:11 +0000511}
512
bellard1fddef42005-04-17 19:16:13 +0000513#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000514#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200515static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000516{
517 tb_invalidate_phys_page_range(pc, pc + 1, 0);
518}
519#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200520static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400521{
Max Filippove8262a12013-09-27 22:29:17 +0400522 hwaddr phys = cpu_get_phys_page_debug(cpu, pc);
523 if (phys != -1) {
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000524 tb_invalidate_phys_addr(cpu->as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100525 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400526 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400527}
bellardc27004e2005-01-03 23:35:10 +0000528#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000529#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000530
Paul Brookc527ee82010-03-01 03:31:14 +0000531#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100532void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000533
534{
535}
536
Andreas Färber9349b4f2012-03-14 01:38:32 +0100537int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000538 int flags, CPUWatchpoint **watchpoint)
539{
540 return -ENOSYS;
541}
542#else
pbrook6658ffb2007-03-16 23:58:11 +0000543/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100544int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000545 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000546{
aliguorib4051332008-11-18 20:14:20 +0000547 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000548 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000549
aliguorib4051332008-11-18 20:14:20 +0000550 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400551 if ((len & (len - 1)) || (addr & ~len_mask) ||
552 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000553 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
554 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
555 return -EINVAL;
556 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500557 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000558
aliguoria1d1bb32008-11-18 20:07:32 +0000559 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000560 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000561 wp->flags = flags;
562
aliguori2dc9f412008-11-18 20:56:59 +0000563 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000564 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000565 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000566 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000567 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000568
pbrook6658ffb2007-03-16 23:58:11 +0000569 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000570
571 if (watchpoint)
572 *watchpoint = wp;
573 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000574}
575
aliguoria1d1bb32008-11-18 20:07:32 +0000576/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100577int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000578 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000579{
aliguorib4051332008-11-18 20:14:20 +0000580 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000581 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000582
Blue Swirl72cf2d42009-09-12 07:36:22 +0000583 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000584 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000585 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000586 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000587 return 0;
588 }
589 }
aliguoria1d1bb32008-11-18 20:07:32 +0000590 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000591}
592
aliguoria1d1bb32008-11-18 20:07:32 +0000593/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100594void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000595{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000596 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000597
aliguoria1d1bb32008-11-18 20:07:32 +0000598 tlb_flush_page(env, watchpoint->vaddr);
599
Anthony Liguori7267c092011-08-20 22:09:37 -0500600 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000601}
602
aliguoria1d1bb32008-11-18 20:07:32 +0000603/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100604void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000605{
aliguoric0ce9982008-11-25 22:13:57 +0000606 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000607
Blue Swirl72cf2d42009-09-12 07:36:22 +0000608 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000609 if (wp->flags & mask)
610 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000611 }
aliguoria1d1bb32008-11-18 20:07:32 +0000612}
Paul Brookc527ee82010-03-01 03:31:14 +0000613#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000614
615/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100616int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000617 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000618{
bellard1fddef42005-04-17 19:16:13 +0000619#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000620 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000621
Anthony Liguori7267c092011-08-20 22:09:37 -0500622 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000623
624 bp->pc = pc;
625 bp->flags = flags;
626
aliguori2dc9f412008-11-18 20:56:59 +0000627 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200628 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000629 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200630 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000631 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200632 }
aliguoria1d1bb32008-11-18 20:07:32 +0000633
Andreas Färber00b941e2013-06-29 18:55:54 +0200634 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000635
Andreas Färber00b941e2013-06-29 18:55:54 +0200636 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000637 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200638 }
aliguoria1d1bb32008-11-18 20:07:32 +0000639 return 0;
640#else
641 return -ENOSYS;
642#endif
643}
644
645/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100646int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000647{
648#if defined(TARGET_HAS_ICE)
649 CPUBreakpoint *bp;
650
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000652 if (bp->pc == pc && bp->flags == flags) {
653 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000654 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000655 }
bellard4c3a88a2003-07-26 12:06:08 +0000656 }
aliguoria1d1bb32008-11-18 20:07:32 +0000657 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000658#else
aliguoria1d1bb32008-11-18 20:07:32 +0000659 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000660#endif
661}
662
aliguoria1d1bb32008-11-18 20:07:32 +0000663/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100664void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000665{
bellard1fddef42005-04-17 19:16:13 +0000666#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000667 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000668
Andreas Färber00b941e2013-06-29 18:55:54 +0200669 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000670
Anthony Liguori7267c092011-08-20 22:09:37 -0500671 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000672#endif
673}
674
675/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100676void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000677{
678#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000679 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000680
Blue Swirl72cf2d42009-09-12 07:36:22 +0000681 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000682 if (bp->flags & mask)
683 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000684 }
bellard4c3a88a2003-07-26 12:06:08 +0000685#endif
686}
687
bellardc33a3462003-07-29 20:50:33 +0000688/* enable or disable single step mode. EXCP_DEBUG is returned by the
689 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200690void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000691{
bellard1fddef42005-04-17 19:16:13 +0000692#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200693 if (cpu->singlestep_enabled != enabled) {
694 cpu->singlestep_enabled = enabled;
695 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200696 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200697 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100698 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000699 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200700 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000701 tb_flush(env);
702 }
bellardc33a3462003-07-29 20:50:33 +0000703 }
704#endif
705}
706
Andreas Färber9349b4f2012-03-14 01:38:32 +0100707void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000708{
Andreas Färber878096e2013-05-27 01:33:50 +0200709 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000710 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000711 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000712
713 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000714 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000715 fprintf(stderr, "qemu: fatal: ");
716 vfprintf(stderr, fmt, ap);
717 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200718 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000719 if (qemu_log_enabled()) {
720 qemu_log("qemu: fatal: ");
721 qemu_log_vprintf(fmt, ap2);
722 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200723 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000724 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000725 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000726 }
pbrook493ae1f2007-11-23 16:53:59 +0000727 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000728 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200729#if defined(CONFIG_USER_ONLY)
730 {
731 struct sigaction act;
732 sigfillset(&act.sa_mask);
733 act.sa_handler = SIG_DFL;
734 sigaction(SIGABRT, &act, NULL);
735 }
736#endif
bellard75012672003-06-21 13:11:07 +0000737 abort();
738}
739
bellard01243112004-01-04 15:48:17 +0000740#if !defined(CONFIG_USER_ONLY)
Paolo Bonzini041603f2013-09-09 17:49:45 +0200741static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
742{
743 RAMBlock *block;
744
745 /* The list is protected by the iothread lock here. */
746 block = ram_list.mru_block;
747 if (block && addr - block->offset < block->length) {
748 goto found;
749 }
750 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
751 if (addr - block->offset < block->length) {
752 goto found;
753 }
754 }
755
756 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
757 abort();
758
759found:
760 ram_list.mru_block = block;
761 return block;
762}
763
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200764static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000765{
Paolo Bonzini041603f2013-09-09 17:49:45 +0200766 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200767 RAMBlock *block;
768 ram_addr_t end;
769
770 end = TARGET_PAGE_ALIGN(start + length);
771 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000772
Paolo Bonzini041603f2013-09-09 17:49:45 +0200773 block = qemu_get_ram_block(start);
774 assert(block == qemu_get_ram_block(end - 1));
775 start1 = (uintptr_t)block->host + (start - block->offset);
Blue Swirle5548612012-04-21 13:08:33 +0000776 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200777}
778
779/* Note: start and end must be within the same ram block. */
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200780void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t length,
Juan Quintela52159192013-10-08 12:44:04 +0200781 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200782{
Juan Quintelad24981d2012-05-22 00:42:40 +0200783 if (length == 0)
784 return;
Juan Quintelaace694c2013-10-09 10:36:56 +0200785 cpu_physical_memory_clear_dirty_range(start, length, client);
Juan Quintelad24981d2012-05-22 00:42:40 +0200786
787 if (tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200788 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200789 }
bellard1ccde1c2004-02-06 19:46:14 +0000790}
791
Juan Quintela981fdf22013-10-10 11:54:09 +0200792static void cpu_physical_memory_set_dirty_tracking(bool enable)
aliguori74576192008-10-06 14:02:03 +0000793{
794 in_migration = enable;
aliguori74576192008-10-06 14:02:03 +0000795}
796
Avi Kivitya8170e52012-10-23 12:30:10 +0200797hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200798 MemoryRegionSection *section,
799 target_ulong vaddr,
800 hwaddr paddr, hwaddr xlat,
801 int prot,
802 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000803{
Avi Kivitya8170e52012-10-23 12:30:10 +0200804 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000805 CPUWatchpoint *wp;
806
Blue Swirlcc5bea62012-04-14 14:56:48 +0000807 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000808 /* Normal RAM. */
809 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200810 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000811 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200812 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000813 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200814 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000815 }
816 } else {
Edgar E. Iglesias1b3fb982013-11-07 18:43:28 +0100817 iotlb = section - section->address_space->dispatch->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200818 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000819 }
820
821 /* Make accesses to pages with watchpoints go via the
822 watchpoint trap routines. */
823 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
824 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
825 /* Avoid trapping reads of pages with a write breakpoint. */
826 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200827 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000828 *address |= TLB_MMIO;
829 break;
830 }
831 }
832 }
833
834 return iotlb;
835}
bellard9fa3e852004-01-04 18:06:42 +0000836#endif /* defined(CONFIG_USER_ONLY) */
837
pbrooke2eef172008-06-08 01:09:01 +0000838#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000839
Anthony Liguoric227f092009-10-01 16:12:16 -0500840static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200841 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200842static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200843
Stefan Weil575ddeb2013-09-29 20:56:45 +0200844static void *(*phys_mem_alloc)(size_t size) = qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +0200845
846/*
847 * Set a custom physical guest memory alloator.
848 * Accelerators with unusual needs may need this. Hopefully, we can
849 * get rid of it eventually.
850 */
Stefan Weil575ddeb2013-09-29 20:56:45 +0200851void phys_mem_set_alloc(void *(*alloc)(size_t))
Markus Armbruster91138032013-07-31 15:11:08 +0200852{
853 phys_mem_alloc = alloc;
854}
855
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200856static uint16_t phys_section_add(PhysPageMap *map,
857 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +0200858{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200859 /* The physical section number is ORed with a page-aligned
860 * pointer to produce the iotlb entries. Thus it should
861 * never overflow into the page-aligned value.
862 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200863 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200864
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200865 if (map->sections_nb == map->sections_nb_alloc) {
866 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
867 map->sections = g_renew(MemoryRegionSection, map->sections,
868 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200869 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200870 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200871 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200872 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200873}
874
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200875static void phys_section_destroy(MemoryRegion *mr)
876{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200877 memory_region_unref(mr);
878
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200879 if (mr->subpage) {
880 subpage_t *subpage = container_of(mr, subpage_t, iomem);
881 memory_region_destroy(&subpage->iomem);
882 g_free(subpage);
883 }
884}
885
Paolo Bonzini60926662013-05-29 12:30:26 +0200886static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200887{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200888 while (map->sections_nb > 0) {
889 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200890 phys_section_destroy(section->mr);
891 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200892 g_free(map->sections);
893 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +0200894}
895
Avi Kivityac1970f2012-10-03 16:22:53 +0200896static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200897{
898 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200899 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200900 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200901 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200902 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200903 MemoryRegionSection subsection = {
904 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200905 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200906 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200907 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200908
Avi Kivityf3705d52012-03-08 16:16:34 +0200909 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200910
Avi Kivityf3705d52012-03-08 16:16:34 +0200911 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200912 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +0100913 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200914 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200915 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200916 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200917 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200918 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200919 }
920 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200921 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200922 subpage_register(subpage, start, end,
923 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200924}
925
926
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200927static void register_multipage(AddressSpaceDispatch *d,
928 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000929{
Avi Kivitya8170e52012-10-23 12:30:10 +0200930 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200931 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200932 uint64_t num_pages = int128_get64(int128_rshift(section->size,
933 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200934
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200935 assert(num_pages);
936 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000937}
938
Avi Kivityac1970f2012-10-03 16:22:53 +0200939static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200940{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200941 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200942 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200943 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200944 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200945
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200946 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
947 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
948 - now.offset_within_address_space;
949
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200950 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200951 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200952 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200953 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200954 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200955 while (int128_ne(remain.size, now.size)) {
956 remain.size = int128_sub(remain.size, now.size);
957 remain.offset_within_address_space += int128_get64(now.size);
958 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400959 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200960 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200961 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800962 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200963 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200964 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400965 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200966 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200967 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400968 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200969 }
970}
971
Sheng Yang62a27442010-01-26 19:21:16 +0800972void qemu_flush_coalesced_mmio_buffer(void)
973{
974 if (kvm_enabled())
975 kvm_flush_coalesced_mmio_buffer();
976}
977
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700978void qemu_mutex_lock_ramlist(void)
979{
980 qemu_mutex_lock(&ram_list.mutex);
981}
982
983void qemu_mutex_unlock_ramlist(void)
984{
985 qemu_mutex_unlock(&ram_list.mutex);
986}
987
Markus Armbrustere1e84ba2013-07-31 15:11:10 +0200988#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -0300989
990#include <sys/vfs.h>
991
992#define HUGETLBFS_MAGIC 0x958458f6
993
994static long gethugepagesize(const char *path)
995{
996 struct statfs fs;
997 int ret;
998
999 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001000 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001001 } while (ret != 0 && errno == EINTR);
1002
1003 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001004 perror(path);
1005 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001006 }
1007
1008 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001009 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001010
1011 return fs.f_bsize;
1012}
1013
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001014static sigjmp_buf sigjump;
1015
1016static void sigbus_handler(int signal)
1017{
1018 siglongjmp(sigjump, 1);
1019}
1020
Alex Williamson04b16652010-07-02 11:13:17 -06001021static void *file_ram_alloc(RAMBlock *block,
1022 ram_addr_t memory,
1023 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001024{
1025 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001026 char *sanitized_name;
1027 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001028 void *area;
1029 int fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001030 unsigned long hpagesize;
1031
1032 hpagesize = gethugepagesize(path);
1033 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001034 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001035 }
1036
1037 if (memory < hpagesize) {
1038 return NULL;
1039 }
1040
1041 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1042 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
1043 return NULL;
1044 }
1045
Peter Feiner8ca761f2013-03-04 13:54:25 -05001046 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1047 sanitized_name = g_strdup(block->mr->name);
1048 for (c = sanitized_name; *c != '\0'; c++) {
1049 if (*c == '/')
1050 *c = '_';
1051 }
1052
1053 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1054 sanitized_name);
1055 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001056
1057 fd = mkstemp(filename);
1058 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001059 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +01001060 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001061 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001062 }
1063 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +01001064 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001065
1066 memory = (memory+hpagesize-1) & ~(hpagesize-1);
1067
1068 /*
1069 * ftruncate is not supported by hugetlbfs in older
1070 * hosts, so don't bother bailing out on errors.
1071 * If anything goes wrong with it under other filesystems,
1072 * mmap will fail.
1073 */
1074 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001075 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03001076
Marcelo Tosattic9027602010-03-01 20:25:08 -03001077 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001078 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001079 perror("file_ram_alloc: can't mmap RAM pages");
1080 close(fd);
1081 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001082 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001083
1084 if (mem_prealloc) {
1085 int ret, i;
1086 struct sigaction act, oldact;
1087 sigset_t set, oldset;
1088
1089 memset(&act, 0, sizeof(act));
1090 act.sa_handler = &sigbus_handler;
1091 act.sa_flags = 0;
1092
1093 ret = sigaction(SIGBUS, &act, &oldact);
1094 if (ret) {
1095 perror("file_ram_alloc: failed to install signal handler");
1096 exit(1);
1097 }
1098
1099 /* unblock SIGBUS */
1100 sigemptyset(&set);
1101 sigaddset(&set, SIGBUS);
1102 pthread_sigmask(SIG_UNBLOCK, &set, &oldset);
1103
1104 if (sigsetjmp(sigjump, 1)) {
1105 fprintf(stderr, "file_ram_alloc: failed to preallocate pages\n");
1106 exit(1);
1107 }
1108
1109 /* MAP_POPULATE silently ignores failures */
Marcelo Tosatti2ba82852013-12-18 16:42:17 -02001110 for (i = 0; i < (memory/hpagesize); i++) {
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001111 memset(area + (hpagesize*i), 0, 1);
1112 }
1113
1114 ret = sigaction(SIGBUS, &oldact, NULL);
1115 if (ret) {
1116 perror("file_ram_alloc: failed to reinstall signal handler");
1117 exit(1);
1118 }
1119
1120 pthread_sigmask(SIG_SETMASK, &oldset, NULL);
1121 }
1122
Alex Williamson04b16652010-07-02 11:13:17 -06001123 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001124 return area;
1125}
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001126#else
1127static void *file_ram_alloc(RAMBlock *block,
1128 ram_addr_t memory,
1129 const char *path)
1130{
1131 fprintf(stderr, "-mem-path not supported on this host\n");
1132 exit(1);
1133}
Marcelo Tosattic9027602010-03-01 20:25:08 -03001134#endif
1135
Alex Williamsond17b5282010-06-25 11:08:38 -06001136static ram_addr_t find_ram_offset(ram_addr_t size)
1137{
Alex Williamson04b16652010-07-02 11:13:17 -06001138 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001139 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001140
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001141 assert(size != 0); /* it would hand out same offset multiple times */
1142
Paolo Bonzinia3161032012-11-14 15:54:48 +01001143 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001144 return 0;
1145
Paolo Bonzinia3161032012-11-14 15:54:48 +01001146 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001147 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001148
1149 end = block->offset + block->length;
1150
Paolo Bonzinia3161032012-11-14 15:54:48 +01001151 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001152 if (next_block->offset >= end) {
1153 next = MIN(next, next_block->offset);
1154 }
1155 }
1156 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001157 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001158 mingap = next - end;
1159 }
1160 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001161
1162 if (offset == RAM_ADDR_MAX) {
1163 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1164 (uint64_t)size);
1165 abort();
1166 }
1167
Alex Williamson04b16652010-07-02 11:13:17 -06001168 return offset;
1169}
1170
Juan Quintela652d7ec2012-07-20 10:37:54 +02001171ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001172{
Alex Williamsond17b5282010-06-25 11:08:38 -06001173 RAMBlock *block;
1174 ram_addr_t last = 0;
1175
Paolo Bonzinia3161032012-11-14 15:54:48 +01001176 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001177 last = MAX(last, block->offset + block->length);
1178
1179 return last;
1180}
1181
Jason Baronddb97f12012-08-02 15:44:16 -04001182static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1183{
1184 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001185
1186 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001187 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1188 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001189 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1190 if (ret) {
1191 perror("qemu_madvise");
1192 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1193 "but dump_guest_core=off specified\n");
1194 }
1195 }
1196}
1197
Avi Kivityc5705a72011-12-20 15:59:12 +02001198void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001199{
1200 RAMBlock *new_block, *block;
1201
Avi Kivityc5705a72011-12-20 15:59:12 +02001202 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001203 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001204 if (block->offset == addr) {
1205 new_block = block;
1206 break;
1207 }
1208 }
1209 assert(new_block);
1210 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001211
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001212 if (dev) {
1213 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001214 if (id) {
1215 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001216 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001217 }
1218 }
1219 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1220
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221 /* This assumes the iothread lock is taken here too. */
1222 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001223 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001224 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001225 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1226 new_block->idstr);
1227 abort();
1228 }
1229 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001230 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001231}
1232
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001233static int memory_try_enable_merging(void *addr, size_t len)
1234{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001235 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001236 /* disabled by the user */
1237 return 0;
1238 }
1239
1240 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1241}
1242
Avi Kivityc5705a72011-12-20 15:59:12 +02001243ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1244 MemoryRegion *mr)
1245{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001246 RAMBlock *block, *new_block;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001247 ram_addr_t old_ram_size, new_ram_size;
1248
1249 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001250
1251 size = TARGET_PAGE_ALIGN(size);
1252 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001253 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001254
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001255 /* This assumes the iothread lock is taken here too. */
1256 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001257 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001258 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001259 if (host) {
1260 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001261 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001262 } else if (xen_enabled()) {
1263 if (mem_path) {
1264 fprintf(stderr, "-mem-path not supported with Xen\n");
1265 exit(1);
1266 }
1267 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001268 } else {
1269 if (mem_path) {
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001270 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1271 /*
1272 * file_ram_alloc() needs to allocate just like
1273 * phys_mem_alloc, but we haven't bothered to provide
1274 * a hook there.
1275 */
1276 fprintf(stderr,
1277 "-mem-path not supported with this accelerator\n");
1278 exit(1);
1279 }
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001280 new_block->host = file_ram_alloc(new_block, size, mem_path);
Markus Armbruster0628c182013-07-31 15:11:06 +02001281 }
1282 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001283 new_block->host = phys_mem_alloc(size);
Markus Armbruster39228252013-07-31 15:11:11 +02001284 if (!new_block->host) {
1285 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1286 new_block->mr->name, strerror(errno));
1287 exit(1);
1288 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001289 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001290 }
1291 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001292 new_block->length = size;
1293
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001294 /* Keep the list sorted from biggest to smallest block. */
1295 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1296 if (block->length < new_block->length) {
1297 break;
1298 }
1299 }
1300 if (block) {
1301 QTAILQ_INSERT_BEFORE(block, new_block, next);
1302 } else {
1303 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1304 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001305 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001306
Umesh Deshpandef798b072011-08-18 11:41:17 -07001307 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001308 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001309
Juan Quintela2152f5c2013-10-08 13:52:02 +02001310 new_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1311
1312 if (new_ram_size > old_ram_size) {
Juan Quintela1ab4c8c2013-10-08 16:14:39 +02001313 int i;
1314 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1315 ram_list.dirty_memory[i] =
1316 bitmap_zero_extend(ram_list.dirty_memory[i],
1317 old_ram_size, new_ram_size);
1318 }
Juan Quintela2152f5c2013-10-08 13:52:02 +02001319 }
Juan Quintela75218e72013-10-08 12:31:54 +02001320 cpu_physical_memory_set_dirty_range(new_block->offset, size);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001321
Jason Baronddb97f12012-08-02 15:44:16 -04001322 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001323 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Andrea Arcangeli3e469db2013-07-25 12:11:15 +02001324 qemu_madvise(new_block->host, size, QEMU_MADV_DONTFORK);
Jason Baronddb97f12012-08-02 15:44:16 -04001325
Cam Macdonell84b89d72010-07-26 18:10:57 -06001326 if (kvm_enabled())
1327 kvm_setup_guest_memory(new_block->host, size);
1328
1329 return new_block->offset;
1330}
1331
Avi Kivityc5705a72011-12-20 15:59:12 +02001332ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001333{
Avi Kivityc5705a72011-12-20 15:59:12 +02001334 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001335}
bellarde9a1ab12007-02-08 23:08:38 +00001336
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001337void qemu_ram_free_from_ptr(ram_addr_t addr)
1338{
1339 RAMBlock *block;
1340
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001341 /* This assumes the iothread lock is taken here too. */
1342 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001343 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001344 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001345 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001346 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001347 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001348 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001349 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001350 }
1351 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001352 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001353}
1354
Anthony Liguoric227f092009-10-01 16:12:16 -05001355void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001356{
Alex Williamson04b16652010-07-02 11:13:17 -06001357 RAMBlock *block;
1358
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001359 /* This assumes the iothread lock is taken here too. */
1360 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001361 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001362 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001363 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001364 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001365 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001366 if (block->flags & RAM_PREALLOC_MASK) {
1367 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001368 } else if (xen_enabled()) {
1369 xen_invalidate_map_cache_entry(block->host);
Stefan Weil089f3f72013-09-18 07:48:15 +02001370#ifndef _WIN32
Markus Armbruster3435f392013-07-31 15:11:07 +02001371 } else if (block->fd >= 0) {
1372 munmap(block->host, block->length);
1373 close(block->fd);
Stefan Weil089f3f72013-09-18 07:48:15 +02001374#endif
Alex Williamson04b16652010-07-02 11:13:17 -06001375 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001376 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001377 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001378 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001379 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001380 }
1381 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001382 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001383
bellarde9a1ab12007-02-08 23:08:38 +00001384}
1385
Huang Yingcd19cfa2011-03-02 08:56:19 +01001386#ifndef _WIN32
1387void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1388{
1389 RAMBlock *block;
1390 ram_addr_t offset;
1391 int flags;
1392 void *area, *vaddr;
1393
Paolo Bonzinia3161032012-11-14 15:54:48 +01001394 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001395 offset = addr - block->offset;
1396 if (offset < block->length) {
1397 vaddr = block->host + offset;
1398 if (block->flags & RAM_PREALLOC_MASK) {
1399 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001400 } else if (xen_enabled()) {
1401 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001402 } else {
1403 flags = MAP_FIXED;
1404 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001405 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001406#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001407 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1408 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001409#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001410 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001411#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001412 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1413 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001414 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001415 /*
1416 * Remap needs to match alloc. Accelerators that
1417 * set phys_mem_alloc never remap. If they did,
1418 * we'd need a remap hook here.
1419 */
1420 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1421
Huang Yingcd19cfa2011-03-02 08:56:19 +01001422 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1423 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1424 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001425 }
1426 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001427 fprintf(stderr, "Could not remap addr: "
1428 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001429 length, addr);
1430 exit(1);
1431 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001432 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001433 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001434 }
1435 return;
1436 }
1437 }
1438}
1439#endif /* !_WIN32 */
1440
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001441/* Return a host pointer to ram allocated with qemu_ram_alloc.
1442 With the exception of the softmmu code in this file, this should
1443 only be used for local memory (e.g. video ram) that the device owns,
1444 and knows it isn't going to access beyond the end of the block.
1445
1446 It should not be used for general purpose DMA.
1447 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1448 */
1449void *qemu_get_ram_ptr(ram_addr_t addr)
1450{
1451 RAMBlock *block = qemu_get_ram_block(addr);
1452
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001453 if (xen_enabled()) {
1454 /* We need to check if the requested address is in the RAM
1455 * because we don't want to map the entire memory in QEMU.
1456 * In that case just map until the end of the page.
1457 */
1458 if (block->offset == 0) {
1459 return xen_map_cache(addr, 0, 0);
1460 } else if (block->host == NULL) {
1461 block->host =
1462 xen_map_cache(block->offset, block->length, 1);
1463 }
1464 }
1465 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001466}
1467
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001468/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1469 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001470static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001471{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001472 if (*size == 0) {
1473 return NULL;
1474 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001475 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001476 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001477 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001478 RAMBlock *block;
1479
Paolo Bonzinia3161032012-11-14 15:54:48 +01001480 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001481 if (addr - block->offset < block->length) {
1482 if (addr - block->offset + *size > block->length)
1483 *size = block->length - addr + block->offset;
1484 return block->host + (addr - block->offset);
1485 }
1486 }
1487
1488 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1489 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001490 }
1491}
1492
Paolo Bonzini7443b432013-06-03 12:44:02 +02001493/* Some of the softmmu routines need to translate from a host pointer
1494 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001495MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001496{
pbrook94a6b542009-04-11 17:15:54 +00001497 RAMBlock *block;
1498 uint8_t *host = ptr;
1499
Jan Kiszka868bb332011-06-21 22:59:09 +02001500 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001501 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001502 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001503 }
1504
Paolo Bonzini23887b72013-05-06 14:28:39 +02001505 block = ram_list.mru_block;
1506 if (block && block->host && host - block->host < block->length) {
1507 goto found;
1508 }
1509
Paolo Bonzinia3161032012-11-14 15:54:48 +01001510 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001511 /* This case append when the block is not mapped. */
1512 if (block->host == NULL) {
1513 continue;
1514 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001515 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001516 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001517 }
pbrook94a6b542009-04-11 17:15:54 +00001518 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001519
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001520 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001521
1522found:
1523 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001524 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001525}
Alex Williamsonf471a172010-06-11 11:11:42 -06001526
Avi Kivitya8170e52012-10-23 12:30:10 +02001527static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001528 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001529{
Juan Quintela52159192013-10-08 12:44:04 +02001530 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001531 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00001532 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001533 switch (size) {
1534 case 1:
1535 stb_p(qemu_get_ram_ptr(ram_addr), val);
1536 break;
1537 case 2:
1538 stw_p(qemu_get_ram_ptr(ram_addr), val);
1539 break;
1540 case 4:
1541 stl_p(qemu_get_ram_ptr(ram_addr), val);
1542 break;
1543 default:
1544 abort();
1545 }
Juan Quintela52159192013-10-08 12:44:04 +02001546 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_MIGRATION);
1547 cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_VGA);
bellardf23db162005-08-21 19:12:28 +00001548 /* we remove the notdirty callback only if the code has been
1549 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001550 if (!cpu_physical_memory_is_clean(ram_addr)) {
Andreas Färber4917cf42013-05-27 05:17:50 +02001551 CPUArchState *env = current_cpu->env_ptr;
1552 tlb_set_dirty(env, env->mem_io_vaddr);
1553 }
bellard1ccde1c2004-02-06 19:46:14 +00001554}
1555
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001556static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1557 unsigned size, bool is_write)
1558{
1559 return is_write;
1560}
1561
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001562static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001563 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001564 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001565 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001566};
1567
pbrook0f459d12008-06-09 00:20:13 +00001568/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001569static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001570{
Andreas Färber4917cf42013-05-27 05:17:50 +02001571 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001572 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001573 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001574 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001575 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001576
aliguori06d55cc2008-11-18 20:24:06 +00001577 if (env->watchpoint_hit) {
1578 /* We re-entered the check after replacing the TB. Now raise
1579 * the debug interrupt so that is will trigger after the
1580 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001581 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001582 return;
1583 }
pbrook2e70f6e2008-06-29 01:03:05 +00001584 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001585 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001586 if ((vaddr == (wp->vaddr & len_mask) ||
1587 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001588 wp->flags |= BP_WATCHPOINT_HIT;
1589 if (!env->watchpoint_hit) {
1590 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001591 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001592 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1593 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001594 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001595 } else {
1596 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1597 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001598 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001599 }
aliguori06d55cc2008-11-18 20:24:06 +00001600 }
aliguori6e140f22008-11-18 20:37:55 +00001601 } else {
1602 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001603 }
1604 }
1605}
1606
pbrook6658ffb2007-03-16 23:58:11 +00001607/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1608 so these check for a hit then pass through to the normal out-of-line
1609 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001610static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001611 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001612{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001613 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1614 switch (size) {
1615 case 1: return ldub_phys(addr);
1616 case 2: return lduw_phys(addr);
1617 case 4: return ldl_phys(addr);
1618 default: abort();
1619 }
pbrook6658ffb2007-03-16 23:58:11 +00001620}
1621
Avi Kivitya8170e52012-10-23 12:30:10 +02001622static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001623 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001624{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001625 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1626 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001627 case 1:
1628 stb_phys(addr, val);
1629 break;
1630 case 2:
1631 stw_phys(addr, val);
1632 break;
1633 case 4:
1634 stl_phys(addr, val);
1635 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001636 default: abort();
1637 }
pbrook6658ffb2007-03-16 23:58:11 +00001638}
1639
Avi Kivity1ec9b902012-01-02 12:47:48 +02001640static const MemoryRegionOps watch_mem_ops = {
1641 .read = watch_mem_read,
1642 .write = watch_mem_write,
1643 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001644};
pbrook6658ffb2007-03-16 23:58:11 +00001645
Avi Kivitya8170e52012-10-23 12:30:10 +02001646static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001647 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001648{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001649 subpage_t *subpage = opaque;
1650 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001651
blueswir1db7b5422007-05-26 17:36:03 +00001652#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001653 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001654 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001655#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001656 address_space_read(subpage->as, addr + subpage->base, buf, len);
1657 switch (len) {
1658 case 1:
1659 return ldub_p(buf);
1660 case 2:
1661 return lduw_p(buf);
1662 case 4:
1663 return ldl_p(buf);
1664 default:
1665 abort();
1666 }
blueswir1db7b5422007-05-26 17:36:03 +00001667}
1668
Avi Kivitya8170e52012-10-23 12:30:10 +02001669static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001670 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001671{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001672 subpage_t *subpage = opaque;
1673 uint8_t buf[4];
1674
blueswir1db7b5422007-05-26 17:36:03 +00001675#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001676 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001677 " value %"PRIx64"\n",
1678 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001679#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001680 switch (len) {
1681 case 1:
1682 stb_p(buf, value);
1683 break;
1684 case 2:
1685 stw_p(buf, value);
1686 break;
1687 case 4:
1688 stl_p(buf, value);
1689 break;
1690 default:
1691 abort();
1692 }
1693 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001694}
1695
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001696static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08001697 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001698{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001699 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001700#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001701 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001702 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001703#endif
1704
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001705 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08001706 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001707}
1708
Avi Kivity70c68e42012-01-02 12:32:48 +02001709static const MemoryRegionOps subpage_ops = {
1710 .read = subpage_read,
1711 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001712 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001713 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001714};
1715
Anthony Liguoric227f092009-10-01 16:12:16 -05001716static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001717 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001718{
1719 int idx, eidx;
1720
1721 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1722 return -1;
1723 idx = SUBPAGE_IDX(start);
1724 eidx = SUBPAGE_IDX(end);
1725#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001726 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
1727 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00001728#endif
blueswir1db7b5422007-05-26 17:36:03 +00001729 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001730 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001731 }
1732
1733 return 0;
1734}
1735
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001736static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001737{
Anthony Liguoric227f092009-10-01 16:12:16 -05001738 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001739
Anthony Liguori7267c092011-08-20 22:09:37 -05001740 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001741
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001742 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001743 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001744 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001745 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001746 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001747#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08001748 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
1749 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00001750#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001751 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001752
1753 return mmio;
1754}
1755
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001756static uint16_t dummy_section(PhysPageMap *map, MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02001757{
1758 MemoryRegionSection section = {
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001759 .address_space = &address_space_memory,
Avi Kivity5312bd82012-02-12 18:32:55 +02001760 .mr = mr,
1761 .offset_within_address_space = 0,
1762 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001763 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001764 };
1765
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001766 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02001767}
1768
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001769MemoryRegion *iotlb_to_region(AddressSpace *as, hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001770{
Edgar E. Iglesias77717092013-11-07 19:55:56 +01001771 return as->dispatch->map.sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001772}
1773
Avi Kivitye9179ce2009-06-14 11:38:52 +03001774static void io_mem_init(void)
1775{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001776 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1777 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001778 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001779 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001780 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001781 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001782 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001783}
1784
Avi Kivityac1970f2012-10-03 16:22:53 +02001785static void mem_begin(MemoryListener *listener)
1786{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001787 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001788 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
1789 uint16_t n;
1790
1791 n = dummy_section(&d->map, &io_mem_unassigned);
1792 assert(n == PHYS_SECTION_UNASSIGNED);
1793 n = dummy_section(&d->map, &io_mem_notdirty);
1794 assert(n == PHYS_SECTION_NOTDIRTY);
1795 n = dummy_section(&d->map, &io_mem_rom);
1796 assert(n == PHYS_SECTION_ROM);
1797 n = dummy_section(&d->map, &io_mem_watch);
1798 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02001799
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02001800 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02001801 d->as = as;
1802 as->next_dispatch = d;
1803}
1804
1805static void mem_commit(MemoryListener *listener)
1806{
1807 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001808 AddressSpaceDispatch *cur = as->dispatch;
1809 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001810
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001811 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02001812
Paolo Bonzini0475d942013-05-29 12:28:21 +02001813 as->dispatch = next;
Avi Kivityac1970f2012-10-03 16:22:53 +02001814
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001815 if (cur) {
1816 phys_sections_free(&cur->map);
1817 g_free(cur);
1818 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001819}
1820
Avi Kivity1d711482012-10-02 18:54:45 +02001821static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001822{
Andreas Färber182735e2013-05-29 22:29:20 +02001823 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001824
1825 /* since each CPU stores ram addresses in its TLB cache, we must
1826 reset the modified entries */
1827 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001828 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001829 CPUArchState *env = cpu->env_ptr;
1830
Avi Kivity117712c2012-02-12 21:23:17 +02001831 tlb_flush(env, 1);
1832 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001833}
1834
Avi Kivity93632742012-02-08 16:54:16 +02001835static void core_log_global_start(MemoryListener *listener)
1836{
Juan Quintela981fdf22013-10-10 11:54:09 +02001837 cpu_physical_memory_set_dirty_tracking(true);
Avi Kivity93632742012-02-08 16:54:16 +02001838}
1839
1840static void core_log_global_stop(MemoryListener *listener)
1841{
Juan Quintela981fdf22013-10-10 11:54:09 +02001842 cpu_physical_memory_set_dirty_tracking(false);
Avi Kivity93632742012-02-08 16:54:16 +02001843}
1844
Avi Kivity93632742012-02-08 16:54:16 +02001845static MemoryListener core_memory_listener = {
Avi Kivity93632742012-02-08 16:54:16 +02001846 .log_global_start = core_log_global_start,
1847 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001848 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001849};
1850
Avi Kivityac1970f2012-10-03 16:22:53 +02001851void address_space_init_dispatch(AddressSpace *as)
1852{
Paolo Bonzini00752702013-05-29 12:13:54 +02001853 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001854 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001855 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001856 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001857 .region_add = mem_add,
1858 .region_nop = mem_add,
1859 .priority = 0,
1860 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001861 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001862}
1863
Avi Kivity83f3c252012-10-07 12:59:55 +02001864void address_space_destroy_dispatch(AddressSpace *as)
1865{
1866 AddressSpaceDispatch *d = as->dispatch;
1867
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001868 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001869 g_free(d);
1870 as->dispatch = NULL;
1871}
1872
Avi Kivity62152b82011-07-26 14:26:14 +03001873static void memory_map_init(void)
1874{
Anthony Liguori7267c092011-08-20 22:09:37 -05001875 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01001876
Paolo Bonzini57271d62013-11-07 17:14:37 +01001877 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001878 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001879
Anthony Liguori7267c092011-08-20 22:09:37 -05001880 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001881 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1882 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001883 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001884
Avi Kivityf6790af2012-10-02 20:13:51 +02001885 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001886}
1887
1888MemoryRegion *get_system_memory(void)
1889{
1890 return system_memory;
1891}
1892
Avi Kivity309cb472011-08-08 16:09:03 +03001893MemoryRegion *get_system_io(void)
1894{
1895 return system_io;
1896}
1897
pbrooke2eef172008-06-08 01:09:01 +00001898#endif /* !defined(CONFIG_USER_ONLY) */
1899
bellard13eb76e2004-01-24 15:23:36 +00001900/* physical memory access (slow version, mainly for debug) */
1901#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001902int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001903 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001904{
1905 int l, flags;
1906 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001907 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001908
1909 while (len > 0) {
1910 page = addr & TARGET_PAGE_MASK;
1911 l = (page + TARGET_PAGE_SIZE) - addr;
1912 if (l > len)
1913 l = len;
1914 flags = page_get_flags(page);
1915 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001916 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001917 if (is_write) {
1918 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001919 return -1;
bellard579a97f2007-11-11 14:26:47 +00001920 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001921 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001922 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001923 memcpy(p, buf, l);
1924 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001925 } else {
1926 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001927 return -1;
bellard579a97f2007-11-11 14:26:47 +00001928 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001929 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001930 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001931 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001932 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001933 }
1934 len -= l;
1935 buf += l;
1936 addr += l;
1937 }
Paul Brooka68fe892010-03-01 00:08:59 +00001938 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001939}
bellard8df1cd02005-01-28 22:37:22 +00001940
bellard13eb76e2004-01-24 15:23:36 +00001941#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001942
Avi Kivitya8170e52012-10-23 12:30:10 +02001943static void invalidate_and_set_dirty(hwaddr addr,
1944 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001945{
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02001946 if (cpu_physical_memory_is_clean(addr)) {
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001947 /* invalidate code */
1948 tb_invalidate_phys_page_range(addr, addr + length, 0);
1949 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02001950 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_VGA);
1951 cpu_physical_memory_set_dirty_flag(addr, DIRTY_MEMORY_MIGRATION);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001952 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001953 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001954}
1955
Richard Henderson23326162013-07-08 14:55:59 -07001956static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001957{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001958 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001959
1960 /* Regions are assumed to support 1-4 byte accesses unless
1961 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001962 if (access_size_max == 0) {
1963 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001964 }
Richard Henderson23326162013-07-08 14:55:59 -07001965
1966 /* Bound the maximum access by the alignment of the address. */
1967 if (!mr->ops->impl.unaligned) {
1968 unsigned align_size_max = addr & -addr;
1969 if (align_size_max != 0 && align_size_max < access_size_max) {
1970 access_size_max = align_size_max;
1971 }
1972 }
1973
1974 /* Don't attempt accesses larger than the maximum. */
1975 if (l > access_size_max) {
1976 l = access_size_max;
1977 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001978 if (l & (l - 1)) {
1979 l = 1 << (qemu_fls(l) - 1);
1980 }
Richard Henderson23326162013-07-08 14:55:59 -07001981
1982 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001983}
1984
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001985bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001986 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001987{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001988 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001989 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001990 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001991 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001992 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001993 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001994
bellard13eb76e2004-01-24 15:23:36 +00001995 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001996 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001997 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001998
bellard13eb76e2004-01-24 15:23:36 +00001999 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002000 if (!memory_access_is_direct(mr, is_write)) {
2001 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02002002 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00002003 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07002004 switch (l) {
2005 case 8:
2006 /* 64 bit write access */
2007 val = ldq_p(buf);
2008 error |= io_mem_write(mr, addr1, val, 8);
2009 break;
2010 case 4:
bellard1c213d12005-09-03 10:49:04 +00002011 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002012 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002013 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07002014 break;
2015 case 2:
bellard1c213d12005-09-03 10:49:04 +00002016 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002017 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002018 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07002019 break;
2020 case 1:
bellard1c213d12005-09-03 10:49:04 +00002021 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002022 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002023 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07002024 break;
2025 default:
2026 abort();
bellard13eb76e2004-01-24 15:23:36 +00002027 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02002028 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00002030 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002031 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00002032 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002033 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002034 }
2035 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002036 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00002037 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002038 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07002039 switch (l) {
2040 case 8:
2041 /* 64 bit read access */
2042 error |= io_mem_read(mr, addr1, &val, 8);
2043 stq_p(buf, val);
2044 break;
2045 case 4:
bellard13eb76e2004-01-24 15:23:36 +00002046 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002047 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00002048 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002049 break;
2050 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002051 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002052 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002053 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002054 break;
2055 case 1:
bellard1c213d12005-09-03 10:49:04 +00002056 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002057 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002058 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002059 break;
2060 default:
2061 abort();
bellard13eb76e2004-01-24 15:23:36 +00002062 }
2063 } else {
2064 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002065 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002066 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002067 }
2068 }
2069 len -= l;
2070 buf += l;
2071 addr += l;
2072 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002073
2074 return error;
bellard13eb76e2004-01-24 15:23:36 +00002075}
bellard8df1cd02005-01-28 22:37:22 +00002076
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002077bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002078 const uint8_t *buf, int len)
2079{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002080 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002081}
2082
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002083bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002084{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002085 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002086}
2087
2088
Avi Kivitya8170e52012-10-23 12:30:10 +02002089void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002090 int len, int is_write)
2091{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002092 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002093}
2094
Alexander Graf582b55a2013-12-11 14:17:44 +01002095enum write_rom_type {
2096 WRITE_DATA,
2097 FLUSH_CACHE,
2098};
2099
2100static inline void cpu_physical_memory_write_rom_internal(
2101 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002102{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002103 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002104 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002105 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002106 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002107
bellardd0ecd2a2006-04-23 17:14:48 +00002108 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002109 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002110 mr = address_space_translate(&address_space_memory,
2111 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002112
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002113 if (!(memory_region_is_ram(mr) ||
2114 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002115 /* do nothing */
2116 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002117 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002118 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002119 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002120 switch (type) {
2121 case WRITE_DATA:
2122 memcpy(ptr, buf, l);
2123 invalidate_and_set_dirty(addr1, l);
2124 break;
2125 case FLUSH_CACHE:
2126 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2127 break;
2128 }
bellardd0ecd2a2006-04-23 17:14:48 +00002129 }
2130 len -= l;
2131 buf += l;
2132 addr += l;
2133 }
2134}
2135
Alexander Graf582b55a2013-12-11 14:17:44 +01002136/* used for ROM loading : can write in RAM and ROM */
2137void cpu_physical_memory_write_rom(hwaddr addr,
2138 const uint8_t *buf, int len)
2139{
2140 cpu_physical_memory_write_rom_internal(addr, buf, len, WRITE_DATA);
2141}
2142
2143void cpu_flush_icache_range(hwaddr start, int len)
2144{
2145 /*
2146 * This function should do the same thing as an icache flush that was
2147 * triggered from within the guest. For TCG we are always cache coherent,
2148 * so there is no need to flush anything. For KVM / Xen we need to flush
2149 * the host's instruction cache at least.
2150 */
2151 if (tcg_enabled()) {
2152 return;
2153 }
2154
2155 cpu_physical_memory_write_rom_internal(start, NULL, len, FLUSH_CACHE);
2156}
2157
aliguori6d16c2f2009-01-22 16:59:11 +00002158typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002159 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002160 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002161 hwaddr addr;
2162 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002163} BounceBuffer;
2164
2165static BounceBuffer bounce;
2166
aliguoriba223c22009-01-22 16:59:16 +00002167typedef struct MapClient {
2168 void *opaque;
2169 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002170 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002171} MapClient;
2172
Blue Swirl72cf2d42009-09-12 07:36:22 +00002173static QLIST_HEAD(map_client_list, MapClient) map_client_list
2174 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002175
2176void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2177{
Anthony Liguori7267c092011-08-20 22:09:37 -05002178 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002179
2180 client->opaque = opaque;
2181 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002182 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002183 return client;
2184}
2185
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002186static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002187{
2188 MapClient *client = (MapClient *)_client;
2189
Blue Swirl72cf2d42009-09-12 07:36:22 +00002190 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002191 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002192}
2193
2194static void cpu_notify_map_clients(void)
2195{
2196 MapClient *client;
2197
Blue Swirl72cf2d42009-09-12 07:36:22 +00002198 while (!QLIST_EMPTY(&map_client_list)) {
2199 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002200 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002201 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002202 }
2203}
2204
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002205bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2206{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002207 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002208 hwaddr l, xlat;
2209
2210 while (len > 0) {
2211 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002212 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2213 if (!memory_access_is_direct(mr, is_write)) {
2214 l = memory_access_size(mr, l, addr);
2215 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002216 return false;
2217 }
2218 }
2219
2220 len -= l;
2221 addr += l;
2222 }
2223 return true;
2224}
2225
aliguori6d16c2f2009-01-22 16:59:11 +00002226/* Map a physical memory region into a host virtual address.
2227 * May map a subset of the requested range, given by and returned in *plen.
2228 * May return NULL if resources needed to perform the mapping are exhausted.
2229 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002230 * Use cpu_register_map_client() to know when retrying the map operation is
2231 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002232 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002233void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002234 hwaddr addr,
2235 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002236 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002237{
Avi Kivitya8170e52012-10-23 12:30:10 +02002238 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002239 hwaddr done = 0;
2240 hwaddr l, xlat, base;
2241 MemoryRegion *mr, *this_mr;
2242 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002243
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002244 if (len == 0) {
2245 return NULL;
2246 }
aliguori6d16c2f2009-01-22 16:59:11 +00002247
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002248 l = len;
2249 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2250 if (!memory_access_is_direct(mr, is_write)) {
2251 if (bounce.buffer) {
2252 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002253 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002254 /* Avoid unbounded allocations */
2255 l = MIN(l, TARGET_PAGE_SIZE);
2256 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002257 bounce.addr = addr;
2258 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002259
2260 memory_region_ref(mr);
2261 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002262 if (!is_write) {
2263 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002264 }
aliguori6d16c2f2009-01-22 16:59:11 +00002265
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002266 *plen = l;
2267 return bounce.buffer;
2268 }
2269
2270 base = xlat;
2271 raddr = memory_region_get_ram_addr(mr);
2272
2273 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002274 len -= l;
2275 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002276 done += l;
2277 if (len == 0) {
2278 break;
2279 }
2280
2281 l = len;
2282 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2283 if (this_mr != mr || xlat != base + done) {
2284 break;
2285 }
aliguori6d16c2f2009-01-22 16:59:11 +00002286 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002287
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002288 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002289 *plen = done;
2290 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002291}
2292
Avi Kivityac1970f2012-10-03 16:22:53 +02002293/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002294 * Will also mark the memory as dirty if is_write == 1. access_len gives
2295 * the amount of memory that was actually read or written by the caller.
2296 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002297void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2298 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002299{
2300 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002301 MemoryRegion *mr;
2302 ram_addr_t addr1;
2303
2304 mr = qemu_ram_addr_from_host(buffer, &addr1);
2305 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002306 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002307 while (access_len) {
2308 unsigned l;
2309 l = TARGET_PAGE_SIZE;
2310 if (l > access_len)
2311 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002312 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002313 addr1 += l;
2314 access_len -= l;
2315 }
2316 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002317 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002318 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002319 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002320 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002321 return;
2322 }
2323 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002324 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002325 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002326 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002327 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002328 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002329 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002330}
bellardd0ecd2a2006-04-23 17:14:48 +00002331
Avi Kivitya8170e52012-10-23 12:30:10 +02002332void *cpu_physical_memory_map(hwaddr addr,
2333 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002334 int is_write)
2335{
2336 return address_space_map(&address_space_memory, addr, plen, is_write);
2337}
2338
Avi Kivitya8170e52012-10-23 12:30:10 +02002339void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2340 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002341{
2342 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2343}
2344
bellard8df1cd02005-01-28 22:37:22 +00002345/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002346static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002347 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002348{
bellard8df1cd02005-01-28 22:37:22 +00002349 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002350 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002351 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002352 hwaddr l = 4;
2353 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002354
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002355 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2356 false);
2357 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002358 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002359 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002360#if defined(TARGET_WORDS_BIGENDIAN)
2361 if (endian == DEVICE_LITTLE_ENDIAN) {
2362 val = bswap32(val);
2363 }
2364#else
2365 if (endian == DEVICE_BIG_ENDIAN) {
2366 val = bswap32(val);
2367 }
2368#endif
bellard8df1cd02005-01-28 22:37:22 +00002369 } else {
2370 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002371 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002372 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002373 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002374 switch (endian) {
2375 case DEVICE_LITTLE_ENDIAN:
2376 val = ldl_le_p(ptr);
2377 break;
2378 case DEVICE_BIG_ENDIAN:
2379 val = ldl_be_p(ptr);
2380 break;
2381 default:
2382 val = ldl_p(ptr);
2383 break;
2384 }
bellard8df1cd02005-01-28 22:37:22 +00002385 }
2386 return val;
2387}
2388
Avi Kivitya8170e52012-10-23 12:30:10 +02002389uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002390{
2391 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2392}
2393
Avi Kivitya8170e52012-10-23 12:30:10 +02002394uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002395{
2396 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2397}
2398
Avi Kivitya8170e52012-10-23 12:30:10 +02002399uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002400{
2401 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2402}
2403
bellard84b7b8e2005-11-28 21:19:04 +00002404/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002405static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002406 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002407{
bellard84b7b8e2005-11-28 21:19:04 +00002408 uint8_t *ptr;
2409 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002410 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002411 hwaddr l = 8;
2412 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002413
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002414 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2415 false);
2416 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002417 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002418 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002419#if defined(TARGET_WORDS_BIGENDIAN)
2420 if (endian == DEVICE_LITTLE_ENDIAN) {
2421 val = bswap64(val);
2422 }
2423#else
2424 if (endian == DEVICE_BIG_ENDIAN) {
2425 val = bswap64(val);
2426 }
2427#endif
bellard84b7b8e2005-11-28 21:19:04 +00002428 } else {
2429 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002430 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002431 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002432 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002433 switch (endian) {
2434 case DEVICE_LITTLE_ENDIAN:
2435 val = ldq_le_p(ptr);
2436 break;
2437 case DEVICE_BIG_ENDIAN:
2438 val = ldq_be_p(ptr);
2439 break;
2440 default:
2441 val = ldq_p(ptr);
2442 break;
2443 }
bellard84b7b8e2005-11-28 21:19:04 +00002444 }
2445 return val;
2446}
2447
Avi Kivitya8170e52012-10-23 12:30:10 +02002448uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002449{
2450 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2451}
2452
Avi Kivitya8170e52012-10-23 12:30:10 +02002453uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002454{
2455 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2456}
2457
Avi Kivitya8170e52012-10-23 12:30:10 +02002458uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002459{
2460 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2461}
2462
bellardaab33092005-10-30 20:48:42 +00002463/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002464uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002465{
2466 uint8_t val;
2467 cpu_physical_memory_read(addr, &val, 1);
2468 return val;
2469}
2470
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002471/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002472static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002473 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002474{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002475 uint8_t *ptr;
2476 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002477 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002478 hwaddr l = 2;
2479 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002480
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002481 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2482 false);
2483 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002484 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002486#if defined(TARGET_WORDS_BIGENDIAN)
2487 if (endian == DEVICE_LITTLE_ENDIAN) {
2488 val = bswap16(val);
2489 }
2490#else
2491 if (endian == DEVICE_BIG_ENDIAN) {
2492 val = bswap16(val);
2493 }
2494#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002495 } else {
2496 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002497 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002498 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002499 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002500 switch (endian) {
2501 case DEVICE_LITTLE_ENDIAN:
2502 val = lduw_le_p(ptr);
2503 break;
2504 case DEVICE_BIG_ENDIAN:
2505 val = lduw_be_p(ptr);
2506 break;
2507 default:
2508 val = lduw_p(ptr);
2509 break;
2510 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002511 }
2512 return val;
bellardaab33092005-10-30 20:48:42 +00002513}
2514
Avi Kivitya8170e52012-10-23 12:30:10 +02002515uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002516{
2517 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2518}
2519
Avi Kivitya8170e52012-10-23 12:30:10 +02002520uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002521{
2522 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2523}
2524
Avi Kivitya8170e52012-10-23 12:30:10 +02002525uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002526{
2527 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2528}
2529
bellard8df1cd02005-01-28 22:37:22 +00002530/* warning: addr must be aligned. The ram page is not masked as dirty
2531 and the code inside is not invalidated. It is useful if the dirty
2532 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002533void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002534{
bellard8df1cd02005-01-28 22:37:22 +00002535 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002536 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002537 hwaddr l = 4;
2538 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002539
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002540 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2541 true);
2542 if (l < 4 || !memory_access_is_direct(mr, true)) {
2543 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002544 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002545 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002546 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002547 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002548
2549 if (unlikely(in_migration)) {
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002550 if (cpu_physical_memory_is_clean(addr1)) {
aliguori74576192008-10-06 14:02:03 +00002551 /* invalidate code */
2552 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2553 /* set dirty bit */
Juan Quintela52159192013-10-08 12:44:04 +02002554 cpu_physical_memory_set_dirty_flag(addr1,
2555 DIRTY_MEMORY_MIGRATION);
2556 cpu_physical_memory_set_dirty_flag(addr1, DIRTY_MEMORY_VGA);
aliguori74576192008-10-06 14:02:03 +00002557 }
2558 }
bellard8df1cd02005-01-28 22:37:22 +00002559 }
2560}
2561
2562/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002563static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002564 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002565{
bellard8df1cd02005-01-28 22:37:22 +00002566 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002567 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002568 hwaddr l = 4;
2569 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002570
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002571 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2572 true);
2573 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002574#if defined(TARGET_WORDS_BIGENDIAN)
2575 if (endian == DEVICE_LITTLE_ENDIAN) {
2576 val = bswap32(val);
2577 }
2578#else
2579 if (endian == DEVICE_BIG_ENDIAN) {
2580 val = bswap32(val);
2581 }
2582#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002583 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002584 } else {
bellard8df1cd02005-01-28 22:37:22 +00002585 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002586 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002587 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002588 switch (endian) {
2589 case DEVICE_LITTLE_ENDIAN:
2590 stl_le_p(ptr, val);
2591 break;
2592 case DEVICE_BIG_ENDIAN:
2593 stl_be_p(ptr, val);
2594 break;
2595 default:
2596 stl_p(ptr, val);
2597 break;
2598 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002599 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002600 }
2601}
2602
Avi Kivitya8170e52012-10-23 12:30:10 +02002603void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002604{
2605 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2606}
2607
Avi Kivitya8170e52012-10-23 12:30:10 +02002608void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002609{
2610 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2611}
2612
Avi Kivitya8170e52012-10-23 12:30:10 +02002613void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002614{
2615 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2616}
2617
bellardaab33092005-10-30 20:48:42 +00002618/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002619void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002620{
2621 uint8_t v = val;
2622 cpu_physical_memory_write(addr, &v, 1);
2623}
2624
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002625/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002626static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002627 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002628{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002629 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002630 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002631 hwaddr l = 2;
2632 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002633
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002634 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2635 true);
2636 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002637#if defined(TARGET_WORDS_BIGENDIAN)
2638 if (endian == DEVICE_LITTLE_ENDIAN) {
2639 val = bswap16(val);
2640 }
2641#else
2642 if (endian == DEVICE_BIG_ENDIAN) {
2643 val = bswap16(val);
2644 }
2645#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002646 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002647 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002648 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002649 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002650 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002651 switch (endian) {
2652 case DEVICE_LITTLE_ENDIAN:
2653 stw_le_p(ptr, val);
2654 break;
2655 case DEVICE_BIG_ENDIAN:
2656 stw_be_p(ptr, val);
2657 break;
2658 default:
2659 stw_p(ptr, val);
2660 break;
2661 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002662 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002663 }
bellardaab33092005-10-30 20:48:42 +00002664}
2665
Avi Kivitya8170e52012-10-23 12:30:10 +02002666void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002667{
2668 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2669}
2670
Avi Kivitya8170e52012-10-23 12:30:10 +02002671void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002672{
2673 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2674}
2675
Avi Kivitya8170e52012-10-23 12:30:10 +02002676void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002677{
2678 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2679}
2680
bellardaab33092005-10-30 20:48:42 +00002681/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002682void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002683{
2684 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002685 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002686}
2687
Avi Kivitya8170e52012-10-23 12:30:10 +02002688void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002689{
2690 val = cpu_to_le64(val);
2691 cpu_physical_memory_write(addr, &val, 8);
2692}
2693
Avi Kivitya8170e52012-10-23 12:30:10 +02002694void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002695{
2696 val = cpu_to_be64(val);
2697 cpu_physical_memory_write(addr, &val, 8);
2698}
2699
aliguori5e2972f2009-03-28 17:51:36 +00002700/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002701int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002702 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002703{
2704 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002705 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002706 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002707
2708 while (len > 0) {
2709 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002710 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002711 /* if no physical page mapped, return an error */
2712 if (phys_addr == -1)
2713 return -1;
2714 l = (page + TARGET_PAGE_SIZE) - addr;
2715 if (l > len)
2716 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002717 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002718 if (is_write)
2719 cpu_physical_memory_write_rom(phys_addr, buf, l);
2720 else
aliguori5e2972f2009-03-28 17:51:36 +00002721 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002722 len -= l;
2723 buf += l;
2724 addr += l;
2725 }
2726 return 0;
2727}
Paul Brooka68fe892010-03-01 00:08:59 +00002728#endif
bellard13eb76e2004-01-24 15:23:36 +00002729
Blue Swirl8e4a4242013-01-06 18:30:17 +00002730#if !defined(CONFIG_USER_ONLY)
2731
2732/*
2733 * A helper function for the _utterly broken_ virtio device model to find out if
2734 * it's running on a big endian machine. Don't do this at home kids!
2735 */
2736bool virtio_is_big_endian(void);
2737bool virtio_is_big_endian(void)
2738{
2739#if defined(TARGET_WORDS_BIGENDIAN)
2740 return true;
2741#else
2742 return false;
2743#endif
2744}
2745
2746#endif
2747
Wen Congyang76f35532012-05-07 12:04:18 +08002748#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002749bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002750{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002751 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002752 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002753
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002754 mr = address_space_translate(&address_space_memory,
2755 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002756
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002757 return !(memory_region_is_ram(mr) ||
2758 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002759}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002760
2761void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2762{
2763 RAMBlock *block;
2764
2765 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2766 func(block->host, block->offset, block->length, opaque);
2767 }
2768}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002769#endif