blob: 693c4f85da80b21b65380aa6d050bcce34f4b6fc [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färberbdc44642013-06-24 23:50:24 +020072struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färberbdc44642013-06-24 23:50:24 +0200354 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färberbdc44642013-06-24 23:50:24 +0200356 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200358 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Glauber Costa950f1472009-06-09 12:15:18 -0400360 }
361
Andreas Färberbdc44642013-06-24 23:50:24 +0200362 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400363}
364
Andreas Färber9349b4f2012-03-14 01:38:32 +0100365void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000366{
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100368 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200369 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000370 int cpu_index;
371
pbrookc2764712009-03-07 15:24:59 +0000372#if defined(CONFIG_USER_ONLY)
373 cpu_list_lock();
374#endif
bellard6a00d602005-11-21 23:25:50 +0000375 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200376 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000377 cpu_index++;
378 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100379 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100380 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000381 QTAILQ_INIT(&env->breakpoints);
382 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100383#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200384 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100385#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200386 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000387#if defined(CONFIG_USER_ONLY)
388 cpu_list_unlock();
389#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200390 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
391 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
392 }
pbrookb3c77242008-06-30 16:31:04 +0000393#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600394 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000395 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100396 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200397 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000398#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100399 if (cc->vmsd != NULL) {
400 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
401 }
bellardfd6ce8f2003-05-14 19:00:11 +0000402}
403
bellard1fddef42005-04-17 19:16:13 +0000404#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000405#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200406static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000407{
408 tb_invalidate_phys_page_range(pc, pc + 1, 0);
409}
410#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200411static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400412{
Andreas Färber00b941e2013-06-29 18:55:54 +0200413 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400414 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400415}
bellardc27004e2005-01-03 23:35:10 +0000416#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000417#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000418
Paul Brookc527ee82010-03-01 03:31:14 +0000419#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100420void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000421
422{
423}
424
Andreas Färber9349b4f2012-03-14 01:38:32 +0100425int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000426 int flags, CPUWatchpoint **watchpoint)
427{
428 return -ENOSYS;
429}
430#else
pbrook6658ffb2007-03-16 23:58:11 +0000431/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000433 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000434{
aliguorib4051332008-11-18 20:14:20 +0000435 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000436 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000437
aliguorib4051332008-11-18 20:14:20 +0000438 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400439 if ((len & (len - 1)) || (addr & ~len_mask) ||
440 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000441 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
442 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
443 return -EINVAL;
444 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500445 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguoria1d1bb32008-11-18 20:07:32 +0000447 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000448 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000449 wp->flags = flags;
450
aliguori2dc9f412008-11-18 20:56:59 +0000451 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000452 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000453 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000454 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000455 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000456
pbrook6658ffb2007-03-16 23:58:11 +0000457 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000458
459 if (watchpoint)
460 *watchpoint = wp;
461 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000462}
463
aliguoria1d1bb32008-11-18 20:07:32 +0000464/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100465int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000466 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000467{
aliguorib4051332008-11-18 20:14:20 +0000468 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000469 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000470
Blue Swirl72cf2d42009-09-12 07:36:22 +0000471 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000472 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000473 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000474 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000475 return 0;
476 }
477 }
aliguoria1d1bb32008-11-18 20:07:32 +0000478 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000479}
480
aliguoria1d1bb32008-11-18 20:07:32 +0000481/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100482void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000483{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000484 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000485
aliguoria1d1bb32008-11-18 20:07:32 +0000486 tlb_flush_page(env, watchpoint->vaddr);
487
Anthony Liguori7267c092011-08-20 22:09:37 -0500488 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000489}
490
aliguoria1d1bb32008-11-18 20:07:32 +0000491/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100492void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000493{
aliguoric0ce9982008-11-25 22:13:57 +0000494 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000495
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000497 if (wp->flags & mask)
498 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000499 }
aliguoria1d1bb32008-11-18 20:07:32 +0000500}
Paul Brookc527ee82010-03-01 03:31:14 +0000501#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000502
503/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000505 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000506{
bellard1fddef42005-04-17 19:16:13 +0000507#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000508 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000509
Anthony Liguori7267c092011-08-20 22:09:37 -0500510 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512 bp->pc = pc;
513 bp->flags = flags;
514
aliguori2dc9f412008-11-18 20:56:59 +0000515 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200516 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200518 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000519 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200520 }
aliguoria1d1bb32008-11-18 20:07:32 +0000521
Andreas Färber00b941e2013-06-29 18:55:54 +0200522 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000523
Andreas Färber00b941e2013-06-29 18:55:54 +0200524 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000525 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200526 }
aliguoria1d1bb32008-11-18 20:07:32 +0000527 return 0;
528#else
529 return -ENOSYS;
530#endif
531}
532
533/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100534int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000535{
536#if defined(TARGET_HAS_ICE)
537 CPUBreakpoint *bp;
538
Blue Swirl72cf2d42009-09-12 07:36:22 +0000539 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000540 if (bp->pc == pc && bp->flags == flags) {
541 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000542 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000543 }
bellard4c3a88a2003-07-26 12:06:08 +0000544 }
aliguoria1d1bb32008-11-18 20:07:32 +0000545 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000546#else
aliguoria1d1bb32008-11-18 20:07:32 +0000547 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000548#endif
549}
550
aliguoria1d1bb32008-11-18 20:07:32 +0000551/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100552void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000553{
bellard1fddef42005-04-17 19:16:13 +0000554#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000555 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000556
Andreas Färber00b941e2013-06-29 18:55:54 +0200557 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000558
Anthony Liguori7267c092011-08-20 22:09:37 -0500559 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000560#endif
561}
562
563/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000565{
566#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000567 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000568
Blue Swirl72cf2d42009-09-12 07:36:22 +0000569 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000570 if (bp->flags & mask)
571 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000572 }
bellard4c3a88a2003-07-26 12:06:08 +0000573#endif
574}
575
bellardc33a3462003-07-29 20:50:33 +0000576/* enable or disable single step mode. EXCP_DEBUG is returned by the
577 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200578void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000579{
bellard1fddef42005-04-17 19:16:13 +0000580#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200581 if (cpu->singlestep_enabled != enabled) {
582 cpu->singlestep_enabled = enabled;
583 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200584 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200585 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100586 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000587 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200588 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000589 tb_flush(env);
590 }
bellardc33a3462003-07-29 20:50:33 +0000591 }
592#endif
593}
594
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000596{
Andreas Färber878096e2013-05-27 01:33:50 +0200597 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000598 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000600
601 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000602 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200611 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000612 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000613 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000614 }
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000616 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
bellard75012672003-06-21 13:11:07 +0000625 abort();
626}
627
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000629{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
632 CPUBreakpoint *bp;
633 CPUWatchpoint *wp;
634#endif
635
Alexander Grafb24c8822013-07-06 14:17:51 +0200636 /* Reset non arch specific state */
637 cpu_reset(ENV_GET_CPU(new_env));
638
639 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100640 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000641
aliguori5a38f082009-01-15 20:16:51 +0000642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
thsc5be9f02007-02-28 20:20:53 +0000657 return new_env;
658}
659
bellard01243112004-01-04 15:48:17 +0000660#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000663{
Juan Quintelad24981d2012-05-22 00:42:40 +0200664 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000665
bellard1ccde1c2004-02-06 19:46:14 +0000666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200669 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000670 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000672 != (end - 1) - start) {
673 abort();
674 }
Blue Swirle5548612012-04-21 13:08:33 +0000675 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200676
677}
678
679/* Note: start and end must be within the same ram block. */
680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
681 int dirty_flags)
682{
683 uintptr_t length;
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
692
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
695 }
bellard1ccde1c2004-02-06 19:46:14 +0000696}
697
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000698static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000699{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200700 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000701 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200702 return ret;
aliguori74576192008-10-06 14:02:03 +0000703}
704
Avi Kivitya8170e52012-10-23 12:30:10 +0200705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000711{
Avi Kivitya8170e52012-10-23 12:30:10 +0200712 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000713 CPUWatchpoint *wp;
714
Blue Swirlcc5bea62012-04-14 14:56:48 +0000715 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000719 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200720 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000721 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200722 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000723 }
724 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200725 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif /* defined(CONFIG_USER_ONLY) */
745
pbrooke2eef172008-06-08 01:09:01 +0000746#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000747
Anthony Liguoric227f092009-10-01 16:12:16 -0500748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200749 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Markus Armbruster91138032013-07-31 15:11:08 +0200752static void *(*phys_mem_alloc)(ram_addr_t size) = qemu_anon_ram_alloc;
753
754/*
755 * Set a custom physical guest memory alloator.
756 * Accelerators with unusual needs may need this. Hopefully, we can
757 * get rid of it eventually.
758 */
759void phys_mem_set_alloc(void *(*alloc)(ram_addr_t))
760{
761 phys_mem_alloc = alloc;
762}
763
Avi Kivity5312bd82012-02-12 18:32:55 +0200764static uint16_t phys_section_add(MemoryRegionSection *section)
765{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200766 /* The physical section number is ORed with a page-aligned
767 * pointer to produce the iotlb entries. Thus it should
768 * never overflow into the page-aligned value.
769 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200770 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200771
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200772 if (next_map.sections_nb == next_map.sections_nb_alloc) {
773 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
774 16);
775 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
776 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200777 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200778 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200779 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200780 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200781}
782
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200783static void phys_section_destroy(MemoryRegion *mr)
784{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200785 memory_region_unref(mr);
786
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200787 if (mr->subpage) {
788 subpage_t *subpage = container_of(mr, subpage_t, iomem);
789 memory_region_destroy(&subpage->iomem);
790 g_free(subpage);
791 }
792}
793
Paolo Bonzini60926662013-05-29 12:30:26 +0200794static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200795{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200796 while (map->sections_nb > 0) {
797 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200798 phys_section_destroy(section->mr);
799 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200800 g_free(map->sections);
801 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200802 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200803}
804
Avi Kivityac1970f2012-10-03 16:22:53 +0200805static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200806{
807 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200808 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200810 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
811 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 MemoryRegionSection subsection = {
813 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200814 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200816 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200817
Avi Kivityf3705d52012-03-08 16:16:34 +0200818 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200819
Avi Kivityf3705d52012-03-08 16:16:34 +0200820 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200821 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200823 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200824 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200826 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200827 }
828 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200829 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200830 subpage_register(subpage, start, end, phys_section_add(section));
831}
832
833
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200834static void register_multipage(AddressSpaceDispatch *d,
835 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000836{
Avi Kivitya8170e52012-10-23 12:30:10 +0200837 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200838 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200839 uint64_t num_pages = int128_get64(int128_rshift(section->size,
840 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200841
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200842 assert(num_pages);
843 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000844}
845
Avi Kivityac1970f2012-10-03 16:22:53 +0200846static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200847{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200848 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200849 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200850 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200851 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200852
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200853 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
854 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
855 - now.offset_within_address_space;
856
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200857 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200858 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200859 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200861 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200862 while (int128_ne(remain.size, now.size)) {
863 remain.size = int128_sub(remain.size, now.size);
864 remain.offset_within_address_space += int128_get64(now.size);
865 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400866 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200867 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200868 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800869 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200870 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200871 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400872 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200873 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200874 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400875 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200876 }
877}
878
Sheng Yang62a27442010-01-26 19:21:16 +0800879void qemu_flush_coalesced_mmio_buffer(void)
880{
881 if (kvm_enabled())
882 kvm_flush_coalesced_mmio_buffer();
883}
884
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700885void qemu_mutex_lock_ramlist(void)
886{
887 qemu_mutex_lock(&ram_list.mutex);
888}
889
890void qemu_mutex_unlock_ramlist(void)
891{
892 qemu_mutex_unlock(&ram_list.mutex);
893}
894
Marcelo Tosattic9027602010-03-01 20:25:08 -0300895#if defined(__linux__) && !defined(TARGET_S390X)
896
897#include <sys/vfs.h>
898
899#define HUGETLBFS_MAGIC 0x958458f6
900
901static long gethugepagesize(const char *path)
902{
903 struct statfs fs;
904 int ret;
905
906 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900907 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300908 } while (ret != 0 && errno == EINTR);
909
910 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900911 perror(path);
912 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300913 }
914
915 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900916 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300917
918 return fs.f_bsize;
919}
920
Alex Williamson04b16652010-07-02 11:13:17 -0600921static void *file_ram_alloc(RAMBlock *block,
922 ram_addr_t memory,
923 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300924{
925 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500926 char *sanitized_name;
927 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300928 void *area;
929 int fd;
930#ifdef MAP_POPULATE
931 int flags;
932#endif
933 unsigned long hpagesize;
934
935 hpagesize = gethugepagesize(path);
936 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900937 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300938 }
939
940 if (memory < hpagesize) {
941 return NULL;
942 }
943
944 if (kvm_enabled() && !kvm_has_sync_mmu()) {
945 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
946 return NULL;
947 }
948
Peter Feiner8ca761f2013-03-04 13:54:25 -0500949 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
950 sanitized_name = g_strdup(block->mr->name);
951 for (c = sanitized_name; *c != '\0'; c++) {
952 if (*c == '/')
953 *c = '_';
954 }
955
956 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
957 sanitized_name);
958 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300959
960 fd = mkstemp(filename);
961 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900962 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100963 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900964 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300965 }
966 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100967 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300968
969 memory = (memory+hpagesize-1) & ~(hpagesize-1);
970
971 /*
972 * ftruncate is not supported by hugetlbfs in older
973 * hosts, so don't bother bailing out on errors.
974 * If anything goes wrong with it under other filesystems,
975 * mmap will fail.
976 */
977 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900978 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300979
980#ifdef MAP_POPULATE
981 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
982 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
983 * to sidestep this quirk.
984 */
985 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
986 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
987#else
988 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
989#endif
990 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900991 perror("file_ram_alloc: can't mmap RAM pages");
992 close(fd);
993 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300994 }
Alex Williamson04b16652010-07-02 11:13:17 -0600995 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300996 return area;
997}
998#endif
999
Alex Williamsond17b5282010-06-25 11:08:38 -06001000static ram_addr_t find_ram_offset(ram_addr_t size)
1001{
Alex Williamson04b16652010-07-02 11:13:17 -06001002 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001003 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001004
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001005 assert(size != 0); /* it would hand out same offset multiple times */
1006
Paolo Bonzinia3161032012-11-14 15:54:48 +01001007 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001008 return 0;
1009
Paolo Bonzinia3161032012-11-14 15:54:48 +01001010 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001011 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001012
1013 end = block->offset + block->length;
1014
Paolo Bonzinia3161032012-11-14 15:54:48 +01001015 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001016 if (next_block->offset >= end) {
1017 next = MIN(next, next_block->offset);
1018 }
1019 }
1020 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001021 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001022 mingap = next - end;
1023 }
1024 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001025
1026 if (offset == RAM_ADDR_MAX) {
1027 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1028 (uint64_t)size);
1029 abort();
1030 }
1031
Alex Williamson04b16652010-07-02 11:13:17 -06001032 return offset;
1033}
1034
Juan Quintela652d7ec2012-07-20 10:37:54 +02001035ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001036{
Alex Williamsond17b5282010-06-25 11:08:38 -06001037 RAMBlock *block;
1038 ram_addr_t last = 0;
1039
Paolo Bonzinia3161032012-11-14 15:54:48 +01001040 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001041 last = MAX(last, block->offset + block->length);
1042
1043 return last;
1044}
1045
Jason Baronddb97f12012-08-02 15:44:16 -04001046static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1047{
1048 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001049
1050 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001051 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1052 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001053 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1054 if (ret) {
1055 perror("qemu_madvise");
1056 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1057 "but dump_guest_core=off specified\n");
1058 }
1059 }
1060}
1061
Avi Kivityc5705a72011-12-20 15:59:12 +02001062void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063{
1064 RAMBlock *new_block, *block;
1065
Avi Kivityc5705a72011-12-20 15:59:12 +02001066 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001067 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001068 if (block->offset == addr) {
1069 new_block = block;
1070 break;
1071 }
1072 }
1073 assert(new_block);
1074 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001075
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001076 if (dev) {
1077 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078 if (id) {
1079 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001080 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001081 }
1082 }
1083 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1084
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001085 /* This assumes the iothread lock is taken here too. */
1086 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001087 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001088 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001089 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1090 new_block->idstr);
1091 abort();
1092 }
1093 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001094 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001095}
1096
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001097static int memory_try_enable_merging(void *addr, size_t len)
1098{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001099 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001100 /* disabled by the user */
1101 return 0;
1102 }
1103
1104 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1105}
1106
Avi Kivityc5705a72011-12-20 15:59:12 +02001107ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1108 MemoryRegion *mr)
1109{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001110 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001111
1112 size = TARGET_PAGE_ALIGN(size);
1113 new_block = g_malloc0(sizeof(*new_block));
Markus Armbruster3435f392013-07-31 15:11:07 +02001114 new_block->fd = -1;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001115
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001116 /* This assumes the iothread lock is taken here too. */
1117 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001118 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001119 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001120 if (host) {
1121 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001122 new_block->flags |= RAM_PREALLOC_MASK;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001123 } else if (xen_enabled()) {
1124 if (mem_path) {
1125 fprintf(stderr, "-mem-path not supported with Xen\n");
1126 exit(1);
1127 }
1128 xen_ram_alloc(new_block->offset, size, mr);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001129 } else {
1130 if (mem_path) {
1131#if defined (__linux__) && !defined(TARGET_S390X)
1132 new_block->host = file_ram_alloc(new_block, size, mem_path);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001133#else
1134 fprintf(stderr, "-mem-path option unsupported\n");
1135 exit(1);
1136#endif
Markus Armbruster0628c182013-07-31 15:11:06 +02001137 }
1138 if (!new_block->host) {
Markus Armbruster91138032013-07-31 15:11:08 +02001139 new_block->host = phys_mem_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001140 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001141 }
1142 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001143 new_block->length = size;
1144
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001145 /* Keep the list sorted from biggest to smallest block. */
1146 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1147 if (block->length < new_block->length) {
1148 break;
1149 }
1150 }
1151 if (block) {
1152 QTAILQ_INSERT_BEFORE(block, new_block, next);
1153 } else {
1154 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1155 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001156 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001157
Umesh Deshpandef798b072011-08-18 11:41:17 -07001158 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001159 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001160
Anthony Liguori7267c092011-08-20 22:09:37 -05001161 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001162 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001163 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1164 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001165 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001166
Jason Baronddb97f12012-08-02 15:44:16 -04001167 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001168 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001169
Cam Macdonell84b89d72010-07-26 18:10:57 -06001170 if (kvm_enabled())
1171 kvm_setup_guest_memory(new_block->host, size);
1172
1173 return new_block->offset;
1174}
1175
Avi Kivityc5705a72011-12-20 15:59:12 +02001176ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001177{
Avi Kivityc5705a72011-12-20 15:59:12 +02001178 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001179}
bellarde9a1ab12007-02-08 23:08:38 +00001180
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001181void qemu_ram_free_from_ptr(ram_addr_t addr)
1182{
1183 RAMBlock *block;
1184
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001185 /* This assumes the iothread lock is taken here too. */
1186 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001187 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001188 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001189 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001190 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001191 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001192 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001193 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001194 }
1195 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001196 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001197}
1198
Anthony Liguoric227f092009-10-01 16:12:16 -05001199void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001200{
Alex Williamson04b16652010-07-02 11:13:17 -06001201 RAMBlock *block;
1202
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001203 /* This assumes the iothread lock is taken here too. */
1204 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001205 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001206 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001207 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001208 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001209 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001210 if (block->flags & RAM_PREALLOC_MASK) {
1211 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001212 } else if (xen_enabled()) {
1213 xen_invalidate_map_cache_entry(block->host);
Markus Armbruster3435f392013-07-31 15:11:07 +02001214 } else if (block->fd >= 0) {
1215 munmap(block->host, block->length);
1216 close(block->fd);
Alex Williamson04b16652010-07-02 11:13:17 -06001217 } else {
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001218 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001219 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001220 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001221 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001222 }
1223 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001224 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001225
bellarde9a1ab12007-02-08 23:08:38 +00001226}
1227
Huang Yingcd19cfa2011-03-02 08:56:19 +01001228#ifndef _WIN32
1229void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1230{
1231 RAMBlock *block;
1232 ram_addr_t offset;
1233 int flags;
1234 void *area, *vaddr;
1235
Paolo Bonzinia3161032012-11-14 15:54:48 +01001236 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001237 offset = addr - block->offset;
1238 if (offset < block->length) {
1239 vaddr = block->host + offset;
1240 if (block->flags & RAM_PREALLOC_MASK) {
1241 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001242 } else if (xen_enabled()) {
1243 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001244 } else {
1245 flags = MAP_FIXED;
1246 munmap(vaddr, length);
Markus Armbruster3435f392013-07-31 15:11:07 +02001247 if (block->fd >= 0) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001248#ifdef MAP_POPULATE
Markus Armbruster3435f392013-07-31 15:11:07 +02001249 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1250 MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001251#else
Markus Armbruster3435f392013-07-31 15:11:07 +02001252 flags |= MAP_PRIVATE;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001253#endif
Markus Armbruster3435f392013-07-31 15:11:07 +02001254 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1255 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001256 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001257 /*
1258 * Remap needs to match alloc. Accelerators that
1259 * set phys_mem_alloc never remap. If they did,
1260 * we'd need a remap hook here.
1261 */
1262 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1263
Huang Yingcd19cfa2011-03-02 08:56:19 +01001264 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1265 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1266 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001267 }
1268 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001269 fprintf(stderr, "Could not remap addr: "
1270 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001271 length, addr);
1272 exit(1);
1273 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001274 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001275 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001276 }
1277 return;
1278 }
1279 }
1280}
1281#endif /* !_WIN32 */
1282
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001283static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001284{
pbrook94a6b542009-04-11 17:15:54 +00001285 RAMBlock *block;
1286
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001287 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001288 block = ram_list.mru_block;
1289 if (block && addr - block->offset < block->length) {
1290 goto found;
1291 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001292 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001293 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001294 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001295 }
pbrook94a6b542009-04-11 17:15:54 +00001296 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001297
1298 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1299 abort();
1300
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001301found:
1302 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001303 return block;
1304}
1305
1306/* Return a host pointer to ram allocated with qemu_ram_alloc.
1307 With the exception of the softmmu code in this file, this should
1308 only be used for local memory (e.g. video ram) that the device owns,
1309 and knows it isn't going to access beyond the end of the block.
1310
1311 It should not be used for general purpose DMA.
1312 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1313 */
1314void *qemu_get_ram_ptr(ram_addr_t addr)
1315{
1316 RAMBlock *block = qemu_get_ram_block(addr);
1317
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001318 if (xen_enabled()) {
1319 /* We need to check if the requested address is in the RAM
1320 * because we don't want to map the entire memory in QEMU.
1321 * In that case just map until the end of the page.
1322 */
1323 if (block->offset == 0) {
1324 return xen_map_cache(addr, 0, 0);
1325 } else if (block->host == NULL) {
1326 block->host =
1327 xen_map_cache(block->offset, block->length, 1);
1328 }
1329 }
1330 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001331}
1332
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001333/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1334 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1335 *
1336 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001337 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001338static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001339{
1340 RAMBlock *block;
1341
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001342 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001343 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001344 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001345 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001346 /* We need to check if the requested address is in the RAM
1347 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001348 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001349 */
1350 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001351 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001352 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001353 block->host =
1354 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001355 }
1356 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001357 return block->host + (addr - block->offset);
1358 }
1359 }
1360
1361 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1362 abort();
1363
1364 return NULL;
1365}
1366
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001367/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1368 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001369static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001370{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001371 if (*size == 0) {
1372 return NULL;
1373 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001374 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001375 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001376 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001377 RAMBlock *block;
1378
Paolo Bonzinia3161032012-11-14 15:54:48 +01001379 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001380 if (addr - block->offset < block->length) {
1381 if (addr - block->offset + *size > block->length)
1382 *size = block->length - addr + block->offset;
1383 return block->host + (addr - block->offset);
1384 }
1385 }
1386
1387 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1388 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001389 }
1390}
1391
Paolo Bonzini7443b432013-06-03 12:44:02 +02001392/* Some of the softmmu routines need to translate from a host pointer
1393 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001394MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001395{
pbrook94a6b542009-04-11 17:15:54 +00001396 RAMBlock *block;
1397 uint8_t *host = ptr;
1398
Jan Kiszka868bb332011-06-21 22:59:09 +02001399 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001400 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001401 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001402 }
1403
Paolo Bonzini23887b72013-05-06 14:28:39 +02001404 block = ram_list.mru_block;
1405 if (block && block->host && host - block->host < block->length) {
1406 goto found;
1407 }
1408
Paolo Bonzinia3161032012-11-14 15:54:48 +01001409 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001410 /* This case append when the block is not mapped. */
1411 if (block->host == NULL) {
1412 continue;
1413 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001414 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001415 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001416 }
pbrook94a6b542009-04-11 17:15:54 +00001417 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001418
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001419 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001420
1421found:
1422 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001423 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001424}
Alex Williamsonf471a172010-06-11 11:11:42 -06001425
Avi Kivitya8170e52012-10-23 12:30:10 +02001426static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001427 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001428{
bellard3a7d9292005-08-21 09:26:42 +00001429 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001430 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001431 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001432 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001433 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001434 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001435 switch (size) {
1436 case 1:
1437 stb_p(qemu_get_ram_ptr(ram_addr), val);
1438 break;
1439 case 2:
1440 stw_p(qemu_get_ram_ptr(ram_addr), val);
1441 break;
1442 case 4:
1443 stl_p(qemu_get_ram_ptr(ram_addr), val);
1444 break;
1445 default:
1446 abort();
1447 }
bellardf23db162005-08-21 19:12:28 +00001448 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001449 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001450 /* we remove the notdirty callback only if the code has been
1451 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001452 if (dirty_flags == 0xff) {
1453 CPUArchState *env = current_cpu->env_ptr;
1454 tlb_set_dirty(env, env->mem_io_vaddr);
1455 }
bellard1ccde1c2004-02-06 19:46:14 +00001456}
1457
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001458static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1459 unsigned size, bool is_write)
1460{
1461 return is_write;
1462}
1463
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001464static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001465 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001466 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001467 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001468};
1469
pbrook0f459d12008-06-09 00:20:13 +00001470/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001471static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001472{
Andreas Färber4917cf42013-05-27 05:17:50 +02001473 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001474 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001475 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001476 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001477 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001478
aliguori06d55cc2008-11-18 20:24:06 +00001479 if (env->watchpoint_hit) {
1480 /* We re-entered the check after replacing the TB. Now raise
1481 * the debug interrupt so that is will trigger after the
1482 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001483 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001484 return;
1485 }
pbrook2e70f6e2008-06-29 01:03:05 +00001486 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001487 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001488 if ((vaddr == (wp->vaddr & len_mask) ||
1489 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001490 wp->flags |= BP_WATCHPOINT_HIT;
1491 if (!env->watchpoint_hit) {
1492 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001493 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001494 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1495 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001496 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001497 } else {
1498 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1499 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001500 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001501 }
aliguori06d55cc2008-11-18 20:24:06 +00001502 }
aliguori6e140f22008-11-18 20:37:55 +00001503 } else {
1504 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001505 }
1506 }
1507}
1508
pbrook6658ffb2007-03-16 23:58:11 +00001509/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1510 so these check for a hit then pass through to the normal out-of-line
1511 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001512static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001513 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001514{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001515 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1516 switch (size) {
1517 case 1: return ldub_phys(addr);
1518 case 2: return lduw_phys(addr);
1519 case 4: return ldl_phys(addr);
1520 default: abort();
1521 }
pbrook6658ffb2007-03-16 23:58:11 +00001522}
1523
Avi Kivitya8170e52012-10-23 12:30:10 +02001524static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001525 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001526{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001527 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1528 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001529 case 1:
1530 stb_phys(addr, val);
1531 break;
1532 case 2:
1533 stw_phys(addr, val);
1534 break;
1535 case 4:
1536 stl_phys(addr, val);
1537 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001538 default: abort();
1539 }
pbrook6658ffb2007-03-16 23:58:11 +00001540}
1541
Avi Kivity1ec9b902012-01-02 12:47:48 +02001542static const MemoryRegionOps watch_mem_ops = {
1543 .read = watch_mem_read,
1544 .write = watch_mem_write,
1545 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001546};
pbrook6658ffb2007-03-16 23:58:11 +00001547
Avi Kivitya8170e52012-10-23 12:30:10 +02001548static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001549 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001550{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001551 subpage_t *subpage = opaque;
1552 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001553
blueswir1db7b5422007-05-26 17:36:03 +00001554#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001555 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1556 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001557#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001558 address_space_read(subpage->as, addr + subpage->base, buf, len);
1559 switch (len) {
1560 case 1:
1561 return ldub_p(buf);
1562 case 2:
1563 return lduw_p(buf);
1564 case 4:
1565 return ldl_p(buf);
1566 default:
1567 abort();
1568 }
blueswir1db7b5422007-05-26 17:36:03 +00001569}
1570
Avi Kivitya8170e52012-10-23 12:30:10 +02001571static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001572 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001573{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001574 subpage_t *subpage = opaque;
1575 uint8_t buf[4];
1576
blueswir1db7b5422007-05-26 17:36:03 +00001577#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001578 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001579 " value %"PRIx64"\n",
1580 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001581#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001582 switch (len) {
1583 case 1:
1584 stb_p(buf, value);
1585 break;
1586 case 2:
1587 stw_p(buf, value);
1588 break;
1589 case 4:
1590 stl_p(buf, value);
1591 break;
1592 default:
1593 abort();
1594 }
1595 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001596}
1597
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001598static bool subpage_accepts(void *opaque, hwaddr addr,
1599 unsigned size, bool is_write)
1600{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001601 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001602#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001603 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1604 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001605#endif
1606
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001607 return address_space_access_valid(subpage->as, addr + subpage->base,
1608 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001609}
1610
Avi Kivity70c68e42012-01-02 12:32:48 +02001611static const MemoryRegionOps subpage_ops = {
1612 .read = subpage_read,
1613 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001614 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001615 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001616};
1617
Anthony Liguoric227f092009-10-01 16:12:16 -05001618static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001619 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001620{
1621 int idx, eidx;
1622
1623 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1624 return -1;
1625 idx = SUBPAGE_IDX(start);
1626 eidx = SUBPAGE_IDX(end);
1627#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001628 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001629 mmio, start, end, idx, eidx, memory);
1630#endif
blueswir1db7b5422007-05-26 17:36:03 +00001631 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001632 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001633 }
1634
1635 return 0;
1636}
1637
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001638static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001639{
Anthony Liguoric227f092009-10-01 16:12:16 -05001640 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001641
Anthony Liguori7267c092011-08-20 22:09:37 -05001642 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001643
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001644 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001645 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001646 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001647 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001648 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001649#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001650 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1651 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001652#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001653 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001654
1655 return mmio;
1656}
1657
Avi Kivity5312bd82012-02-12 18:32:55 +02001658static uint16_t dummy_section(MemoryRegion *mr)
1659{
1660 MemoryRegionSection section = {
1661 .mr = mr,
1662 .offset_within_address_space = 0,
1663 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001664 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001665 };
1666
1667 return phys_section_add(&section);
1668}
1669
Avi Kivitya8170e52012-10-23 12:30:10 +02001670MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001671{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001672 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001673}
1674
Avi Kivitye9179ce2009-06-14 11:38:52 +03001675static void io_mem_init(void)
1676{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001677 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1678 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001679 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001680 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001681 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001682 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001683 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001684}
1685
Avi Kivityac1970f2012-10-03 16:22:53 +02001686static void mem_begin(MemoryListener *listener)
1687{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001688 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001689 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1690
1691 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1692 d->as = as;
1693 as->next_dispatch = d;
1694}
1695
1696static void mem_commit(MemoryListener *listener)
1697{
1698 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001699 AddressSpaceDispatch *cur = as->dispatch;
1700 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001701
Paolo Bonzini0475d942013-05-29 12:28:21 +02001702 next->nodes = next_map.nodes;
1703 next->sections = next_map.sections;
1704
1705 as->dispatch = next;
1706 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001707}
1708
Avi Kivity50c1e142012-02-08 21:36:02 +02001709static void core_begin(MemoryListener *listener)
1710{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001711 uint16_t n;
1712
Paolo Bonzini60926662013-05-29 12:30:26 +02001713 prev_map = g_new(PhysPageMap, 1);
1714 *prev_map = next_map;
1715
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001716 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001717 n = dummy_section(&io_mem_unassigned);
1718 assert(n == PHYS_SECTION_UNASSIGNED);
1719 n = dummy_section(&io_mem_notdirty);
1720 assert(n == PHYS_SECTION_NOTDIRTY);
1721 n = dummy_section(&io_mem_rom);
1722 assert(n == PHYS_SECTION_ROM);
1723 n = dummy_section(&io_mem_watch);
1724 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001725}
1726
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001727/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1728 * All AddressSpaceDispatch instances have switched to the next map.
1729 */
1730static void core_commit(MemoryListener *listener)
1731{
Paolo Bonzini60926662013-05-29 12:30:26 +02001732 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001733}
1734
Avi Kivity1d711482012-10-02 18:54:45 +02001735static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001736{
Andreas Färber182735e2013-05-29 22:29:20 +02001737 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001738
1739 /* since each CPU stores ram addresses in its TLB cache, we must
1740 reset the modified entries */
1741 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001742 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001743 CPUArchState *env = cpu->env_ptr;
1744
Avi Kivity117712c2012-02-12 21:23:17 +02001745 tlb_flush(env, 1);
1746 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001747}
1748
Avi Kivity93632742012-02-08 16:54:16 +02001749static void core_log_global_start(MemoryListener *listener)
1750{
1751 cpu_physical_memory_set_dirty_tracking(1);
1752}
1753
1754static void core_log_global_stop(MemoryListener *listener)
1755{
1756 cpu_physical_memory_set_dirty_tracking(0);
1757}
1758
Avi Kivity93632742012-02-08 16:54:16 +02001759static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001760 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001761 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001762 .log_global_start = core_log_global_start,
1763 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001764 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001765};
1766
Avi Kivity1d711482012-10-02 18:54:45 +02001767static MemoryListener tcg_memory_listener = {
1768 .commit = tcg_commit,
1769};
1770
Avi Kivityac1970f2012-10-03 16:22:53 +02001771void address_space_init_dispatch(AddressSpace *as)
1772{
Paolo Bonzini00752702013-05-29 12:13:54 +02001773 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001774 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001775 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001776 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001777 .region_add = mem_add,
1778 .region_nop = mem_add,
1779 .priority = 0,
1780 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001781 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001782}
1783
Avi Kivity83f3c252012-10-07 12:59:55 +02001784void address_space_destroy_dispatch(AddressSpace *as)
1785{
1786 AddressSpaceDispatch *d = as->dispatch;
1787
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001788 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001789 g_free(d);
1790 as->dispatch = NULL;
1791}
1792
Avi Kivity62152b82011-07-26 14:26:14 +03001793static void memory_map_init(void)
1794{
Anthony Liguori7267c092011-08-20 22:09:37 -05001795 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001796 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001797 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001798
Anthony Liguori7267c092011-08-20 22:09:37 -05001799 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001800 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1801 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001802 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001803
Avi Kivityf6790af2012-10-02 20:13:51 +02001804 memory_listener_register(&core_memory_listener, &address_space_memory);
liguang26416892013-09-04 14:37:33 +08001805 if (tcg_enabled()) {
1806 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1807 }
Avi Kivity62152b82011-07-26 14:26:14 +03001808}
1809
1810MemoryRegion *get_system_memory(void)
1811{
1812 return system_memory;
1813}
1814
Avi Kivity309cb472011-08-08 16:09:03 +03001815MemoryRegion *get_system_io(void)
1816{
1817 return system_io;
1818}
1819
pbrooke2eef172008-06-08 01:09:01 +00001820#endif /* !defined(CONFIG_USER_ONLY) */
1821
bellard13eb76e2004-01-24 15:23:36 +00001822/* physical memory access (slow version, mainly for debug) */
1823#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001824int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001825 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001826{
1827 int l, flags;
1828 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001829 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001830
1831 while (len > 0) {
1832 page = addr & TARGET_PAGE_MASK;
1833 l = (page + TARGET_PAGE_SIZE) - addr;
1834 if (l > len)
1835 l = len;
1836 flags = page_get_flags(page);
1837 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001838 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001839 if (is_write) {
1840 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001841 return -1;
bellard579a97f2007-11-11 14:26:47 +00001842 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001843 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001844 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001845 memcpy(p, buf, l);
1846 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001847 } else {
1848 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001849 return -1;
bellard579a97f2007-11-11 14:26:47 +00001850 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001851 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001852 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001853 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001854 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001855 }
1856 len -= l;
1857 buf += l;
1858 addr += l;
1859 }
Paul Brooka68fe892010-03-01 00:08:59 +00001860 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001861}
bellard8df1cd02005-01-28 22:37:22 +00001862
bellard13eb76e2004-01-24 15:23:36 +00001863#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001864
Avi Kivitya8170e52012-10-23 12:30:10 +02001865static void invalidate_and_set_dirty(hwaddr addr,
1866 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001867{
1868 if (!cpu_physical_memory_is_dirty(addr)) {
1869 /* invalidate code */
1870 tb_invalidate_phys_page_range(addr, addr + length, 0);
1871 /* set dirty bit */
1872 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1873 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001874 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001875}
1876
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001877static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1878{
1879 if (memory_region_is_ram(mr)) {
1880 return !(is_write && mr->readonly);
1881 }
1882 if (memory_region_is_romd(mr)) {
1883 return !is_write;
1884 }
1885
1886 return false;
1887}
1888
Richard Henderson23326162013-07-08 14:55:59 -07001889static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001890{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001891 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001892
1893 /* Regions are assumed to support 1-4 byte accesses unless
1894 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001895 if (access_size_max == 0) {
1896 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001897 }
Richard Henderson23326162013-07-08 14:55:59 -07001898
1899 /* Bound the maximum access by the alignment of the address. */
1900 if (!mr->ops->impl.unaligned) {
1901 unsigned align_size_max = addr & -addr;
1902 if (align_size_max != 0 && align_size_max < access_size_max) {
1903 access_size_max = align_size_max;
1904 }
1905 }
1906
1907 /* Don't attempt accesses larger than the maximum. */
1908 if (l > access_size_max) {
1909 l = access_size_max;
1910 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001911 if (l & (l - 1)) {
1912 l = 1 << (qemu_fls(l) - 1);
1913 }
Richard Henderson23326162013-07-08 14:55:59 -07001914
1915 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001916}
1917
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001918bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001919 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001920{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001921 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001922 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001923 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001924 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001925 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001926 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001927
bellard13eb76e2004-01-24 15:23:36 +00001928 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001929 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001930 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001931
bellard13eb76e2004-01-24 15:23:36 +00001932 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001933 if (!memory_access_is_direct(mr, is_write)) {
1934 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001935 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001936 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001937 switch (l) {
1938 case 8:
1939 /* 64 bit write access */
1940 val = ldq_p(buf);
1941 error |= io_mem_write(mr, addr1, val, 8);
1942 break;
1943 case 4:
bellard1c213d12005-09-03 10:49:04 +00001944 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001945 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001946 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001947 break;
1948 case 2:
bellard1c213d12005-09-03 10:49:04 +00001949 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001950 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001951 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001952 break;
1953 case 1:
bellard1c213d12005-09-03 10:49:04 +00001954 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001955 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001956 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001957 break;
1958 default:
1959 abort();
bellard13eb76e2004-01-24 15:23:36 +00001960 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001961 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001962 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001963 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001964 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001965 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001966 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001967 }
1968 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001969 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001970 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001971 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001972 switch (l) {
1973 case 8:
1974 /* 64 bit read access */
1975 error |= io_mem_read(mr, addr1, &val, 8);
1976 stq_p(buf, val);
1977 break;
1978 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001979 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001980 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001981 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001982 break;
1983 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001984 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001985 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001986 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001987 break;
1988 case 1:
bellard1c213d12005-09-03 10:49:04 +00001989 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001990 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001991 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001992 break;
1993 default:
1994 abort();
bellard13eb76e2004-01-24 15:23:36 +00001995 }
1996 } else {
1997 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001998 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001999 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002000 }
2001 }
2002 len -= l;
2003 buf += l;
2004 addr += l;
2005 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002006
2007 return error;
bellard13eb76e2004-01-24 15:23:36 +00002008}
bellard8df1cd02005-01-28 22:37:22 +00002009
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002010bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002011 const uint8_t *buf, int len)
2012{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002013 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002014}
2015
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002016bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002017{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002018 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002019}
2020
2021
Avi Kivitya8170e52012-10-23 12:30:10 +02002022void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002023 int len, int is_write)
2024{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002025 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002026}
2027
bellardd0ecd2a2006-04-23 17:14:48 +00002028/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002029void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002030 const uint8_t *buf, int len)
2031{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002032 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002033 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002034 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002035 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002036
bellardd0ecd2a2006-04-23 17:14:48 +00002037 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002038 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002039 mr = address_space_translate(&address_space_memory,
2040 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002041
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002042 if (!(memory_region_is_ram(mr) ||
2043 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002044 /* do nothing */
2045 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002046 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002047 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002048 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002049 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002050 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002051 }
2052 len -= l;
2053 buf += l;
2054 addr += l;
2055 }
2056}
2057
aliguori6d16c2f2009-01-22 16:59:11 +00002058typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002059 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002060 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002061 hwaddr addr;
2062 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002063} BounceBuffer;
2064
2065static BounceBuffer bounce;
2066
aliguoriba223c22009-01-22 16:59:16 +00002067typedef struct MapClient {
2068 void *opaque;
2069 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002070 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002071} MapClient;
2072
Blue Swirl72cf2d42009-09-12 07:36:22 +00002073static QLIST_HEAD(map_client_list, MapClient) map_client_list
2074 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002075
2076void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2077{
Anthony Liguori7267c092011-08-20 22:09:37 -05002078 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002079
2080 client->opaque = opaque;
2081 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002082 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002083 return client;
2084}
2085
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002086static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002087{
2088 MapClient *client = (MapClient *)_client;
2089
Blue Swirl72cf2d42009-09-12 07:36:22 +00002090 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002091 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002092}
2093
2094static void cpu_notify_map_clients(void)
2095{
2096 MapClient *client;
2097
Blue Swirl72cf2d42009-09-12 07:36:22 +00002098 while (!QLIST_EMPTY(&map_client_list)) {
2099 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002100 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002101 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002102 }
2103}
2104
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002105bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2106{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002107 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002108 hwaddr l, xlat;
2109
2110 while (len > 0) {
2111 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002112 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2113 if (!memory_access_is_direct(mr, is_write)) {
2114 l = memory_access_size(mr, l, addr);
2115 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002116 return false;
2117 }
2118 }
2119
2120 len -= l;
2121 addr += l;
2122 }
2123 return true;
2124}
2125
aliguori6d16c2f2009-01-22 16:59:11 +00002126/* Map a physical memory region into a host virtual address.
2127 * May map a subset of the requested range, given by and returned in *plen.
2128 * May return NULL if resources needed to perform the mapping are exhausted.
2129 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002130 * Use cpu_register_map_client() to know when retrying the map operation is
2131 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002132 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002133void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002134 hwaddr addr,
2135 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002136 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002137{
Avi Kivitya8170e52012-10-23 12:30:10 +02002138 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002139 hwaddr done = 0;
2140 hwaddr l, xlat, base;
2141 MemoryRegion *mr, *this_mr;
2142 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002143
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002144 if (len == 0) {
2145 return NULL;
2146 }
aliguori6d16c2f2009-01-22 16:59:11 +00002147
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002148 l = len;
2149 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2150 if (!memory_access_is_direct(mr, is_write)) {
2151 if (bounce.buffer) {
2152 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002153 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002154 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2155 bounce.addr = addr;
2156 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002157
2158 memory_region_ref(mr);
2159 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002160 if (!is_write) {
2161 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002162 }
aliguori6d16c2f2009-01-22 16:59:11 +00002163
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002164 *plen = l;
2165 return bounce.buffer;
2166 }
2167
2168 base = xlat;
2169 raddr = memory_region_get_ram_addr(mr);
2170
2171 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002172 len -= l;
2173 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002174 done += l;
2175 if (len == 0) {
2176 break;
2177 }
2178
2179 l = len;
2180 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2181 if (this_mr != mr || xlat != base + done) {
2182 break;
2183 }
aliguori6d16c2f2009-01-22 16:59:11 +00002184 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002185
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002186 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002187 *plen = done;
2188 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002189}
2190
Avi Kivityac1970f2012-10-03 16:22:53 +02002191/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002192 * Will also mark the memory as dirty if is_write == 1. access_len gives
2193 * the amount of memory that was actually read or written by the caller.
2194 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002195void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2196 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002197{
2198 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002199 MemoryRegion *mr;
2200 ram_addr_t addr1;
2201
2202 mr = qemu_ram_addr_from_host(buffer, &addr1);
2203 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002204 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002205 while (access_len) {
2206 unsigned l;
2207 l = TARGET_PAGE_SIZE;
2208 if (l > access_len)
2209 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002210 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002211 addr1 += l;
2212 access_len -= l;
2213 }
2214 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002215 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002216 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002217 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002218 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002219 return;
2220 }
2221 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002222 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002223 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002224 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002225 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002226 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002227 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002228}
bellardd0ecd2a2006-04-23 17:14:48 +00002229
Avi Kivitya8170e52012-10-23 12:30:10 +02002230void *cpu_physical_memory_map(hwaddr addr,
2231 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002232 int is_write)
2233{
2234 return address_space_map(&address_space_memory, addr, plen, is_write);
2235}
2236
Avi Kivitya8170e52012-10-23 12:30:10 +02002237void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2238 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002239{
2240 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2241}
2242
bellard8df1cd02005-01-28 22:37:22 +00002243/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002244static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002245 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002246{
bellard8df1cd02005-01-28 22:37:22 +00002247 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002248 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002249 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002250 hwaddr l = 4;
2251 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002252
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002253 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2254 false);
2255 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002256 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002257 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002258#if defined(TARGET_WORDS_BIGENDIAN)
2259 if (endian == DEVICE_LITTLE_ENDIAN) {
2260 val = bswap32(val);
2261 }
2262#else
2263 if (endian == DEVICE_BIG_ENDIAN) {
2264 val = bswap32(val);
2265 }
2266#endif
bellard8df1cd02005-01-28 22:37:22 +00002267 } else {
2268 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002269 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002270 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002271 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002272 switch (endian) {
2273 case DEVICE_LITTLE_ENDIAN:
2274 val = ldl_le_p(ptr);
2275 break;
2276 case DEVICE_BIG_ENDIAN:
2277 val = ldl_be_p(ptr);
2278 break;
2279 default:
2280 val = ldl_p(ptr);
2281 break;
2282 }
bellard8df1cd02005-01-28 22:37:22 +00002283 }
2284 return val;
2285}
2286
Avi Kivitya8170e52012-10-23 12:30:10 +02002287uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002288{
2289 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2290}
2291
Avi Kivitya8170e52012-10-23 12:30:10 +02002292uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002293{
2294 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2295}
2296
Avi Kivitya8170e52012-10-23 12:30:10 +02002297uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002298{
2299 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2300}
2301
bellard84b7b8e2005-11-28 21:19:04 +00002302/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002303static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002304 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002305{
bellard84b7b8e2005-11-28 21:19:04 +00002306 uint8_t *ptr;
2307 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002308 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002309 hwaddr l = 8;
2310 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002311
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002312 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2313 false);
2314 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002315 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002316 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002317#if defined(TARGET_WORDS_BIGENDIAN)
2318 if (endian == DEVICE_LITTLE_ENDIAN) {
2319 val = bswap64(val);
2320 }
2321#else
2322 if (endian == DEVICE_BIG_ENDIAN) {
2323 val = bswap64(val);
2324 }
2325#endif
bellard84b7b8e2005-11-28 21:19:04 +00002326 } else {
2327 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002328 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002329 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002330 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002331 switch (endian) {
2332 case DEVICE_LITTLE_ENDIAN:
2333 val = ldq_le_p(ptr);
2334 break;
2335 case DEVICE_BIG_ENDIAN:
2336 val = ldq_be_p(ptr);
2337 break;
2338 default:
2339 val = ldq_p(ptr);
2340 break;
2341 }
bellard84b7b8e2005-11-28 21:19:04 +00002342 }
2343 return val;
2344}
2345
Avi Kivitya8170e52012-10-23 12:30:10 +02002346uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002347{
2348 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2349}
2350
Avi Kivitya8170e52012-10-23 12:30:10 +02002351uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002352{
2353 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2354}
2355
Avi Kivitya8170e52012-10-23 12:30:10 +02002356uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002357{
2358 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2359}
2360
bellardaab33092005-10-30 20:48:42 +00002361/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002362uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002363{
2364 uint8_t val;
2365 cpu_physical_memory_read(addr, &val, 1);
2366 return val;
2367}
2368
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002369/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002370static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002371 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002372{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002373 uint8_t *ptr;
2374 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002375 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002376 hwaddr l = 2;
2377 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002378
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002379 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2380 false);
2381 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002382 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002383 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002384#if defined(TARGET_WORDS_BIGENDIAN)
2385 if (endian == DEVICE_LITTLE_ENDIAN) {
2386 val = bswap16(val);
2387 }
2388#else
2389 if (endian == DEVICE_BIG_ENDIAN) {
2390 val = bswap16(val);
2391 }
2392#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002393 } else {
2394 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002395 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002396 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002397 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002398 switch (endian) {
2399 case DEVICE_LITTLE_ENDIAN:
2400 val = lduw_le_p(ptr);
2401 break;
2402 case DEVICE_BIG_ENDIAN:
2403 val = lduw_be_p(ptr);
2404 break;
2405 default:
2406 val = lduw_p(ptr);
2407 break;
2408 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002409 }
2410 return val;
bellardaab33092005-10-30 20:48:42 +00002411}
2412
Avi Kivitya8170e52012-10-23 12:30:10 +02002413uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002414{
2415 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2416}
2417
Avi Kivitya8170e52012-10-23 12:30:10 +02002418uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002419{
2420 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2421}
2422
Avi Kivitya8170e52012-10-23 12:30:10 +02002423uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002424{
2425 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2426}
2427
bellard8df1cd02005-01-28 22:37:22 +00002428/* warning: addr must be aligned. The ram page is not masked as dirty
2429 and the code inside is not invalidated. It is useful if the dirty
2430 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002431void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002432{
bellard8df1cd02005-01-28 22:37:22 +00002433 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002434 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002435 hwaddr l = 4;
2436 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002437
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002438 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2439 true);
2440 if (l < 4 || !memory_access_is_direct(mr, true)) {
2441 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002442 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002443 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002444 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002445 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002446
2447 if (unlikely(in_migration)) {
2448 if (!cpu_physical_memory_is_dirty(addr1)) {
2449 /* invalidate code */
2450 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2451 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002452 cpu_physical_memory_set_dirty_flags(
2453 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002454 }
2455 }
bellard8df1cd02005-01-28 22:37:22 +00002456 }
2457}
2458
2459/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002460static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002461 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002462{
bellard8df1cd02005-01-28 22:37:22 +00002463 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002464 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002465 hwaddr l = 4;
2466 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002467
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002468 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2469 true);
2470 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002471#if defined(TARGET_WORDS_BIGENDIAN)
2472 if (endian == DEVICE_LITTLE_ENDIAN) {
2473 val = bswap32(val);
2474 }
2475#else
2476 if (endian == DEVICE_BIG_ENDIAN) {
2477 val = bswap32(val);
2478 }
2479#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002480 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002481 } else {
bellard8df1cd02005-01-28 22:37:22 +00002482 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002483 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002484 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002485 switch (endian) {
2486 case DEVICE_LITTLE_ENDIAN:
2487 stl_le_p(ptr, val);
2488 break;
2489 case DEVICE_BIG_ENDIAN:
2490 stl_be_p(ptr, val);
2491 break;
2492 default:
2493 stl_p(ptr, val);
2494 break;
2495 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002496 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002497 }
2498}
2499
Avi Kivitya8170e52012-10-23 12:30:10 +02002500void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002501{
2502 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2503}
2504
Avi Kivitya8170e52012-10-23 12:30:10 +02002505void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002506{
2507 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2508}
2509
Avi Kivitya8170e52012-10-23 12:30:10 +02002510void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002511{
2512 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2513}
2514
bellardaab33092005-10-30 20:48:42 +00002515/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002516void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002517{
2518 uint8_t v = val;
2519 cpu_physical_memory_write(addr, &v, 1);
2520}
2521
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002522/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002523static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002524 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002525{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002526 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002527 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002528 hwaddr l = 2;
2529 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002530
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002531 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2532 true);
2533 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002534#if defined(TARGET_WORDS_BIGENDIAN)
2535 if (endian == DEVICE_LITTLE_ENDIAN) {
2536 val = bswap16(val);
2537 }
2538#else
2539 if (endian == DEVICE_BIG_ENDIAN) {
2540 val = bswap16(val);
2541 }
2542#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002543 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002544 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002545 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002546 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002547 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002548 switch (endian) {
2549 case DEVICE_LITTLE_ENDIAN:
2550 stw_le_p(ptr, val);
2551 break;
2552 case DEVICE_BIG_ENDIAN:
2553 stw_be_p(ptr, val);
2554 break;
2555 default:
2556 stw_p(ptr, val);
2557 break;
2558 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002559 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002560 }
bellardaab33092005-10-30 20:48:42 +00002561}
2562
Avi Kivitya8170e52012-10-23 12:30:10 +02002563void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002564{
2565 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2566}
2567
Avi Kivitya8170e52012-10-23 12:30:10 +02002568void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002569{
2570 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2571}
2572
Avi Kivitya8170e52012-10-23 12:30:10 +02002573void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002574{
2575 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2576}
2577
bellardaab33092005-10-30 20:48:42 +00002578/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002579void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002580{
2581 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002582 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002583}
2584
Avi Kivitya8170e52012-10-23 12:30:10 +02002585void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002586{
2587 val = cpu_to_le64(val);
2588 cpu_physical_memory_write(addr, &val, 8);
2589}
2590
Avi Kivitya8170e52012-10-23 12:30:10 +02002591void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002592{
2593 val = cpu_to_be64(val);
2594 cpu_physical_memory_write(addr, &val, 8);
2595}
2596
aliguori5e2972f2009-03-28 17:51:36 +00002597/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002598int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002599 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002600{
2601 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002602 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002603 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002604
2605 while (len > 0) {
2606 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002607 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002608 /* if no physical page mapped, return an error */
2609 if (phys_addr == -1)
2610 return -1;
2611 l = (page + TARGET_PAGE_SIZE) - addr;
2612 if (l > len)
2613 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002614 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002615 if (is_write)
2616 cpu_physical_memory_write_rom(phys_addr, buf, l);
2617 else
aliguori5e2972f2009-03-28 17:51:36 +00002618 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002619 len -= l;
2620 buf += l;
2621 addr += l;
2622 }
2623 return 0;
2624}
Paul Brooka68fe892010-03-01 00:08:59 +00002625#endif
bellard13eb76e2004-01-24 15:23:36 +00002626
Blue Swirl8e4a4242013-01-06 18:30:17 +00002627#if !defined(CONFIG_USER_ONLY)
2628
2629/*
2630 * A helper function for the _utterly broken_ virtio device model to find out if
2631 * it's running on a big endian machine. Don't do this at home kids!
2632 */
2633bool virtio_is_big_endian(void);
2634bool virtio_is_big_endian(void)
2635{
2636#if defined(TARGET_WORDS_BIGENDIAN)
2637 return true;
2638#else
2639 return false;
2640#endif
2641}
2642
2643#endif
2644
Wen Congyang76f35532012-05-07 12:04:18 +08002645#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002646bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002647{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002648 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002649 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002650
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002651 mr = address_space_translate(&address_space_memory,
2652 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002653
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002654 return !(memory_region_is_ram(mr) ||
2655 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002656}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002657
2658void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2659{
2660 RAMBlock *block;
2661
2662 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2663 func(block->host, block->offset, block->length, opaque);
2664 }
2665}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002666#endif