blob: 030118e68edc8d4d1f83f46eaae032c87fe1d009 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färberbdc44642013-06-24 23:50:24 +020072struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färberbdc44642013-06-24 23:50:24 +0200354 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färberbdc44642013-06-24 23:50:24 +0200356 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200358 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Glauber Costa950f1472009-06-09 12:15:18 -0400360 }
361
Andreas Färberbdc44642013-06-24 23:50:24 +0200362 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400363}
364
Andreas Färber9349b4f2012-03-14 01:38:32 +0100365void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000366{
Andreas Färber9f09e182012-05-03 06:59:07 +0200367 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100368 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färberbdc44642013-06-24 23:50:24 +0200369 CPUState *some_cpu;
bellard6a00d602005-11-21 23:25:50 +0000370 int cpu_index;
371
pbrookc2764712009-03-07 15:24:59 +0000372#if defined(CONFIG_USER_ONLY)
373 cpu_list_lock();
374#endif
bellard6a00d602005-11-21 23:25:50 +0000375 cpu_index = 0;
Andreas Färberbdc44642013-06-24 23:50:24 +0200376 CPU_FOREACH(some_cpu) {
bellard6a00d602005-11-21 23:25:50 +0000377 cpu_index++;
378 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100379 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100380 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000381 QTAILQ_INIT(&env->breakpoints);
382 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100383#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200384 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100385#endif
Andreas Färberbdc44642013-06-24 23:50:24 +0200386 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000387#if defined(CONFIG_USER_ONLY)
388 cpu_list_unlock();
389#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200390 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
391 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
392 }
pbrookb3c77242008-06-30 16:31:04 +0000393#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600394 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000395 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100396 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200397 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000398#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100399 if (cc->vmsd != NULL) {
400 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
401 }
bellardfd6ce8f2003-05-14 19:00:11 +0000402}
403
bellard1fddef42005-04-17 19:16:13 +0000404#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000405#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200406static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000407{
408 tb_invalidate_phys_page_range(pc, pc + 1, 0);
409}
410#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200411static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400412{
Andreas Färber00b941e2013-06-29 18:55:54 +0200413 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400414 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400415}
bellardc27004e2005-01-03 23:35:10 +0000416#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000417#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000418
Paul Brookc527ee82010-03-01 03:31:14 +0000419#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100420void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000421
422{
423}
424
Andreas Färber9349b4f2012-03-14 01:38:32 +0100425int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000426 int flags, CPUWatchpoint **watchpoint)
427{
428 return -ENOSYS;
429}
430#else
pbrook6658ffb2007-03-16 23:58:11 +0000431/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100432int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000433 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000434{
aliguorib4051332008-11-18 20:14:20 +0000435 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000436 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000437
aliguorib4051332008-11-18 20:14:20 +0000438 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400439 if ((len & (len - 1)) || (addr & ~len_mask) ||
440 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000441 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
442 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
443 return -EINVAL;
444 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500445 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000446
aliguoria1d1bb32008-11-18 20:07:32 +0000447 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000448 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000449 wp->flags = flags;
450
aliguori2dc9f412008-11-18 20:56:59 +0000451 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000452 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000453 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000454 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000455 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000456
pbrook6658ffb2007-03-16 23:58:11 +0000457 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000458
459 if (watchpoint)
460 *watchpoint = wp;
461 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000462}
463
aliguoria1d1bb32008-11-18 20:07:32 +0000464/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100465int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000466 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000467{
aliguorib4051332008-11-18 20:14:20 +0000468 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000469 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000470
Blue Swirl72cf2d42009-09-12 07:36:22 +0000471 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000472 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000473 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000474 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000475 return 0;
476 }
477 }
aliguoria1d1bb32008-11-18 20:07:32 +0000478 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000479}
480
aliguoria1d1bb32008-11-18 20:07:32 +0000481/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100482void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000483{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000484 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000485
aliguoria1d1bb32008-11-18 20:07:32 +0000486 tlb_flush_page(env, watchpoint->vaddr);
487
Anthony Liguori7267c092011-08-20 22:09:37 -0500488 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000489}
490
aliguoria1d1bb32008-11-18 20:07:32 +0000491/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100492void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000493{
aliguoric0ce9982008-11-25 22:13:57 +0000494 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000495
Blue Swirl72cf2d42009-09-12 07:36:22 +0000496 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000497 if (wp->flags & mask)
498 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000499 }
aliguoria1d1bb32008-11-18 20:07:32 +0000500}
Paul Brookc527ee82010-03-01 03:31:14 +0000501#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000502
503/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100504int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000505 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000506{
bellard1fddef42005-04-17 19:16:13 +0000507#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000508 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000509
Anthony Liguori7267c092011-08-20 22:09:37 -0500510 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000511
512 bp->pc = pc;
513 bp->flags = flags;
514
aliguori2dc9f412008-11-18 20:56:59 +0000515 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200516 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000517 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200518 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000519 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200520 }
aliguoria1d1bb32008-11-18 20:07:32 +0000521
Andreas Färber00b941e2013-06-29 18:55:54 +0200522 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000523
Andreas Färber00b941e2013-06-29 18:55:54 +0200524 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000525 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200526 }
aliguoria1d1bb32008-11-18 20:07:32 +0000527 return 0;
528#else
529 return -ENOSYS;
530#endif
531}
532
533/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100534int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000535{
536#if defined(TARGET_HAS_ICE)
537 CPUBreakpoint *bp;
538
Blue Swirl72cf2d42009-09-12 07:36:22 +0000539 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000540 if (bp->pc == pc && bp->flags == flags) {
541 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000542 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000543 }
bellard4c3a88a2003-07-26 12:06:08 +0000544 }
aliguoria1d1bb32008-11-18 20:07:32 +0000545 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000546#else
aliguoria1d1bb32008-11-18 20:07:32 +0000547 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000548#endif
549}
550
aliguoria1d1bb32008-11-18 20:07:32 +0000551/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100552void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000553{
bellard1fddef42005-04-17 19:16:13 +0000554#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000555 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000556
Andreas Färber00b941e2013-06-29 18:55:54 +0200557 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000558
Anthony Liguori7267c092011-08-20 22:09:37 -0500559 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000560#endif
561}
562
563/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100564void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000565{
566#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000567 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000568
Blue Swirl72cf2d42009-09-12 07:36:22 +0000569 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000570 if (bp->flags & mask)
571 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000572 }
bellard4c3a88a2003-07-26 12:06:08 +0000573#endif
574}
575
bellardc33a3462003-07-29 20:50:33 +0000576/* enable or disable single step mode. EXCP_DEBUG is returned by the
577 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200578void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000579{
bellard1fddef42005-04-17 19:16:13 +0000580#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200581 if (cpu->singlestep_enabled != enabled) {
582 cpu->singlestep_enabled = enabled;
583 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200584 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200585 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100586 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000587 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200588 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000589 tb_flush(env);
590 }
bellardc33a3462003-07-29 20:50:33 +0000591 }
592#endif
593}
594
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000596{
Andreas Färber878096e2013-05-27 01:33:50 +0200597 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000598 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000600
601 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000602 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200611 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000612 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000613 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000614 }
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000616 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
bellard75012672003-06-21 13:11:07 +0000625 abort();
626}
627
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000629{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000631#if defined(TARGET_HAS_ICE)
632 CPUBreakpoint *bp;
633 CPUWatchpoint *wp;
634#endif
635
Alexander Grafb24c8822013-07-06 14:17:51 +0200636 /* Reset non arch specific state */
637 cpu_reset(ENV_GET_CPU(new_env));
638
639 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100640 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000641
aliguori5a38f082009-01-15 20:16:51 +0000642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
thsc5be9f02007-02-28 20:20:53 +0000657 return new_env;
658}
659
bellard01243112004-01-04 15:48:17 +0000660#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000663{
Juan Quintelad24981d2012-05-22 00:42:40 +0200664 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000665
bellard1ccde1c2004-02-06 19:46:14 +0000666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200669 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000670 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000672 != (end - 1) - start) {
673 abort();
674 }
Blue Swirle5548612012-04-21 13:08:33 +0000675 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200676
677}
678
679/* Note: start and end must be within the same ram block. */
680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
681 int dirty_flags)
682{
683 uintptr_t length;
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
692
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
695 }
bellard1ccde1c2004-02-06 19:46:14 +0000696}
697
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000698static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000699{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200700 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000701 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200702 return ret;
aliguori74576192008-10-06 14:02:03 +0000703}
704
Avi Kivitya8170e52012-10-23 12:30:10 +0200705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000711{
Avi Kivitya8170e52012-10-23 12:30:10 +0200712 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000713 CPUWatchpoint *wp;
714
Blue Swirlcc5bea62012-04-14 14:56:48 +0000715 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000719 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200720 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000721 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200722 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000723 }
724 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200725 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif /* defined(CONFIG_USER_ONLY) */
745
pbrooke2eef172008-06-08 01:09:01 +0000746#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000747
Anthony Liguoric227f092009-10-01 16:12:16 -0500748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200749 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivity5312bd82012-02-12 18:32:55 +0200752static uint16_t phys_section_add(MemoryRegionSection *section)
753{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200754 /* The physical section number is ORed with a page-aligned
755 * pointer to produce the iotlb entries. Thus it should
756 * never overflow into the page-aligned value.
757 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200758 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200759
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200760 if (next_map.sections_nb == next_map.sections_nb_alloc) {
761 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
762 16);
763 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
764 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200765 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200766 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200767 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200768 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200769}
770
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200771static void phys_section_destroy(MemoryRegion *mr)
772{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200773 memory_region_unref(mr);
774
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200775 if (mr->subpage) {
776 subpage_t *subpage = container_of(mr, subpage_t, iomem);
777 memory_region_destroy(&subpage->iomem);
778 g_free(subpage);
779 }
780}
781
Paolo Bonzini60926662013-05-29 12:30:26 +0200782static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200783{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200784 while (map->sections_nb > 0) {
785 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200786 phys_section_destroy(section->mr);
787 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200788 g_free(map->sections);
789 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200790 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200791}
792
Avi Kivityac1970f2012-10-03 16:22:53 +0200793static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200794{
795 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200796 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200797 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200798 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
799 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800 MemoryRegionSection subsection = {
801 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200802 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200804 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200805
Avi Kivityf3705d52012-03-08 16:16:34 +0200806 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200807
Avi Kivityf3705d52012-03-08 16:16:34 +0200808 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200809 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200810 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200811 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200812 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200813 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200814 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 }
816 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200817 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818 subpage_register(subpage, start, end, phys_section_add(section));
819}
820
821
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200822static void register_multipage(AddressSpaceDispatch *d,
823 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000824{
Avi Kivitya8170e52012-10-23 12:30:10 +0200825 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200826 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200827 uint64_t num_pages = int128_get64(int128_rshift(section->size,
828 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200829
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200830 assert(num_pages);
831 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000832}
833
Avi Kivityac1970f2012-10-03 16:22:53 +0200834static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200835{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200836 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200837 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200838 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200839 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200840
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200841 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
842 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
843 - now.offset_within_address_space;
844
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200845 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200846 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200847 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200848 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200849 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 while (int128_ne(remain.size, now.size)) {
851 remain.size = int128_sub(remain.size, now.size);
852 remain.offset_within_address_space += int128_get64(now.size);
853 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400854 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200855 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200856 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +0800857 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200858 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200859 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400860 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200861 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200862 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400863 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200864 }
865}
866
Sheng Yang62a27442010-01-26 19:21:16 +0800867void qemu_flush_coalesced_mmio_buffer(void)
868{
869 if (kvm_enabled())
870 kvm_flush_coalesced_mmio_buffer();
871}
872
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700873void qemu_mutex_lock_ramlist(void)
874{
875 qemu_mutex_lock(&ram_list.mutex);
876}
877
878void qemu_mutex_unlock_ramlist(void)
879{
880 qemu_mutex_unlock(&ram_list.mutex);
881}
882
Marcelo Tosattic9027602010-03-01 20:25:08 -0300883#if defined(__linux__) && !defined(TARGET_S390X)
884
885#include <sys/vfs.h>
886
887#define HUGETLBFS_MAGIC 0x958458f6
888
889static long gethugepagesize(const char *path)
890{
891 struct statfs fs;
892 int ret;
893
894 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900895 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300896 } while (ret != 0 && errno == EINTR);
897
898 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900899 perror(path);
900 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300901 }
902
903 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900904 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300905
906 return fs.f_bsize;
907}
908
Alex Williamson04b16652010-07-02 11:13:17 -0600909static void *file_ram_alloc(RAMBlock *block,
910 ram_addr_t memory,
911 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300912{
913 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500914 char *sanitized_name;
915 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300916 void *area;
917 int fd;
918#ifdef MAP_POPULATE
919 int flags;
920#endif
921 unsigned long hpagesize;
922
923 hpagesize = gethugepagesize(path);
924 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900925 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300926 }
927
928 if (memory < hpagesize) {
929 return NULL;
930 }
931
932 if (kvm_enabled() && !kvm_has_sync_mmu()) {
933 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
934 return NULL;
935 }
936
Peter Feiner8ca761f2013-03-04 13:54:25 -0500937 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
938 sanitized_name = g_strdup(block->mr->name);
939 for (c = sanitized_name; *c != '\0'; c++) {
940 if (*c == '/')
941 *c = '_';
942 }
943
944 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
945 sanitized_name);
946 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300947
948 fd = mkstemp(filename);
949 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900950 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100951 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900952 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300953 }
954 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100955 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300956
957 memory = (memory+hpagesize-1) & ~(hpagesize-1);
958
959 /*
960 * ftruncate is not supported by hugetlbfs in older
961 * hosts, so don't bother bailing out on errors.
962 * If anything goes wrong with it under other filesystems,
963 * mmap will fail.
964 */
965 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900966 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300967
968#ifdef MAP_POPULATE
969 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
970 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
971 * to sidestep this quirk.
972 */
973 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
974 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
975#else
976 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
977#endif
978 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900979 perror("file_ram_alloc: can't mmap RAM pages");
980 close(fd);
981 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982 }
Alex Williamson04b16652010-07-02 11:13:17 -0600983 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300984 return area;
985}
986#endif
987
Alex Williamsond17b5282010-06-25 11:08:38 -0600988static ram_addr_t find_ram_offset(ram_addr_t size)
989{
Alex Williamson04b16652010-07-02 11:13:17 -0600990 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600991 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600992
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100993 assert(size != 0); /* it would hand out same offset multiple times */
994
Paolo Bonzinia3161032012-11-14 15:54:48 +0100995 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600996 return 0;
997
Paolo Bonzinia3161032012-11-14 15:54:48 +0100998 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +0000999 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001000
1001 end = block->offset + block->length;
1002
Paolo Bonzinia3161032012-11-14 15:54:48 +01001003 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001004 if (next_block->offset >= end) {
1005 next = MIN(next, next_block->offset);
1006 }
1007 }
1008 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001009 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001010 mingap = next - end;
1011 }
1012 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001013
1014 if (offset == RAM_ADDR_MAX) {
1015 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1016 (uint64_t)size);
1017 abort();
1018 }
1019
Alex Williamson04b16652010-07-02 11:13:17 -06001020 return offset;
1021}
1022
Juan Quintela652d7ec2012-07-20 10:37:54 +02001023ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001024{
Alex Williamsond17b5282010-06-25 11:08:38 -06001025 RAMBlock *block;
1026 ram_addr_t last = 0;
1027
Paolo Bonzinia3161032012-11-14 15:54:48 +01001028 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001029 last = MAX(last, block->offset + block->length);
1030
1031 return last;
1032}
1033
Jason Baronddb97f12012-08-02 15:44:16 -04001034static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1035{
1036 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001037
1038 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001039 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1040 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001041 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1042 if (ret) {
1043 perror("qemu_madvise");
1044 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1045 "but dump_guest_core=off specified\n");
1046 }
1047 }
1048}
1049
Avi Kivityc5705a72011-12-20 15:59:12 +02001050void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001051{
1052 RAMBlock *new_block, *block;
1053
Avi Kivityc5705a72011-12-20 15:59:12 +02001054 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001055 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001056 if (block->offset == addr) {
1057 new_block = block;
1058 break;
1059 }
1060 }
1061 assert(new_block);
1062 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001064 if (dev) {
1065 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066 if (id) {
1067 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001068 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001069 }
1070 }
1071 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1072
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001073 /* This assumes the iothread lock is taken here too. */
1074 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001075 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001076 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001077 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1078 new_block->idstr);
1079 abort();
1080 }
1081 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001082 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001083}
1084
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001085static int memory_try_enable_merging(void *addr, size_t len)
1086{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001087 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001088 /* disabled by the user */
1089 return 0;
1090 }
1091
1092 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1093}
1094
Avi Kivityc5705a72011-12-20 15:59:12 +02001095ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1096 MemoryRegion *mr)
1097{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001098 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001099
1100 size = TARGET_PAGE_ALIGN(size);
1101 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001102
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001103 /* This assumes the iothread lock is taken here too. */
1104 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001105 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001106 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001107 if (host) {
1108 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001109 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001110 } else {
1111 if (mem_path) {
1112#if defined (__linux__) && !defined(TARGET_S390X)
1113 new_block->host = file_ram_alloc(new_block, size, mem_path);
1114 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001115 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001116 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001117 }
1118#else
1119 fprintf(stderr, "-mem-path option unsupported\n");
1120 exit(1);
1121#endif
1122 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001123 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001124 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001125 } else if (kvm_enabled()) {
1126 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001127 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001128 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001129 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001130 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001131 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001132 }
1133 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001134 new_block->length = size;
1135
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001136 /* Keep the list sorted from biggest to smallest block. */
1137 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1138 if (block->length < new_block->length) {
1139 break;
1140 }
1141 }
1142 if (block) {
1143 QTAILQ_INSERT_BEFORE(block, new_block, next);
1144 } else {
1145 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1146 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001147 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001148
Umesh Deshpandef798b072011-08-18 11:41:17 -07001149 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001150 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001151
Anthony Liguori7267c092011-08-20 22:09:37 -05001152 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001153 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001154 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1155 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001156 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001157
Jason Baronddb97f12012-08-02 15:44:16 -04001158 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001159 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001160
Cam Macdonell84b89d72010-07-26 18:10:57 -06001161 if (kvm_enabled())
1162 kvm_setup_guest_memory(new_block->host, size);
1163
1164 return new_block->offset;
1165}
1166
Avi Kivityc5705a72011-12-20 15:59:12 +02001167ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001168{
Avi Kivityc5705a72011-12-20 15:59:12 +02001169 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001170}
bellarde9a1ab12007-02-08 23:08:38 +00001171
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001172void qemu_ram_free_from_ptr(ram_addr_t addr)
1173{
1174 RAMBlock *block;
1175
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001176 /* This assumes the iothread lock is taken here too. */
1177 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001178 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001179 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001180 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001181 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001182 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001183 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001184 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001185 }
1186 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001187 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001188}
1189
Anthony Liguoric227f092009-10-01 16:12:16 -05001190void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001191{
Alex Williamson04b16652010-07-02 11:13:17 -06001192 RAMBlock *block;
1193
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001194 /* This assumes the iothread lock is taken here too. */
1195 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001196 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001197 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001198 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001199 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001200 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001201 if (block->flags & RAM_PREALLOC_MASK) {
1202 ;
1203 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001204#if defined (__linux__) && !defined(TARGET_S390X)
1205 if (block->fd) {
1206 munmap(block->host, block->length);
1207 close(block->fd);
1208 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001209 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001210 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001211#else
1212 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001213#endif
1214 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001215 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001216 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001217 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001218 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001219 }
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001221 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001222 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001223 }
1224 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001225 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001226
bellarde9a1ab12007-02-08 23:08:38 +00001227}
1228
Huang Yingcd19cfa2011-03-02 08:56:19 +01001229#ifndef _WIN32
1230void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1231{
1232 RAMBlock *block;
1233 ram_addr_t offset;
1234 int flags;
1235 void *area, *vaddr;
1236
Paolo Bonzinia3161032012-11-14 15:54:48 +01001237 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001238 offset = addr - block->offset;
1239 if (offset < block->length) {
1240 vaddr = block->host + offset;
1241 if (block->flags & RAM_PREALLOC_MASK) {
1242 ;
1243 } else {
1244 flags = MAP_FIXED;
1245 munmap(vaddr, length);
1246 if (mem_path) {
1247#if defined(__linux__) && !defined(TARGET_S390X)
1248 if (block->fd) {
1249#ifdef MAP_POPULATE
1250 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1251 MAP_PRIVATE;
1252#else
1253 flags |= MAP_PRIVATE;
1254#endif
1255 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1256 flags, block->fd, offset);
1257 } else {
1258 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1259 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1260 flags, -1, 0);
1261 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001262#else
1263 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001264#endif
1265 } else {
1266#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1267 flags |= MAP_SHARED | MAP_ANONYMOUS;
1268 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1269 flags, -1, 0);
1270#else
1271 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1272 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1273 flags, -1, 0);
1274#endif
1275 }
1276 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001277 fprintf(stderr, "Could not remap addr: "
1278 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001279 length, addr);
1280 exit(1);
1281 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001282 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001283 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001284 }
1285 return;
1286 }
1287 }
1288}
1289#endif /* !_WIN32 */
1290
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001291static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001292{
pbrook94a6b542009-04-11 17:15:54 +00001293 RAMBlock *block;
1294
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001295 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001296 block = ram_list.mru_block;
1297 if (block && addr - block->offset < block->length) {
1298 goto found;
1299 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001300 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001301 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001302 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001303 }
pbrook94a6b542009-04-11 17:15:54 +00001304 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001305
1306 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1307 abort();
1308
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001309found:
1310 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001311 return block;
1312}
1313
1314/* Return a host pointer to ram allocated with qemu_ram_alloc.
1315 With the exception of the softmmu code in this file, this should
1316 only be used for local memory (e.g. video ram) that the device owns,
1317 and knows it isn't going to access beyond the end of the block.
1318
1319 It should not be used for general purpose DMA.
1320 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1321 */
1322void *qemu_get_ram_ptr(ram_addr_t addr)
1323{
1324 RAMBlock *block = qemu_get_ram_block(addr);
1325
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001326 if (xen_enabled()) {
1327 /* We need to check if the requested address is in the RAM
1328 * because we don't want to map the entire memory in QEMU.
1329 * In that case just map until the end of the page.
1330 */
1331 if (block->offset == 0) {
1332 return xen_map_cache(addr, 0, 0);
1333 } else if (block->host == NULL) {
1334 block->host =
1335 xen_map_cache(block->offset, block->length, 1);
1336 }
1337 }
1338 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001339}
1340
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001341/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1342 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1343 *
1344 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001345 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001346static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001347{
1348 RAMBlock *block;
1349
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001350 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001351 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001352 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001353 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001354 /* We need to check if the requested address is in the RAM
1355 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001356 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001357 */
1358 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001359 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001360 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001361 block->host =
1362 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001363 }
1364 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001365 return block->host + (addr - block->offset);
1366 }
1367 }
1368
1369 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1370 abort();
1371
1372 return NULL;
1373}
1374
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001375/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1376 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001377static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001378{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001379 if (*size == 0) {
1380 return NULL;
1381 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001382 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001383 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001384 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001385 RAMBlock *block;
1386
Paolo Bonzinia3161032012-11-14 15:54:48 +01001387 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001388 if (addr - block->offset < block->length) {
1389 if (addr - block->offset + *size > block->length)
1390 *size = block->length - addr + block->offset;
1391 return block->host + (addr - block->offset);
1392 }
1393 }
1394
1395 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1396 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001397 }
1398}
1399
Paolo Bonzini7443b432013-06-03 12:44:02 +02001400/* Some of the softmmu routines need to translate from a host pointer
1401 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001402MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001403{
pbrook94a6b542009-04-11 17:15:54 +00001404 RAMBlock *block;
1405 uint8_t *host = ptr;
1406
Jan Kiszka868bb332011-06-21 22:59:09 +02001407 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001408 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001409 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001410 }
1411
Paolo Bonzini23887b72013-05-06 14:28:39 +02001412 block = ram_list.mru_block;
1413 if (block && block->host && host - block->host < block->length) {
1414 goto found;
1415 }
1416
Paolo Bonzinia3161032012-11-14 15:54:48 +01001417 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001418 /* This case append when the block is not mapped. */
1419 if (block->host == NULL) {
1420 continue;
1421 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001422 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001423 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001424 }
pbrook94a6b542009-04-11 17:15:54 +00001425 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001426
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001427 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001428
1429found:
1430 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001431 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001432}
Alex Williamsonf471a172010-06-11 11:11:42 -06001433
Avi Kivitya8170e52012-10-23 12:30:10 +02001434static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001435 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001436{
bellard3a7d9292005-08-21 09:26:42 +00001437 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001438 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001439 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001440 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001441 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001442 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001443 switch (size) {
1444 case 1:
1445 stb_p(qemu_get_ram_ptr(ram_addr), val);
1446 break;
1447 case 2:
1448 stw_p(qemu_get_ram_ptr(ram_addr), val);
1449 break;
1450 case 4:
1451 stl_p(qemu_get_ram_ptr(ram_addr), val);
1452 break;
1453 default:
1454 abort();
1455 }
bellardf23db162005-08-21 19:12:28 +00001456 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001457 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001458 /* we remove the notdirty callback only if the code has been
1459 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001460 if (dirty_flags == 0xff) {
1461 CPUArchState *env = current_cpu->env_ptr;
1462 tlb_set_dirty(env, env->mem_io_vaddr);
1463 }
bellard1ccde1c2004-02-06 19:46:14 +00001464}
1465
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001466static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1467 unsigned size, bool is_write)
1468{
1469 return is_write;
1470}
1471
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001472static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001473 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001474 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001475 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001476};
1477
pbrook0f459d12008-06-09 00:20:13 +00001478/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001479static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001480{
Andreas Färber4917cf42013-05-27 05:17:50 +02001481 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001482 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001483 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001484 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001485 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001486
aliguori06d55cc2008-11-18 20:24:06 +00001487 if (env->watchpoint_hit) {
1488 /* We re-entered the check after replacing the TB. Now raise
1489 * the debug interrupt so that is will trigger after the
1490 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001491 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001492 return;
1493 }
pbrook2e70f6e2008-06-29 01:03:05 +00001494 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001495 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001496 if ((vaddr == (wp->vaddr & len_mask) ||
1497 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001498 wp->flags |= BP_WATCHPOINT_HIT;
1499 if (!env->watchpoint_hit) {
1500 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001501 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001502 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1503 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001504 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001505 } else {
1506 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1507 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001508 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001509 }
aliguori06d55cc2008-11-18 20:24:06 +00001510 }
aliguori6e140f22008-11-18 20:37:55 +00001511 } else {
1512 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001513 }
1514 }
1515}
1516
pbrook6658ffb2007-03-16 23:58:11 +00001517/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1518 so these check for a hit then pass through to the normal out-of-line
1519 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001520static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001521 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001522{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001523 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1524 switch (size) {
1525 case 1: return ldub_phys(addr);
1526 case 2: return lduw_phys(addr);
1527 case 4: return ldl_phys(addr);
1528 default: abort();
1529 }
pbrook6658ffb2007-03-16 23:58:11 +00001530}
1531
Avi Kivitya8170e52012-10-23 12:30:10 +02001532static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001533 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001534{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001535 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1536 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001537 case 1:
1538 stb_phys(addr, val);
1539 break;
1540 case 2:
1541 stw_phys(addr, val);
1542 break;
1543 case 4:
1544 stl_phys(addr, val);
1545 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001546 default: abort();
1547 }
pbrook6658ffb2007-03-16 23:58:11 +00001548}
1549
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550static const MemoryRegionOps watch_mem_ops = {
1551 .read = watch_mem_read,
1552 .write = watch_mem_write,
1553 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001554};
pbrook6658ffb2007-03-16 23:58:11 +00001555
Avi Kivitya8170e52012-10-23 12:30:10 +02001556static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001557 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001558{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001559 subpage_t *subpage = opaque;
1560 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001561
blueswir1db7b5422007-05-26 17:36:03 +00001562#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001563 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1564 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001565#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001566 address_space_read(subpage->as, addr + subpage->base, buf, len);
1567 switch (len) {
1568 case 1:
1569 return ldub_p(buf);
1570 case 2:
1571 return lduw_p(buf);
1572 case 4:
1573 return ldl_p(buf);
1574 default:
1575 abort();
1576 }
blueswir1db7b5422007-05-26 17:36:03 +00001577}
1578
Avi Kivitya8170e52012-10-23 12:30:10 +02001579static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001580 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001581{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001582 subpage_t *subpage = opaque;
1583 uint8_t buf[4];
1584
blueswir1db7b5422007-05-26 17:36:03 +00001585#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001586 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001587 " value %"PRIx64"\n",
1588 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001589#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001590 switch (len) {
1591 case 1:
1592 stb_p(buf, value);
1593 break;
1594 case 2:
1595 stw_p(buf, value);
1596 break;
1597 case 4:
1598 stl_p(buf, value);
1599 break;
1600 default:
1601 abort();
1602 }
1603 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001604}
1605
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001606static bool subpage_accepts(void *opaque, hwaddr addr,
1607 unsigned size, bool is_write)
1608{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001609 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001610#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001611 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1612 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001613#endif
1614
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001615 return address_space_access_valid(subpage->as, addr + subpage->base,
1616 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001617}
1618
Avi Kivity70c68e42012-01-02 12:32:48 +02001619static const MemoryRegionOps subpage_ops = {
1620 .read = subpage_read,
1621 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001622 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001623 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001624};
1625
Anthony Liguoric227f092009-10-01 16:12:16 -05001626static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001627 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001628{
1629 int idx, eidx;
1630
1631 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1632 return -1;
1633 idx = SUBPAGE_IDX(start);
1634 eidx = SUBPAGE_IDX(end);
1635#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001636 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001637 mmio, start, end, idx, eidx, memory);
1638#endif
blueswir1db7b5422007-05-26 17:36:03 +00001639 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001640 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001641 }
1642
1643 return 0;
1644}
1645
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001646static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001647{
Anthony Liguoric227f092009-10-01 16:12:16 -05001648 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001649
Anthony Liguori7267c092011-08-20 22:09:37 -05001650 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001651
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001652 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001653 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001654 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001655 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001656 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001657#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001658 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1659 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001660#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001661 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001662
1663 return mmio;
1664}
1665
Avi Kivity5312bd82012-02-12 18:32:55 +02001666static uint16_t dummy_section(MemoryRegion *mr)
1667{
1668 MemoryRegionSection section = {
1669 .mr = mr,
1670 .offset_within_address_space = 0,
1671 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001672 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001673 };
1674
1675 return phys_section_add(&section);
1676}
1677
Avi Kivitya8170e52012-10-23 12:30:10 +02001678MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001679{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001680 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001681}
1682
Avi Kivitye9179ce2009-06-14 11:38:52 +03001683static void io_mem_init(void)
1684{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001685 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1686 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001687 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001688 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001689 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001690 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001691 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001692}
1693
Avi Kivityac1970f2012-10-03 16:22:53 +02001694static void mem_begin(MemoryListener *listener)
1695{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001696 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001697 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1698
1699 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1700 d->as = as;
1701 as->next_dispatch = d;
1702}
1703
1704static void mem_commit(MemoryListener *listener)
1705{
1706 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001707 AddressSpaceDispatch *cur = as->dispatch;
1708 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001709
Paolo Bonzini0475d942013-05-29 12:28:21 +02001710 next->nodes = next_map.nodes;
1711 next->sections = next_map.sections;
1712
1713 as->dispatch = next;
1714 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001715}
1716
Avi Kivity50c1e142012-02-08 21:36:02 +02001717static void core_begin(MemoryListener *listener)
1718{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001719 uint16_t n;
1720
Paolo Bonzini60926662013-05-29 12:30:26 +02001721 prev_map = g_new(PhysPageMap, 1);
1722 *prev_map = next_map;
1723
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001724 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001725 n = dummy_section(&io_mem_unassigned);
1726 assert(n == PHYS_SECTION_UNASSIGNED);
1727 n = dummy_section(&io_mem_notdirty);
1728 assert(n == PHYS_SECTION_NOTDIRTY);
1729 n = dummy_section(&io_mem_rom);
1730 assert(n == PHYS_SECTION_ROM);
1731 n = dummy_section(&io_mem_watch);
1732 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001733}
1734
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001735/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1736 * All AddressSpaceDispatch instances have switched to the next map.
1737 */
1738static void core_commit(MemoryListener *listener)
1739{
Paolo Bonzini60926662013-05-29 12:30:26 +02001740 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001741}
1742
Avi Kivity1d711482012-10-02 18:54:45 +02001743static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001744{
Andreas Färber182735e2013-05-29 22:29:20 +02001745 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001746
1747 /* since each CPU stores ram addresses in its TLB cache, we must
1748 reset the modified entries */
1749 /* XXX: slow ! */
Andreas Färberbdc44642013-06-24 23:50:24 +02001750 CPU_FOREACH(cpu) {
Andreas Färber182735e2013-05-29 22:29:20 +02001751 CPUArchState *env = cpu->env_ptr;
1752
Avi Kivity117712c2012-02-12 21:23:17 +02001753 tlb_flush(env, 1);
1754 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001755}
1756
Avi Kivity93632742012-02-08 16:54:16 +02001757static void core_log_global_start(MemoryListener *listener)
1758{
1759 cpu_physical_memory_set_dirty_tracking(1);
1760}
1761
1762static void core_log_global_stop(MemoryListener *listener)
1763{
1764 cpu_physical_memory_set_dirty_tracking(0);
1765}
1766
Avi Kivity93632742012-02-08 16:54:16 +02001767static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001768 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001769 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001770 .log_global_start = core_log_global_start,
1771 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001772 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001773};
1774
Avi Kivity1d711482012-10-02 18:54:45 +02001775static MemoryListener tcg_memory_listener = {
1776 .commit = tcg_commit,
1777};
1778
Avi Kivityac1970f2012-10-03 16:22:53 +02001779void address_space_init_dispatch(AddressSpace *as)
1780{
Paolo Bonzini00752702013-05-29 12:13:54 +02001781 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001782 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001783 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001784 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001785 .region_add = mem_add,
1786 .region_nop = mem_add,
1787 .priority = 0,
1788 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001789 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001790}
1791
Avi Kivity83f3c252012-10-07 12:59:55 +02001792void address_space_destroy_dispatch(AddressSpace *as)
1793{
1794 AddressSpaceDispatch *d = as->dispatch;
1795
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001796 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001797 g_free(d);
1798 as->dispatch = NULL;
1799}
1800
Avi Kivity62152b82011-07-26 14:26:14 +03001801static void memory_map_init(void)
1802{
Anthony Liguori7267c092011-08-20 22:09:37 -05001803 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001804 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001805 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001806
Anthony Liguori7267c092011-08-20 22:09:37 -05001807 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02001808 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1809 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001810 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001811
Avi Kivityf6790af2012-10-02 20:13:51 +02001812 memory_listener_register(&core_memory_listener, &address_space_memory);
liguang26416892013-09-04 14:37:33 +08001813 if (tcg_enabled()) {
1814 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1815 }
Avi Kivity62152b82011-07-26 14:26:14 +03001816}
1817
1818MemoryRegion *get_system_memory(void)
1819{
1820 return system_memory;
1821}
1822
Avi Kivity309cb472011-08-08 16:09:03 +03001823MemoryRegion *get_system_io(void)
1824{
1825 return system_io;
1826}
1827
pbrooke2eef172008-06-08 01:09:01 +00001828#endif /* !defined(CONFIG_USER_ONLY) */
1829
bellard13eb76e2004-01-24 15:23:36 +00001830/* physical memory access (slow version, mainly for debug) */
1831#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001832int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001833 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001834{
1835 int l, flags;
1836 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001837 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001838
1839 while (len > 0) {
1840 page = addr & TARGET_PAGE_MASK;
1841 l = (page + TARGET_PAGE_SIZE) - addr;
1842 if (l > len)
1843 l = len;
1844 flags = page_get_flags(page);
1845 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001846 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001847 if (is_write) {
1848 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001849 return -1;
bellard579a97f2007-11-11 14:26:47 +00001850 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001851 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001852 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001853 memcpy(p, buf, l);
1854 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001855 } else {
1856 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001857 return -1;
bellard579a97f2007-11-11 14:26:47 +00001858 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001859 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001860 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001861 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001862 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001863 }
1864 len -= l;
1865 buf += l;
1866 addr += l;
1867 }
Paul Brooka68fe892010-03-01 00:08:59 +00001868 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001869}
bellard8df1cd02005-01-28 22:37:22 +00001870
bellard13eb76e2004-01-24 15:23:36 +00001871#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001872
Avi Kivitya8170e52012-10-23 12:30:10 +02001873static void invalidate_and_set_dirty(hwaddr addr,
1874 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001875{
1876 if (!cpu_physical_memory_is_dirty(addr)) {
1877 /* invalidate code */
1878 tb_invalidate_phys_page_range(addr, addr + length, 0);
1879 /* set dirty bit */
1880 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1881 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001882 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001883}
1884
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001885static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1886{
1887 if (memory_region_is_ram(mr)) {
1888 return !(is_write && mr->readonly);
1889 }
1890 if (memory_region_is_romd(mr)) {
1891 return !is_write;
1892 }
1893
1894 return false;
1895}
1896
Richard Henderson23326162013-07-08 14:55:59 -07001897static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001898{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001899 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001900
1901 /* Regions are assumed to support 1-4 byte accesses unless
1902 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001903 if (access_size_max == 0) {
1904 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001905 }
Richard Henderson23326162013-07-08 14:55:59 -07001906
1907 /* Bound the maximum access by the alignment of the address. */
1908 if (!mr->ops->impl.unaligned) {
1909 unsigned align_size_max = addr & -addr;
1910 if (align_size_max != 0 && align_size_max < access_size_max) {
1911 access_size_max = align_size_max;
1912 }
1913 }
1914
1915 /* Don't attempt accesses larger than the maximum. */
1916 if (l > access_size_max) {
1917 l = access_size_max;
1918 }
Paolo Bonzini098178f2013-07-29 14:27:39 +02001919 if (l & (l - 1)) {
1920 l = 1 << (qemu_fls(l) - 1);
1921 }
Richard Henderson23326162013-07-08 14:55:59 -07001922
1923 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001924}
1925
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001926bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001927 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001928{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001929 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001930 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001931 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001932 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001933 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001934 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001935
bellard13eb76e2004-01-24 15:23:36 +00001936 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001937 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001938 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001939
bellard13eb76e2004-01-24 15:23:36 +00001940 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001941 if (!memory_access_is_direct(mr, is_write)) {
1942 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001943 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001944 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001945 switch (l) {
1946 case 8:
1947 /* 64 bit write access */
1948 val = ldq_p(buf);
1949 error |= io_mem_write(mr, addr1, val, 8);
1950 break;
1951 case 4:
bellard1c213d12005-09-03 10:49:04 +00001952 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001953 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001954 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001955 break;
1956 case 2:
bellard1c213d12005-09-03 10:49:04 +00001957 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001958 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001959 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001960 break;
1961 case 1:
bellard1c213d12005-09-03 10:49:04 +00001962 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001963 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001964 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001965 break;
1966 default:
1967 abort();
bellard13eb76e2004-01-24 15:23:36 +00001968 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001969 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001970 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001971 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001972 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001973 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001974 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001975 }
1976 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001977 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001978 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001979 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001980 switch (l) {
1981 case 8:
1982 /* 64 bit read access */
1983 error |= io_mem_read(mr, addr1, &val, 8);
1984 stq_p(buf, val);
1985 break;
1986 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001987 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001988 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001989 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001990 break;
1991 case 2:
bellard13eb76e2004-01-24 15:23:36 +00001992 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001993 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001994 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001995 break;
1996 case 1:
bellard1c213d12005-09-03 10:49:04 +00001997 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001998 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001999 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002000 break;
2001 default:
2002 abort();
bellard13eb76e2004-01-24 15:23:36 +00002003 }
2004 } else {
2005 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002006 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002007 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002008 }
2009 }
2010 len -= l;
2011 buf += l;
2012 addr += l;
2013 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002014
2015 return error;
bellard13eb76e2004-01-24 15:23:36 +00002016}
bellard8df1cd02005-01-28 22:37:22 +00002017
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002018bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002019 const uint8_t *buf, int len)
2020{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002021 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002022}
2023
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002024bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002025{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002026 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002027}
2028
2029
Avi Kivitya8170e52012-10-23 12:30:10 +02002030void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002031 int len, int is_write)
2032{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002033 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002034}
2035
bellardd0ecd2a2006-04-23 17:14:48 +00002036/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002037void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002038 const uint8_t *buf, int len)
2039{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002040 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002041 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002042 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002043 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002044
bellardd0ecd2a2006-04-23 17:14:48 +00002045 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002046 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002047 mr = address_space_translate(&address_space_memory,
2048 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002049
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002050 if (!(memory_region_is_ram(mr) ||
2051 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002052 /* do nothing */
2053 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002054 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002055 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002056 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002057 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002058 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002059 }
2060 len -= l;
2061 buf += l;
2062 addr += l;
2063 }
2064}
2065
aliguori6d16c2f2009-01-22 16:59:11 +00002066typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002067 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002068 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002069 hwaddr addr;
2070 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002071} BounceBuffer;
2072
2073static BounceBuffer bounce;
2074
aliguoriba223c22009-01-22 16:59:16 +00002075typedef struct MapClient {
2076 void *opaque;
2077 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002078 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002079} MapClient;
2080
Blue Swirl72cf2d42009-09-12 07:36:22 +00002081static QLIST_HEAD(map_client_list, MapClient) map_client_list
2082 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002083
2084void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2085{
Anthony Liguori7267c092011-08-20 22:09:37 -05002086 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002087
2088 client->opaque = opaque;
2089 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002090 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002091 return client;
2092}
2093
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002094static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002095{
2096 MapClient *client = (MapClient *)_client;
2097
Blue Swirl72cf2d42009-09-12 07:36:22 +00002098 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002099 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002100}
2101
2102static void cpu_notify_map_clients(void)
2103{
2104 MapClient *client;
2105
Blue Swirl72cf2d42009-09-12 07:36:22 +00002106 while (!QLIST_EMPTY(&map_client_list)) {
2107 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002108 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002109 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002110 }
2111}
2112
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002113bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2114{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002115 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002116 hwaddr l, xlat;
2117
2118 while (len > 0) {
2119 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002120 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2121 if (!memory_access_is_direct(mr, is_write)) {
2122 l = memory_access_size(mr, l, addr);
2123 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002124 return false;
2125 }
2126 }
2127
2128 len -= l;
2129 addr += l;
2130 }
2131 return true;
2132}
2133
aliguori6d16c2f2009-01-22 16:59:11 +00002134/* Map a physical memory region into a host virtual address.
2135 * May map a subset of the requested range, given by and returned in *plen.
2136 * May return NULL if resources needed to perform the mapping are exhausted.
2137 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002138 * Use cpu_register_map_client() to know when retrying the map operation is
2139 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002140 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002141void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002142 hwaddr addr,
2143 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002144 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002145{
Avi Kivitya8170e52012-10-23 12:30:10 +02002146 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002147 hwaddr done = 0;
2148 hwaddr l, xlat, base;
2149 MemoryRegion *mr, *this_mr;
2150 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002151
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002152 if (len == 0) {
2153 return NULL;
2154 }
aliguori6d16c2f2009-01-22 16:59:11 +00002155
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002156 l = len;
2157 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2158 if (!memory_access_is_direct(mr, is_write)) {
2159 if (bounce.buffer) {
2160 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002161 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002162 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2163 bounce.addr = addr;
2164 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002165
2166 memory_region_ref(mr);
2167 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002168 if (!is_write) {
2169 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002170 }
aliguori6d16c2f2009-01-22 16:59:11 +00002171
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002172 *plen = l;
2173 return bounce.buffer;
2174 }
2175
2176 base = xlat;
2177 raddr = memory_region_get_ram_addr(mr);
2178
2179 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002180 len -= l;
2181 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002182 done += l;
2183 if (len == 0) {
2184 break;
2185 }
2186
2187 l = len;
2188 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2189 if (this_mr != mr || xlat != base + done) {
2190 break;
2191 }
aliguori6d16c2f2009-01-22 16:59:11 +00002192 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002193
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002194 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002195 *plen = done;
2196 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002197}
2198
Avi Kivityac1970f2012-10-03 16:22:53 +02002199/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002200 * Will also mark the memory as dirty if is_write == 1. access_len gives
2201 * the amount of memory that was actually read or written by the caller.
2202 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002203void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2204 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002205{
2206 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002207 MemoryRegion *mr;
2208 ram_addr_t addr1;
2209
2210 mr = qemu_ram_addr_from_host(buffer, &addr1);
2211 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002212 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002213 while (access_len) {
2214 unsigned l;
2215 l = TARGET_PAGE_SIZE;
2216 if (l > access_len)
2217 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002218 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002219 addr1 += l;
2220 access_len -= l;
2221 }
2222 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002223 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002224 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002225 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002226 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002227 return;
2228 }
2229 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002230 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002231 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002232 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002233 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002234 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002235 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002236}
bellardd0ecd2a2006-04-23 17:14:48 +00002237
Avi Kivitya8170e52012-10-23 12:30:10 +02002238void *cpu_physical_memory_map(hwaddr addr,
2239 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002240 int is_write)
2241{
2242 return address_space_map(&address_space_memory, addr, plen, is_write);
2243}
2244
Avi Kivitya8170e52012-10-23 12:30:10 +02002245void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2246 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002247{
2248 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2249}
2250
bellard8df1cd02005-01-28 22:37:22 +00002251/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002252static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002253 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002254{
bellard8df1cd02005-01-28 22:37:22 +00002255 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002256 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002257 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002258 hwaddr l = 4;
2259 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002260
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002261 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2262 false);
2263 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002264 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002265 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002266#if defined(TARGET_WORDS_BIGENDIAN)
2267 if (endian == DEVICE_LITTLE_ENDIAN) {
2268 val = bswap32(val);
2269 }
2270#else
2271 if (endian == DEVICE_BIG_ENDIAN) {
2272 val = bswap32(val);
2273 }
2274#endif
bellard8df1cd02005-01-28 22:37:22 +00002275 } else {
2276 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002277 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002278 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002279 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002280 switch (endian) {
2281 case DEVICE_LITTLE_ENDIAN:
2282 val = ldl_le_p(ptr);
2283 break;
2284 case DEVICE_BIG_ENDIAN:
2285 val = ldl_be_p(ptr);
2286 break;
2287 default:
2288 val = ldl_p(ptr);
2289 break;
2290 }
bellard8df1cd02005-01-28 22:37:22 +00002291 }
2292 return val;
2293}
2294
Avi Kivitya8170e52012-10-23 12:30:10 +02002295uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002296{
2297 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2298}
2299
Avi Kivitya8170e52012-10-23 12:30:10 +02002300uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002301{
2302 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2303}
2304
Avi Kivitya8170e52012-10-23 12:30:10 +02002305uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002306{
2307 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2308}
2309
bellard84b7b8e2005-11-28 21:19:04 +00002310/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002311static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002312 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002313{
bellard84b7b8e2005-11-28 21:19:04 +00002314 uint8_t *ptr;
2315 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002316 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002317 hwaddr l = 8;
2318 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002319
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002320 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2321 false);
2322 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002323 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002324 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002325#if defined(TARGET_WORDS_BIGENDIAN)
2326 if (endian == DEVICE_LITTLE_ENDIAN) {
2327 val = bswap64(val);
2328 }
2329#else
2330 if (endian == DEVICE_BIG_ENDIAN) {
2331 val = bswap64(val);
2332 }
2333#endif
bellard84b7b8e2005-11-28 21:19:04 +00002334 } else {
2335 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002336 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002337 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002338 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002339 switch (endian) {
2340 case DEVICE_LITTLE_ENDIAN:
2341 val = ldq_le_p(ptr);
2342 break;
2343 case DEVICE_BIG_ENDIAN:
2344 val = ldq_be_p(ptr);
2345 break;
2346 default:
2347 val = ldq_p(ptr);
2348 break;
2349 }
bellard84b7b8e2005-11-28 21:19:04 +00002350 }
2351 return val;
2352}
2353
Avi Kivitya8170e52012-10-23 12:30:10 +02002354uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002355{
2356 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2357}
2358
Avi Kivitya8170e52012-10-23 12:30:10 +02002359uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002360{
2361 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2362}
2363
Avi Kivitya8170e52012-10-23 12:30:10 +02002364uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002365{
2366 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2367}
2368
bellardaab33092005-10-30 20:48:42 +00002369/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002370uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002371{
2372 uint8_t val;
2373 cpu_physical_memory_read(addr, &val, 1);
2374 return val;
2375}
2376
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002377/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002378static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002379 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002380{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002381 uint8_t *ptr;
2382 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002383 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002384 hwaddr l = 2;
2385 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002386
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002387 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2388 false);
2389 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002390 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002391 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002392#if defined(TARGET_WORDS_BIGENDIAN)
2393 if (endian == DEVICE_LITTLE_ENDIAN) {
2394 val = bswap16(val);
2395 }
2396#else
2397 if (endian == DEVICE_BIG_ENDIAN) {
2398 val = bswap16(val);
2399 }
2400#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002401 } else {
2402 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002403 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002404 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002405 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002406 switch (endian) {
2407 case DEVICE_LITTLE_ENDIAN:
2408 val = lduw_le_p(ptr);
2409 break;
2410 case DEVICE_BIG_ENDIAN:
2411 val = lduw_be_p(ptr);
2412 break;
2413 default:
2414 val = lduw_p(ptr);
2415 break;
2416 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002417 }
2418 return val;
bellardaab33092005-10-30 20:48:42 +00002419}
2420
Avi Kivitya8170e52012-10-23 12:30:10 +02002421uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002422{
2423 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2424}
2425
Avi Kivitya8170e52012-10-23 12:30:10 +02002426uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002427{
2428 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2429}
2430
Avi Kivitya8170e52012-10-23 12:30:10 +02002431uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002432{
2433 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2434}
2435
bellard8df1cd02005-01-28 22:37:22 +00002436/* warning: addr must be aligned. The ram page is not masked as dirty
2437 and the code inside is not invalidated. It is useful if the dirty
2438 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002439void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002440{
bellard8df1cd02005-01-28 22:37:22 +00002441 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002442 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002443 hwaddr l = 4;
2444 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002445
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002446 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2447 true);
2448 if (l < 4 || !memory_access_is_direct(mr, true)) {
2449 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002450 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002451 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002452 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002453 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002454
2455 if (unlikely(in_migration)) {
2456 if (!cpu_physical_memory_is_dirty(addr1)) {
2457 /* invalidate code */
2458 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2459 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002460 cpu_physical_memory_set_dirty_flags(
2461 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002462 }
2463 }
bellard8df1cd02005-01-28 22:37:22 +00002464 }
2465}
2466
2467/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002468static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002469 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002470{
bellard8df1cd02005-01-28 22:37:22 +00002471 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002472 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002473 hwaddr l = 4;
2474 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002475
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002476 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2477 true);
2478 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002479#if defined(TARGET_WORDS_BIGENDIAN)
2480 if (endian == DEVICE_LITTLE_ENDIAN) {
2481 val = bswap32(val);
2482 }
2483#else
2484 if (endian == DEVICE_BIG_ENDIAN) {
2485 val = bswap32(val);
2486 }
2487#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002488 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002489 } else {
bellard8df1cd02005-01-28 22:37:22 +00002490 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002491 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002492 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002493 switch (endian) {
2494 case DEVICE_LITTLE_ENDIAN:
2495 stl_le_p(ptr, val);
2496 break;
2497 case DEVICE_BIG_ENDIAN:
2498 stl_be_p(ptr, val);
2499 break;
2500 default:
2501 stl_p(ptr, val);
2502 break;
2503 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002504 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002505 }
2506}
2507
Avi Kivitya8170e52012-10-23 12:30:10 +02002508void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002509{
2510 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2511}
2512
Avi Kivitya8170e52012-10-23 12:30:10 +02002513void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002514{
2515 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2516}
2517
Avi Kivitya8170e52012-10-23 12:30:10 +02002518void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002519{
2520 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2521}
2522
bellardaab33092005-10-30 20:48:42 +00002523/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002524void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002525{
2526 uint8_t v = val;
2527 cpu_physical_memory_write(addr, &v, 1);
2528}
2529
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002530/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002531static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002532 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002533{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002534 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002535 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002536 hwaddr l = 2;
2537 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002538
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002539 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2540 true);
2541 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002542#if defined(TARGET_WORDS_BIGENDIAN)
2543 if (endian == DEVICE_LITTLE_ENDIAN) {
2544 val = bswap16(val);
2545 }
2546#else
2547 if (endian == DEVICE_BIG_ENDIAN) {
2548 val = bswap16(val);
2549 }
2550#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002551 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002552 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002553 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002554 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002555 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002556 switch (endian) {
2557 case DEVICE_LITTLE_ENDIAN:
2558 stw_le_p(ptr, val);
2559 break;
2560 case DEVICE_BIG_ENDIAN:
2561 stw_be_p(ptr, val);
2562 break;
2563 default:
2564 stw_p(ptr, val);
2565 break;
2566 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002567 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002568 }
bellardaab33092005-10-30 20:48:42 +00002569}
2570
Avi Kivitya8170e52012-10-23 12:30:10 +02002571void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002572{
2573 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2574}
2575
Avi Kivitya8170e52012-10-23 12:30:10 +02002576void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002577{
2578 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2579}
2580
Avi Kivitya8170e52012-10-23 12:30:10 +02002581void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002582{
2583 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2584}
2585
bellardaab33092005-10-30 20:48:42 +00002586/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002587void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002588{
2589 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002590 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002591}
2592
Avi Kivitya8170e52012-10-23 12:30:10 +02002593void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002594{
2595 val = cpu_to_le64(val);
2596 cpu_physical_memory_write(addr, &val, 8);
2597}
2598
Avi Kivitya8170e52012-10-23 12:30:10 +02002599void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002600{
2601 val = cpu_to_be64(val);
2602 cpu_physical_memory_write(addr, &val, 8);
2603}
2604
aliguori5e2972f2009-03-28 17:51:36 +00002605/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002606int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002607 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002608{
2609 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002610 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002611 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002612
2613 while (len > 0) {
2614 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002615 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002616 /* if no physical page mapped, return an error */
2617 if (phys_addr == -1)
2618 return -1;
2619 l = (page + TARGET_PAGE_SIZE) - addr;
2620 if (l > len)
2621 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002622 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002623 if (is_write)
2624 cpu_physical_memory_write_rom(phys_addr, buf, l);
2625 else
aliguori5e2972f2009-03-28 17:51:36 +00002626 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002627 len -= l;
2628 buf += l;
2629 addr += l;
2630 }
2631 return 0;
2632}
Paul Brooka68fe892010-03-01 00:08:59 +00002633#endif
bellard13eb76e2004-01-24 15:23:36 +00002634
Blue Swirl8e4a4242013-01-06 18:30:17 +00002635#if !defined(CONFIG_USER_ONLY)
2636
2637/*
2638 * A helper function for the _utterly broken_ virtio device model to find out if
2639 * it's running on a big endian machine. Don't do this at home kids!
2640 */
2641bool virtio_is_big_endian(void);
2642bool virtio_is_big_endian(void)
2643{
2644#if defined(TARGET_WORDS_BIGENDIAN)
2645 return true;
2646#else
2647 return false;
2648#endif
2649}
2650
2651#endif
2652
Wen Congyang76f35532012-05-07 12:04:18 +08002653#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002654bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002655{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002656 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002657 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002658
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002659 mr = address_space_translate(&address_space_memory,
2660 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002661
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002662 return !(memory_region_is_ram(mr) ||
2663 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002664}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002665
2666void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2667{
2668 RAMBlock *block;
2669
2670 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2671 func(block->host, block->offset, block->length, opaque);
2672 }
2673}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002674#endif