blob: f926bd793fed1c6398a489f9ddead81c1b9bd0b8 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010037#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010038#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010039#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000040#if defined(CONFIG_USER_ONLY)
41#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010042#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010043#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010044#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000045#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010046#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000047
Paolo Bonzini022c62c2012-12-17 18:19:49 +010048#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000049#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000050
Paolo Bonzini022c62c2012-12-17 18:19:49 +010051#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020052
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000056int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber9349b4f2012-03-14 01:38:32 +010072CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +010075DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
91struct AddressSpaceDispatch {
92 /* This is a multi-level map on the physical address space.
93 * The bottom level has pointers to MemoryRegionSections.
94 */
95 PhysPageEntry phys_map;
96 MemoryListener listener;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020097 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020098};
99
Jan Kiszka90260c62013-05-26 21:46:51 +0200100#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
101typedef struct subpage_t {
102 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200103 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200104 hwaddr base;
105 uint16_t sub_section[TARGET_PAGE_SIZE];
106} subpage_t;
107
Avi Kivity5312bd82012-02-12 18:32:55 +0200108static MemoryRegionSection *phys_sections;
109static unsigned phys_sections_nb, phys_sections_nb_alloc;
110static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200111static uint16_t phys_section_notdirty;
112static uint16_t phys_section_rom;
113static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200114
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200115/* Simple allocator for PhysPageEntry nodes */
116static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
117static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
118
Avi Kivity07f07b32012-02-13 20:45:32 +0200119#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200120
pbrooke2eef172008-06-08 01:09:01 +0000121static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300122static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000123static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000124
Avi Kivity1ec9b902012-01-02 12:47:48 +0200125static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
Paul Brook6d9a1302010-02-28 23:55:53 +0000128#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
Avi Kivityf7bf5462012-02-13 20:12:05 +0200130static void phys_map_node_reserve(unsigned nodes)
131{
132 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
133 typedef PhysPageEntry Node[L2_SIZE];
134 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
135 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
136 phys_map_nodes_nb + nodes);
137 phys_map_nodes = g_renew(Node, phys_map_nodes,
138 phys_map_nodes_nb_alloc);
139 }
140}
141
142static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200143{
144 unsigned i;
145 uint16_t ret;
146
Avi Kivityf7bf5462012-02-13 20:12:05 +0200147 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200148 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200149 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200150 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200151 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200152 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200153 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200154 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200155}
156
Avi Kivitya8170e52012-10-23 12:30:10 +0200157static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
158 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200159 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200160{
161 PhysPageEntry *p;
162 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200163 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200164
Avi Kivity07f07b32012-02-13 20:45:32 +0200165 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200166 lp->ptr = phys_map_node_alloc();
167 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200168 if (level == 0) {
169 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200170 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200171 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200172 }
173 }
174 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200176 }
Avi Kivity29990972012-02-13 20:21:20 +0200177 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200178
Avi Kivity29990972012-02-13 20:21:20 +0200179 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200180 if ((*index & (step - 1)) == 0 && *nb >= step) {
181 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200182 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200183 *index += step;
184 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200185 } else {
186 phys_page_set_level(lp, index, nb, leaf, level - 1);
187 }
188 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200189 }
190}
191
Avi Kivityac1970f2012-10-03 16:22:53 +0200192static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200193 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200194 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000195{
Avi Kivity29990972012-02-13 20:21:20 +0200196 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200197 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000198
Avi Kivityac1970f2012-10-03 16:22:53 +0200199 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000200}
201
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200202static MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, hwaddr index)
bellard92e873b2004-05-21 14:52:29 +0000203{
Avi Kivityac1970f2012-10-03 16:22:53 +0200204 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200205 PhysPageEntry *p;
206 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200207
Avi Kivity07f07b32012-02-13 20:45:32 +0200208 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200209 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinifd298932013-05-20 12:21:07 +0200210 return &phys_sections[phys_section_unassigned];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200211 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200212 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200213 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200214 }
Paolo Bonzinifd298932013-05-20 12:21:07 +0200215 return &phys_sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200216}
217
Blue Swirle5548612012-04-21 13:08:33 +0000218bool memory_region_is_unassigned(MemoryRegion *mr)
219{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200220 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000221 && mr != &io_mem_watch;
222}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200223
Jan Kiszka9f029602013-05-06 16:48:02 +0200224static MemoryRegionSection *address_space_lookup_region(AddressSpace *as,
Jan Kiszka90260c62013-05-26 21:46:51 +0200225 hwaddr addr,
226 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200227{
Jan Kiszka90260c62013-05-26 21:46:51 +0200228 MemoryRegionSection *section;
229 subpage_t *subpage;
230
231 section = phys_page_find(as->dispatch, addr >> TARGET_PAGE_BITS);
232 if (resolve_subpage && section->mr->subpage) {
233 subpage = container_of(section->mr, subpage_t, iomem);
234 section = &phys_sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
235 }
236 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200237}
238
Jan Kiszka90260c62013-05-26 21:46:51 +0200239static MemoryRegionSection *
240address_space_translate_internal(AddressSpace *as, hwaddr addr, hwaddr *xlat,
241 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200242{
243 MemoryRegionSection *section;
244 Int128 diff;
245
Jan Kiszka90260c62013-05-26 21:46:51 +0200246 section = address_space_lookup_region(as, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200247 /* Compute offset within MemoryRegionSection */
248 addr -= section->offset_within_address_space;
249
250 /* Compute offset within MemoryRegion */
251 *xlat = addr + section->offset_within_region;
252
253 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100254 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200255 return section;
256}
Jan Kiszka90260c62013-05-26 21:46:51 +0200257
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200258MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
259 hwaddr *xlat, hwaddr *plen,
260 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200261{
Avi Kivity30951152012-10-30 13:47:46 +0200262 IOMMUTLBEntry iotlb;
263 MemoryRegionSection *section;
264 MemoryRegion *mr;
265 hwaddr len = *plen;
266
267 for (;;) {
268 section = address_space_translate_internal(as, addr, &addr, plen, true);
269 mr = section->mr;
270
271 if (!mr->iommu_ops) {
272 break;
273 }
274
275 iotlb = mr->iommu_ops->translate(mr, addr);
276 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
277 | (addr & iotlb.addr_mask));
278 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
279 if (!(iotlb.perm & (1 << is_write))) {
280 mr = &io_mem_unassigned;
281 break;
282 }
283
284 as = iotlb.target_as;
285 }
286
287 *plen = len;
288 *xlat = addr;
289 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200290}
291
292MemoryRegionSection *
293address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
294 hwaddr *plen)
295{
Avi Kivity30951152012-10-30 13:47:46 +0200296 MemoryRegionSection *section;
297 section = address_space_translate_internal(as, addr, xlat, plen, false);
298
299 assert(!section->mr->iommu_ops);
300 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200301}
bellard9fa3e852004-01-04 18:06:42 +0000302#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000303
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200304void cpu_exec_init_all(void)
305{
306#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700307 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200308 memory_map_init();
309 io_mem_init();
310#endif
311}
312
Andreas Färberb170fce2013-01-20 20:23:22 +0100313#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000314
Juan Quintelae59fb372009-09-29 22:48:21 +0200315static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200316{
Andreas Färber259186a2013-01-17 18:51:17 +0100317 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200318
aurel323098dba2009-03-07 21:28:24 +0000319 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
320 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100321 cpu->interrupt_request &= ~0x01;
322 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000323
324 return 0;
325}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326
Andreas Färber1a1562f2013-06-17 04:09:11 +0200327const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328 .name = "cpu_common",
329 .version_id = 1,
330 .minimum_version_id = 1,
331 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200332 .post_load = cpu_common_post_load,
333 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100334 VMSTATE_UINT32(halted, CPUState),
335 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336 VMSTATE_END_OF_LIST()
337 }
338};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200339
pbrook9656f322008-07-01 20:01:19 +0000340#endif
341
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100342CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400343{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100344 CPUArchState *env = first_cpu;
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100345 CPUState *cpu = NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400346
347 while (env) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100348 cpu = ENV_GET_CPU(env);
349 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400350 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100351 }
Glauber Costa950f1472009-06-09 12:15:18 -0400352 env = env->next_cpu;
353 }
354
Igor Mammedovd76fdda2013-03-07 19:12:43 +0100355 return env ? cpu : NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400356}
357
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200358void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
359{
360 CPUArchState *env = first_cpu;
361
362 while (env) {
363 func(ENV_GET_CPU(env), data);
364 env = env->next_cpu;
365 }
366}
367
Andreas Färber9349b4f2012-03-14 01:38:32 +0100368void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000369{
Andreas Färber9f09e182012-05-03 06:59:07 +0200370 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100371 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber9349b4f2012-03-14 01:38:32 +0100372 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000373 int cpu_index;
374
pbrookc2764712009-03-07 15:24:59 +0000375#if defined(CONFIG_USER_ONLY)
376 cpu_list_lock();
377#endif
bellard6a00d602005-11-21 23:25:50 +0000378 env->next_cpu = NULL;
379 penv = &first_cpu;
380 cpu_index = 0;
381 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700382 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000383 cpu_index++;
384 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100385 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100386 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000387 QTAILQ_INIT(&env->breakpoints);
388 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100389#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200390 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100391#endif
bellard6a00d602005-11-21 23:25:50 +0000392 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000393#if defined(CONFIG_USER_ONLY)
394 cpu_list_unlock();
395#endif
Andreas Färber259186a2013-01-17 18:51:17 +0100396 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
pbrookb3c77242008-06-30 16:31:04 +0000397#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600398 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000399 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100400 assert(cc->vmsd == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000401#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100402 if (cc->vmsd != NULL) {
403 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
404 }
bellardfd6ce8f2003-05-14 19:00:11 +0000405}
406
bellard1fddef42005-04-17 19:16:13 +0000407#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000408#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100409static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000410{
411 tb_invalidate_phys_page_range(pc, pc + 1, 0);
412}
413#else
Max Filippov1e7855a2012-04-10 02:48:17 +0400414static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
415{
Max Filippov9d70c4b2012-05-27 20:21:08 +0400416 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
417 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400418}
bellardc27004e2005-01-03 23:35:10 +0000419#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000420#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000421
Paul Brookc527ee82010-03-01 03:31:14 +0000422#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100423void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000424
425{
426}
427
Andreas Färber9349b4f2012-03-14 01:38:32 +0100428int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000429 int flags, CPUWatchpoint **watchpoint)
430{
431 return -ENOSYS;
432}
433#else
pbrook6658ffb2007-03-16 23:58:11 +0000434/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100435int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000436 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000437{
aliguorib4051332008-11-18 20:14:20 +0000438 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000439 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000440
aliguorib4051332008-11-18 20:14:20 +0000441 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400442 if ((len & (len - 1)) || (addr & ~len_mask) ||
443 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000444 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
445 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
446 return -EINVAL;
447 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500448 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000449
aliguoria1d1bb32008-11-18 20:07:32 +0000450 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000451 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000452 wp->flags = flags;
453
aliguori2dc9f412008-11-18 20:56:59 +0000454 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000455 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000456 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000457 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000458 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000459
pbrook6658ffb2007-03-16 23:58:11 +0000460 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000461
462 if (watchpoint)
463 *watchpoint = wp;
464 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000465}
466
aliguoria1d1bb32008-11-18 20:07:32 +0000467/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100468int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000469 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000470{
aliguorib4051332008-11-18 20:14:20 +0000471 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000472 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000473
Blue Swirl72cf2d42009-09-12 07:36:22 +0000474 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000475 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000476 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000477 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000478 return 0;
479 }
480 }
aliguoria1d1bb32008-11-18 20:07:32 +0000481 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000482}
483
aliguoria1d1bb32008-11-18 20:07:32 +0000484/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100485void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000486{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000487 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000488
aliguoria1d1bb32008-11-18 20:07:32 +0000489 tlb_flush_page(env, watchpoint->vaddr);
490
Anthony Liguori7267c092011-08-20 22:09:37 -0500491 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000492}
493
aliguoria1d1bb32008-11-18 20:07:32 +0000494/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100495void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000496{
aliguoric0ce9982008-11-25 22:13:57 +0000497 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000498
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000500 if (wp->flags & mask)
501 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000502 }
aliguoria1d1bb32008-11-18 20:07:32 +0000503}
Paul Brookc527ee82010-03-01 03:31:14 +0000504#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000505
506/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100507int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000508 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000509{
bellard1fddef42005-04-17 19:16:13 +0000510#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000511 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000512
Anthony Liguori7267c092011-08-20 22:09:37 -0500513 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000514
515 bp->pc = pc;
516 bp->flags = flags;
517
aliguori2dc9f412008-11-18 20:56:59 +0000518 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000519 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000520 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000521 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000522 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000523
524 breakpoint_invalidate(env, pc);
525
526 if (breakpoint)
527 *breakpoint = bp;
528 return 0;
529#else
530 return -ENOSYS;
531#endif
532}
533
534/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100535int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000536{
537#if defined(TARGET_HAS_ICE)
538 CPUBreakpoint *bp;
539
Blue Swirl72cf2d42009-09-12 07:36:22 +0000540 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000541 if (bp->pc == pc && bp->flags == flags) {
542 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000543 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000544 }
bellard4c3a88a2003-07-26 12:06:08 +0000545 }
aliguoria1d1bb32008-11-18 20:07:32 +0000546 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000547#else
aliguoria1d1bb32008-11-18 20:07:32 +0000548 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000549#endif
550}
551
aliguoria1d1bb32008-11-18 20:07:32 +0000552/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100553void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000554{
bellard1fddef42005-04-17 19:16:13 +0000555#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000556 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000557
aliguoria1d1bb32008-11-18 20:07:32 +0000558 breakpoint_invalidate(env, breakpoint->pc);
559
Anthony Liguori7267c092011-08-20 22:09:37 -0500560 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000561#endif
562}
563
564/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100565void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000566{
567#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000568 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000569
Blue Swirl72cf2d42009-09-12 07:36:22 +0000570 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000571 if (bp->flags & mask)
572 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000573 }
bellard4c3a88a2003-07-26 12:06:08 +0000574#endif
575}
576
bellardc33a3462003-07-29 20:50:33 +0000577/* enable or disable single step mode. EXCP_DEBUG is returned by the
578 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100579void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000580{
bellard1fddef42005-04-17 19:16:13 +0000581#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +0000582 if (env->singlestep_enabled != enabled) {
583 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +0000584 if (kvm_enabled())
585 kvm_update_guest_debug(env, 0);
586 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100587 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000588 /* XXX: only flush what is necessary */
589 tb_flush(env);
590 }
bellardc33a3462003-07-29 20:50:33 +0000591 }
592#endif
593}
594
Andreas Färber9349b4f2012-03-14 01:38:32 +0100595void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000596{
Andreas Färber878096e2013-05-27 01:33:50 +0200597 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000598 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000599 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000600
601 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000602 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +0100611 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000612 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000613 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000614 }
pbrook493ae1f2007-11-23 16:53:59 +0000615 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000616 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
bellard75012672003-06-21 13:11:07 +0000625 abort();
626}
627
Andreas Färber9349b4f2012-03-14 01:38:32 +0100628CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000629{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
631 CPUArchState *next_cpu = new_env->next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000632#if defined(TARGET_HAS_ICE)
633 CPUBreakpoint *bp;
634 CPUWatchpoint *wp;
635#endif
636
Andreas Färber9349b4f2012-03-14 01:38:32 +0100637 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000638
Andreas Färber55e5c282012-12-17 06:18:02 +0100639 /* Preserve chaining. */
thsc5be9f02007-02-28 20:20:53 +0000640 new_env->next_cpu = next_cpu;
aliguori5a38f082009-01-15 20:16:51 +0000641
642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000647#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
thsc5be9f02007-02-28 20:20:53 +0000657 return new_env;
658}
659
bellard01243112004-01-04 15:48:17 +0000660#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000663{
Juan Quintelad24981d2012-05-22 00:42:40 +0200664 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000665
bellard1ccde1c2004-02-06 19:46:14 +0000666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200669 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000670 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000672 != (end - 1) - start) {
673 abort();
674 }
Blue Swirle5548612012-04-21 13:08:33 +0000675 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200676
677}
678
679/* Note: start and end must be within the same ram block. */
680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
681 int dirty_flags)
682{
683 uintptr_t length;
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
692
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
695 }
bellard1ccde1c2004-02-06 19:46:14 +0000696}
697
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000698static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000699{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200700 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000701 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200702 return ret;
aliguori74576192008-10-06 14:02:03 +0000703}
704
Avi Kivitya8170e52012-10-23 12:30:10 +0200705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000711{
Avi Kivitya8170e52012-10-23 12:30:10 +0200712 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000713 CPUWatchpoint *wp;
714
Blue Swirlcc5bea62012-04-14 14:56:48 +0000715 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200718 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000719 if (!section->readonly) {
720 iotlb |= phys_section_notdirty;
721 } else {
722 iotlb |= phys_section_rom;
723 }
724 } else {
Blue Swirle5548612012-04-21 13:08:33 +0000725 iotlb = section - phys_sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200726 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
735 iotlb = phys_section_watch + paddr;
736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
bellard9fa3e852004-01-04 18:06:42 +0000744#endif /* defined(CONFIG_USER_ONLY) */
745
pbrooke2eef172008-06-08 01:09:01 +0000746#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000747
Anthony Liguoric227f092009-10-01 16:12:16 -0500748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200749 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200751
Avi Kivity5312bd82012-02-12 18:32:55 +0200752static uint16_t phys_section_add(MemoryRegionSection *section)
753{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200754 /* The physical section number is ORed with a page-aligned
755 * pointer to produce the iotlb entries. Thus it should
756 * never overflow into the page-aligned value.
757 */
758 assert(phys_sections_nb < TARGET_PAGE_SIZE);
759
Avi Kivity5312bd82012-02-12 18:32:55 +0200760 if (phys_sections_nb == phys_sections_nb_alloc) {
761 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
762 phys_sections = g_renew(MemoryRegionSection, phys_sections,
763 phys_sections_nb_alloc);
764 }
765 phys_sections[phys_sections_nb] = *section;
766 return phys_sections_nb++;
767}
768
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200769static void phys_section_destroy(MemoryRegion *mr)
770{
771 if (mr->subpage) {
772 subpage_t *subpage = container_of(mr, subpage_t, iomem);
773 memory_region_destroy(&subpage->iomem);
774 g_free(subpage);
775 }
776}
777
Avi Kivity5312bd82012-02-12 18:32:55 +0200778static void phys_sections_clear(void)
779{
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200780 while (phys_sections_nb > 0) {
781 MemoryRegionSection *section = &phys_sections[--phys_sections_nb];
782 phys_section_destroy(section->mr);
783 }
Paolo Bonzinib7e95162013-05-29 12:07:03 +0200784 phys_map_nodes_nb = 0;
Avi Kivity5312bd82012-02-12 18:32:55 +0200785}
786
Avi Kivityac1970f2012-10-03 16:22:53 +0200787static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200788{
789 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200790 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200791 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +0200792 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200793 MemoryRegionSection subsection = {
794 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200795 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200796 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200797 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200798
Avi Kivityf3705d52012-03-08 16:16:34 +0200799 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200800
Avi Kivityf3705d52012-03-08 16:16:34 +0200801 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200802 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200803 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200804 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200805 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200806 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200807 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200808 }
809 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200810 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200811 subpage_register(subpage, start, end, phys_section_add(section));
812}
813
814
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200815static void register_multipage(AddressSpaceDispatch *d,
816 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000817{
Avi Kivitya8170e52012-10-23 12:30:10 +0200818 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200819 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200820 uint64_t num_pages = int128_get64(int128_rshift(section->size,
821 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200822
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200823 assert(num_pages);
824 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000825}
826
Avi Kivityac1970f2012-10-03 16:22:53 +0200827static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828{
Avi Kivityac1970f2012-10-03 16:22:53 +0200829 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200830 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200831 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200832
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200833 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
834 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
835 - now.offset_within_address_space;
836
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200837 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200838 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200839 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200840 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200841 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200842 while (int128_ne(remain.size, now.size)) {
843 remain.size = int128_sub(remain.size, now.size);
844 remain.offset_within_address_space += int128_get64(now.size);
845 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400846 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200847 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200848 register_subpage(d, &now);
849 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200850 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200851 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400852 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200853 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200854 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400855 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200856 }
857}
858
Sheng Yang62a27442010-01-26 19:21:16 +0800859void qemu_flush_coalesced_mmio_buffer(void)
860{
861 if (kvm_enabled())
862 kvm_flush_coalesced_mmio_buffer();
863}
864
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700865void qemu_mutex_lock_ramlist(void)
866{
867 qemu_mutex_lock(&ram_list.mutex);
868}
869
870void qemu_mutex_unlock_ramlist(void)
871{
872 qemu_mutex_unlock(&ram_list.mutex);
873}
874
Marcelo Tosattic9027602010-03-01 20:25:08 -0300875#if defined(__linux__) && !defined(TARGET_S390X)
876
877#include <sys/vfs.h>
878
879#define HUGETLBFS_MAGIC 0x958458f6
880
881static long gethugepagesize(const char *path)
882{
883 struct statfs fs;
884 int ret;
885
886 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900887 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300888 } while (ret != 0 && errno == EINTR);
889
890 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900891 perror(path);
892 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300893 }
894
895 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900896 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300897
898 return fs.f_bsize;
899}
900
Alex Williamson04b16652010-07-02 11:13:17 -0600901static void *file_ram_alloc(RAMBlock *block,
902 ram_addr_t memory,
903 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300904{
905 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500906 char *sanitized_name;
907 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300908 void *area;
909 int fd;
910#ifdef MAP_POPULATE
911 int flags;
912#endif
913 unsigned long hpagesize;
914
915 hpagesize = gethugepagesize(path);
916 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900917 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300918 }
919
920 if (memory < hpagesize) {
921 return NULL;
922 }
923
924 if (kvm_enabled() && !kvm_has_sync_mmu()) {
925 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
926 return NULL;
927 }
928
Peter Feiner8ca761f2013-03-04 13:54:25 -0500929 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
930 sanitized_name = g_strdup(block->mr->name);
931 for (c = sanitized_name; *c != '\0'; c++) {
932 if (*c == '/')
933 *c = '_';
934 }
935
936 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
937 sanitized_name);
938 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300939
940 fd = mkstemp(filename);
941 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900942 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100943 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900944 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300945 }
946 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100947 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300948
949 memory = (memory+hpagesize-1) & ~(hpagesize-1);
950
951 /*
952 * ftruncate is not supported by hugetlbfs in older
953 * hosts, so don't bother bailing out on errors.
954 * If anything goes wrong with it under other filesystems,
955 * mmap will fail.
956 */
957 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900958 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300959
960#ifdef MAP_POPULATE
961 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
962 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
963 * to sidestep this quirk.
964 */
965 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
966 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
967#else
968 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
969#endif
970 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900971 perror("file_ram_alloc: can't mmap RAM pages");
972 close(fd);
973 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300974 }
Alex Williamson04b16652010-07-02 11:13:17 -0600975 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300976 return area;
977}
978#endif
979
Alex Williamsond17b5282010-06-25 11:08:38 -0600980static ram_addr_t find_ram_offset(ram_addr_t size)
981{
Alex Williamson04b16652010-07-02 11:13:17 -0600982 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -0600983 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600984
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +0100985 assert(size != 0); /* it would hand out same offset multiple times */
986
Paolo Bonzinia3161032012-11-14 15:54:48 +0100987 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -0600988 return 0;
989
Paolo Bonzinia3161032012-11-14 15:54:48 +0100990 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +0000991 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -0600992
993 end = block->offset + block->length;
994
Paolo Bonzinia3161032012-11-14 15:54:48 +0100995 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -0600996 if (next_block->offset >= end) {
997 next = MIN(next, next_block->offset);
998 }
999 }
1000 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001001 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001002 mingap = next - end;
1003 }
1004 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001005
1006 if (offset == RAM_ADDR_MAX) {
1007 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1008 (uint64_t)size);
1009 abort();
1010 }
1011
Alex Williamson04b16652010-07-02 11:13:17 -06001012 return offset;
1013}
1014
Juan Quintela652d7ec2012-07-20 10:37:54 +02001015ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001016{
Alex Williamsond17b5282010-06-25 11:08:38 -06001017 RAMBlock *block;
1018 ram_addr_t last = 0;
1019
Paolo Bonzinia3161032012-11-14 15:54:48 +01001020 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001021 last = MAX(last, block->offset + block->length);
1022
1023 return last;
1024}
1025
Jason Baronddb97f12012-08-02 15:44:16 -04001026static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1027{
1028 int ret;
1029 QemuOpts *machine_opts;
1030
1031 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1032 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1033 if (machine_opts &&
1034 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
1035 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1036 if (ret) {
1037 perror("qemu_madvise");
1038 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1039 "but dump_guest_core=off specified\n");
1040 }
1041 }
1042}
1043
Avi Kivityc5705a72011-12-20 15:59:12 +02001044void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001045{
1046 RAMBlock *new_block, *block;
1047
Avi Kivityc5705a72011-12-20 15:59:12 +02001048 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001049 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001050 if (block->offset == addr) {
1051 new_block = block;
1052 break;
1053 }
1054 }
1055 assert(new_block);
1056 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001057
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001058 if (dev) {
1059 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001060 if (id) {
1061 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001062 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001063 }
1064 }
1065 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1066
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001067 /* This assumes the iothread lock is taken here too. */
1068 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001069 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001070 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001071 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1072 new_block->idstr);
1073 abort();
1074 }
1075 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001076 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001077}
1078
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001079static int memory_try_enable_merging(void *addr, size_t len)
1080{
1081 QemuOpts *opts;
1082
1083 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
1084 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
1085 /* disabled by the user */
1086 return 0;
1087 }
1088
1089 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1090}
1091
Avi Kivityc5705a72011-12-20 15:59:12 +02001092ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1093 MemoryRegion *mr)
1094{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001095 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001096
1097 size = TARGET_PAGE_ALIGN(size);
1098 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001099
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001100 /* This assumes the iothread lock is taken here too. */
1101 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001102 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001103 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001104 if (host) {
1105 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001106 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001107 } else {
1108 if (mem_path) {
1109#if defined (__linux__) && !defined(TARGET_S390X)
1110 new_block->host = file_ram_alloc(new_block, size, mem_path);
1111 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001112 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001113 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001114 }
1115#else
1116 fprintf(stderr, "-mem-path option unsupported\n");
1117 exit(1);
1118#endif
1119 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001120 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001121 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001122 } else if (kvm_enabled()) {
1123 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001124 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001125 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001126 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001127 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001128 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001129 }
1130 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001131 new_block->length = size;
1132
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001133 /* Keep the list sorted from biggest to smallest block. */
1134 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1135 if (block->length < new_block->length) {
1136 break;
1137 }
1138 }
1139 if (block) {
1140 QTAILQ_INSERT_BEFORE(block, new_block, next);
1141 } else {
1142 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1143 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001144 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001145
Umesh Deshpandef798b072011-08-18 11:41:17 -07001146 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001147 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001148
Anthony Liguori7267c092011-08-20 22:09:37 -05001149 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001150 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001151 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1152 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001153 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001154
Jason Baronddb97f12012-08-02 15:44:16 -04001155 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001156 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001157
Cam Macdonell84b89d72010-07-26 18:10:57 -06001158 if (kvm_enabled())
1159 kvm_setup_guest_memory(new_block->host, size);
1160
1161 return new_block->offset;
1162}
1163
Avi Kivityc5705a72011-12-20 15:59:12 +02001164ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001165{
Avi Kivityc5705a72011-12-20 15:59:12 +02001166 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001167}
bellarde9a1ab12007-02-08 23:08:38 +00001168
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001169void qemu_ram_free_from_ptr(ram_addr_t addr)
1170{
1171 RAMBlock *block;
1172
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001173 /* This assumes the iothread lock is taken here too. */
1174 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001175 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001176 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001177 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001178 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001179 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001180 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001181 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001182 }
1183 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001184 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001185}
1186
Anthony Liguoric227f092009-10-01 16:12:16 -05001187void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001188{
Alex Williamson04b16652010-07-02 11:13:17 -06001189 RAMBlock *block;
1190
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191 /* This assumes the iothread lock is taken here too. */
1192 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001193 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001194 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001195 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001196 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001197 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001198 if (block->flags & RAM_PREALLOC_MASK) {
1199 ;
1200 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001201#if defined (__linux__) && !defined(TARGET_S390X)
1202 if (block->fd) {
1203 munmap(block->host, block->length);
1204 close(block->fd);
1205 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001206 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001207 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001208#else
1209 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001210#endif
1211 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001212 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001213 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001214 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001215 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001216 }
Alex Williamson04b16652010-07-02 11:13:17 -06001217 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001218 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001219 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001220 }
1221 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001222 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001223
bellarde9a1ab12007-02-08 23:08:38 +00001224}
1225
Huang Yingcd19cfa2011-03-02 08:56:19 +01001226#ifndef _WIN32
1227void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1228{
1229 RAMBlock *block;
1230 ram_addr_t offset;
1231 int flags;
1232 void *area, *vaddr;
1233
Paolo Bonzinia3161032012-11-14 15:54:48 +01001234 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001235 offset = addr - block->offset;
1236 if (offset < block->length) {
1237 vaddr = block->host + offset;
1238 if (block->flags & RAM_PREALLOC_MASK) {
1239 ;
1240 } else {
1241 flags = MAP_FIXED;
1242 munmap(vaddr, length);
1243 if (mem_path) {
1244#if defined(__linux__) && !defined(TARGET_S390X)
1245 if (block->fd) {
1246#ifdef MAP_POPULATE
1247 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1248 MAP_PRIVATE;
1249#else
1250 flags |= MAP_PRIVATE;
1251#endif
1252 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1253 flags, block->fd, offset);
1254 } else {
1255 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1256 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1257 flags, -1, 0);
1258 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001259#else
1260 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001261#endif
1262 } else {
1263#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1264 flags |= MAP_SHARED | MAP_ANONYMOUS;
1265 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1266 flags, -1, 0);
1267#else
1268 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1269 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1270 flags, -1, 0);
1271#endif
1272 }
1273 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001274 fprintf(stderr, "Could not remap addr: "
1275 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001276 length, addr);
1277 exit(1);
1278 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001279 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001280 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001281 }
1282 return;
1283 }
1284 }
1285}
1286#endif /* !_WIN32 */
1287
pbrookdc828ca2009-04-09 22:21:07 +00001288/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00001289 With the exception of the softmmu code in this file, this should
1290 only be used for local memory (e.g. video ram) that the device owns,
1291 and knows it isn't going to access beyond the end of the block.
1292
1293 It should not be used for general purpose DMA.
1294 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1295 */
Anthony Liguoric227f092009-10-01 16:12:16 -05001296void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001297{
pbrook94a6b542009-04-11 17:15:54 +00001298 RAMBlock *block;
1299
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001300 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001301 block = ram_list.mru_block;
1302 if (block && addr - block->offset < block->length) {
1303 goto found;
1304 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001305 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001306 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001307 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001308 }
pbrook94a6b542009-04-11 17:15:54 +00001309 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001310
1311 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1312 abort();
1313
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001314found:
1315 ram_list.mru_block = block;
1316 if (xen_enabled()) {
1317 /* We need to check if the requested address is in the RAM
1318 * because we don't want to map the entire memory in QEMU.
1319 * In that case just map until the end of the page.
1320 */
1321 if (block->offset == 0) {
1322 return xen_map_cache(addr, 0, 0);
1323 } else if (block->host == NULL) {
1324 block->host =
1325 xen_map_cache(block->offset, block->length, 1);
1326 }
1327 }
1328 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001329}
1330
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001331/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1332 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1333 *
1334 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001335 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001336static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001337{
1338 RAMBlock *block;
1339
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001340 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001341 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001342 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001343 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001344 /* We need to check if the requested address is in the RAM
1345 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001346 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001347 */
1348 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001349 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001350 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001351 block->host =
1352 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001353 }
1354 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001355 return block->host + (addr - block->offset);
1356 }
1357 }
1358
1359 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1360 abort();
1361
1362 return NULL;
1363}
1364
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001365/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1366 * but takes a size argument */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001367static void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001368{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001369 if (*size == 0) {
1370 return NULL;
1371 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001372 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001373 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001374 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001375 RAMBlock *block;
1376
Paolo Bonzinia3161032012-11-14 15:54:48 +01001377 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001378 if (addr - block->offset < block->length) {
1379 if (addr - block->offset + *size > block->length)
1380 *size = block->length - addr + block->offset;
1381 return block->host + (addr - block->offset);
1382 }
1383 }
1384
1385 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1386 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001387 }
1388}
1389
Marcelo Tosattie8902612010-10-11 15:31:19 -03001390int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001391{
pbrook94a6b542009-04-11 17:15:54 +00001392 RAMBlock *block;
1393 uint8_t *host = ptr;
1394
Jan Kiszka868bb332011-06-21 22:59:09 +02001395 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001396 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001397 return 0;
1398 }
1399
Paolo Bonzinia3161032012-11-14 15:54:48 +01001400 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001401 /* This case append when the block is not mapped. */
1402 if (block->host == NULL) {
1403 continue;
1404 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001405 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03001406 *ram_addr = block->offset + (host - block->host);
1407 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06001408 }
pbrook94a6b542009-04-11 17:15:54 +00001409 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001410
Marcelo Tosattie8902612010-10-11 15:31:19 -03001411 return -1;
1412}
Alex Williamsonf471a172010-06-11 11:11:42 -06001413
Marcelo Tosattie8902612010-10-11 15:31:19 -03001414/* Some of the softmmu routines need to translate from a host pointer
1415 (typically a TLB entry) back to a ram offset. */
1416ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
1417{
1418 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06001419
Marcelo Tosattie8902612010-10-11 15:31:19 -03001420 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
1421 fprintf(stderr, "Bad ram pointer %p\n", ptr);
1422 abort();
1423 }
1424 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001425}
1426
Avi Kivitya8170e52012-10-23 12:30:10 +02001427static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001428 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001429{
bellard3a7d9292005-08-21 09:26:42 +00001430 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001431 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001432 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001433 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001434 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001435 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001436 switch (size) {
1437 case 1:
1438 stb_p(qemu_get_ram_ptr(ram_addr), val);
1439 break;
1440 case 2:
1441 stw_p(qemu_get_ram_ptr(ram_addr), val);
1442 break;
1443 case 4:
1444 stl_p(qemu_get_ram_ptr(ram_addr), val);
1445 break;
1446 default:
1447 abort();
1448 }
bellardf23db162005-08-21 19:12:28 +00001449 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001450 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001451 /* we remove the notdirty callback only if the code has been
1452 flushed */
1453 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00001454 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00001455}
1456
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001457static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1458 unsigned size, bool is_write)
1459{
1460 return is_write;
1461}
1462
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001463static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001464 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001465 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001466 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001467};
1468
pbrook0f459d12008-06-09 00:20:13 +00001469/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001470static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001471{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001472 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00001473 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001474 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001475 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001476 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001477
aliguori06d55cc2008-11-18 20:24:06 +00001478 if (env->watchpoint_hit) {
1479 /* We re-entered the check after replacing the TB. Now raise
1480 * the debug interrupt so that is will trigger after the
1481 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001482 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001483 return;
1484 }
pbrook2e70f6e2008-06-29 01:03:05 +00001485 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001486 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001487 if ((vaddr == (wp->vaddr & len_mask) ||
1488 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001489 wp->flags |= BP_WATCHPOINT_HIT;
1490 if (!env->watchpoint_hit) {
1491 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001492 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001493 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1494 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001495 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001496 } else {
1497 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1498 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001499 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001500 }
aliguori06d55cc2008-11-18 20:24:06 +00001501 }
aliguori6e140f22008-11-18 20:37:55 +00001502 } else {
1503 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001504 }
1505 }
1506}
1507
pbrook6658ffb2007-03-16 23:58:11 +00001508/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1509 so these check for a hit then pass through to the normal out-of-line
1510 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001511static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001512 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001513{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001514 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1515 switch (size) {
1516 case 1: return ldub_phys(addr);
1517 case 2: return lduw_phys(addr);
1518 case 4: return ldl_phys(addr);
1519 default: abort();
1520 }
pbrook6658ffb2007-03-16 23:58:11 +00001521}
1522
Avi Kivitya8170e52012-10-23 12:30:10 +02001523static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001524 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001525{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001526 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1527 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001528 case 1:
1529 stb_phys(addr, val);
1530 break;
1531 case 2:
1532 stw_phys(addr, val);
1533 break;
1534 case 4:
1535 stl_phys(addr, val);
1536 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001537 default: abort();
1538 }
pbrook6658ffb2007-03-16 23:58:11 +00001539}
1540
Avi Kivity1ec9b902012-01-02 12:47:48 +02001541static const MemoryRegionOps watch_mem_ops = {
1542 .read = watch_mem_read,
1543 .write = watch_mem_write,
1544 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001545};
pbrook6658ffb2007-03-16 23:58:11 +00001546
Avi Kivitya8170e52012-10-23 12:30:10 +02001547static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001548 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001549{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001550 subpage_t *subpage = opaque;
1551 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001552
blueswir1db7b5422007-05-26 17:36:03 +00001553#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001554 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1555 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001556#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001557 address_space_read(subpage->as, addr + subpage->base, buf, len);
1558 switch (len) {
1559 case 1:
1560 return ldub_p(buf);
1561 case 2:
1562 return lduw_p(buf);
1563 case 4:
1564 return ldl_p(buf);
1565 default:
1566 abort();
1567 }
blueswir1db7b5422007-05-26 17:36:03 +00001568}
1569
Avi Kivitya8170e52012-10-23 12:30:10 +02001570static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001571 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001572{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001573 subpage_t *subpage = opaque;
1574 uint8_t buf[4];
1575
blueswir1db7b5422007-05-26 17:36:03 +00001576#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001577 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001578 " value %"PRIx64"\n",
1579 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001580#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001581 switch (len) {
1582 case 1:
1583 stb_p(buf, value);
1584 break;
1585 case 2:
1586 stw_p(buf, value);
1587 break;
1588 case 4:
1589 stl_p(buf, value);
1590 break;
1591 default:
1592 abort();
1593 }
1594 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001595}
1596
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001597static bool subpage_accepts(void *opaque, hwaddr addr,
1598 unsigned size, bool is_write)
1599{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001600 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001601#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001602 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1603 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001604#endif
1605
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001606 return address_space_access_valid(subpage->as, addr + subpage->base,
1607 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001608}
1609
Avi Kivity70c68e42012-01-02 12:32:48 +02001610static const MemoryRegionOps subpage_ops = {
1611 .read = subpage_read,
1612 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001613 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001614 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001615};
1616
Anthony Liguoric227f092009-10-01 16:12:16 -05001617static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001618 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001619{
1620 int idx, eidx;
1621
1622 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1623 return -1;
1624 idx = SUBPAGE_IDX(start);
1625 eidx = SUBPAGE_IDX(end);
1626#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001627 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001628 mmio, start, end, idx, eidx, memory);
1629#endif
blueswir1db7b5422007-05-26 17:36:03 +00001630 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001631 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001632 }
1633
1634 return 0;
1635}
1636
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001637static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001638{
Anthony Liguoric227f092009-10-01 16:12:16 -05001639 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001640
Anthony Liguori7267c092011-08-20 22:09:37 -05001641 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001642
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001643 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001644 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001645 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001646 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001647 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001648#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001649 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1650 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001651#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02001652 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00001653
1654 return mmio;
1655}
1656
Avi Kivity5312bd82012-02-12 18:32:55 +02001657static uint16_t dummy_section(MemoryRegion *mr)
1658{
1659 MemoryRegionSection section = {
1660 .mr = mr,
1661 .offset_within_address_space = 0,
1662 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001663 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001664 };
1665
1666 return phys_section_add(&section);
1667}
1668
Avi Kivitya8170e52012-10-23 12:30:10 +02001669MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001670{
Avi Kivity37ec01d2012-03-08 18:08:35 +02001671 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001672}
1673
Avi Kivitye9179ce2009-06-14 11:38:52 +03001674static void io_mem_init(void)
1675{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001676 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1677 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001678 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001679 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001680 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001681 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001682 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001683}
1684
Avi Kivityac1970f2012-10-03 16:22:53 +02001685static void mem_begin(MemoryListener *listener)
1686{
1687 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
1688
Avi Kivityac1970f2012-10-03 16:22:53 +02001689 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
1690}
1691
Avi Kivity50c1e142012-02-08 21:36:02 +02001692static void core_begin(MemoryListener *listener)
1693{
Avi Kivity5312bd82012-02-12 18:32:55 +02001694 phys_sections_clear();
1695 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02001696 phys_section_notdirty = dummy_section(&io_mem_notdirty);
1697 phys_section_rom = dummy_section(&io_mem_rom);
1698 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02001699}
1700
Avi Kivity1d711482012-10-02 18:54:45 +02001701static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001702{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001703 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02001704
1705 /* since each CPU stores ram addresses in its TLB cache, we must
1706 reset the modified entries */
1707 /* XXX: slow ! */
1708 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1709 tlb_flush(env, 1);
1710 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001711}
1712
Avi Kivity93632742012-02-08 16:54:16 +02001713static void core_log_global_start(MemoryListener *listener)
1714{
1715 cpu_physical_memory_set_dirty_tracking(1);
1716}
1717
1718static void core_log_global_stop(MemoryListener *listener)
1719{
1720 cpu_physical_memory_set_dirty_tracking(0);
1721}
1722
Avi Kivity93632742012-02-08 16:54:16 +02001723static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001724 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02001725 .log_global_start = core_log_global_start,
1726 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001727 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001728};
1729
Avi Kivity1d711482012-10-02 18:54:45 +02001730static MemoryListener tcg_memory_listener = {
1731 .commit = tcg_commit,
1732};
1733
Avi Kivityac1970f2012-10-03 16:22:53 +02001734void address_space_init_dispatch(AddressSpace *as)
1735{
1736 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1737
1738 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1739 d->listener = (MemoryListener) {
1740 .begin = mem_begin,
1741 .region_add = mem_add,
1742 .region_nop = mem_add,
1743 .priority = 0,
1744 };
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001745 d->as = as;
Avi Kivityac1970f2012-10-03 16:22:53 +02001746 as->dispatch = d;
1747 memory_listener_register(&d->listener, as);
1748}
1749
Avi Kivity83f3c252012-10-07 12:59:55 +02001750void address_space_destroy_dispatch(AddressSpace *as)
1751{
1752 AddressSpaceDispatch *d = as->dispatch;
1753
1754 memory_listener_unregister(&d->listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001755 g_free(d);
1756 as->dispatch = NULL;
1757}
1758
Avi Kivity62152b82011-07-26 14:26:14 +03001759static void memory_map_init(void)
1760{
Anthony Liguori7267c092011-08-20 22:09:37 -05001761 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001762 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001763 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001764
Anthony Liguori7267c092011-08-20 22:09:37 -05001765 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001766 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001767 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001768
Avi Kivityf6790af2012-10-02 20:13:51 +02001769 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001770 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001771}
1772
1773MemoryRegion *get_system_memory(void)
1774{
1775 return system_memory;
1776}
1777
Avi Kivity309cb472011-08-08 16:09:03 +03001778MemoryRegion *get_system_io(void)
1779{
1780 return system_io;
1781}
1782
pbrooke2eef172008-06-08 01:09:01 +00001783#endif /* !defined(CONFIG_USER_ONLY) */
1784
bellard13eb76e2004-01-24 15:23:36 +00001785/* physical memory access (slow version, mainly for debug) */
1786#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001787int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001788 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001789{
1790 int l, flags;
1791 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001792 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001793
1794 while (len > 0) {
1795 page = addr & TARGET_PAGE_MASK;
1796 l = (page + TARGET_PAGE_SIZE) - addr;
1797 if (l > len)
1798 l = len;
1799 flags = page_get_flags(page);
1800 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001801 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001802 if (is_write) {
1803 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001804 return -1;
bellard579a97f2007-11-11 14:26:47 +00001805 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001806 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001807 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001808 memcpy(p, buf, l);
1809 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001810 } else {
1811 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001812 return -1;
bellard579a97f2007-11-11 14:26:47 +00001813 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001814 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001815 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001816 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001817 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001818 }
1819 len -= l;
1820 buf += l;
1821 addr += l;
1822 }
Paul Brooka68fe892010-03-01 00:08:59 +00001823 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001824}
bellard8df1cd02005-01-28 22:37:22 +00001825
bellard13eb76e2004-01-24 15:23:36 +00001826#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001827
Avi Kivitya8170e52012-10-23 12:30:10 +02001828static void invalidate_and_set_dirty(hwaddr addr,
1829 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001830{
1831 if (!cpu_physical_memory_is_dirty(addr)) {
1832 /* invalidate code */
1833 tb_invalidate_phys_page_range(addr, addr + length, 0);
1834 /* set dirty bit */
1835 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1836 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001837 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001838}
1839
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001840static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1841{
1842 if (memory_region_is_ram(mr)) {
1843 return !(is_write && mr->readonly);
1844 }
1845 if (memory_region_is_romd(mr)) {
1846 return !is_write;
1847 }
1848
1849 return false;
1850}
1851
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001852static inline int memory_access_size(MemoryRegion *mr, int l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001853{
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001854 if (l >= 4 && (((addr & 3) == 0 || mr->ops->impl.unaligned))) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001855 return 4;
1856 }
Jan Kiszkaf52cc462013-05-26 21:42:40 +02001857 if (l >= 2 && (((addr & 1) == 0) || mr->ops->impl.unaligned)) {
Paolo Bonzini82f25632013-05-24 11:59:43 +02001858 return 2;
1859 }
1860 return 1;
1861}
1862
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001863bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001864 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001865{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001866 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001867 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001868 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001869 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001870 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001871 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001872
bellard13eb76e2004-01-24 15:23:36 +00001873 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001874 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001875 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001876
bellard13eb76e2004-01-24 15:23:36 +00001877 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001878 if (!memory_access_is_direct(mr, is_write)) {
1879 l = memory_access_size(mr, l, addr1);
bellard6a00d602005-11-21 23:25:50 +00001880 /* XXX: could force cpu_single_env to NULL to avoid
1881 potential bugs */
Paolo Bonzini82f25632013-05-24 11:59:43 +02001882 if (l == 4) {
bellard1c213d12005-09-03 10:49:04 +00001883 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001884 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001885 error |= io_mem_write(mr, addr1, val, 4);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001886 } else if (l == 2) {
bellard1c213d12005-09-03 10:49:04 +00001887 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001888 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001889 error |= io_mem_write(mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00001890 } else {
bellard1c213d12005-09-03 10:49:04 +00001891 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001892 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001893 error |= io_mem_write(mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00001894 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001895 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001896 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001897 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001898 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001899 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001900 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001901 }
1902 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001903 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001904 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001905 l = memory_access_size(mr, l, addr1);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001906 if (l == 4) {
bellard13eb76e2004-01-24 15:23:36 +00001907 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001908 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001909 stl_p(buf, val);
Paolo Bonzini82f25632013-05-24 11:59:43 +02001910 } else if (l == 2) {
bellard13eb76e2004-01-24 15:23:36 +00001911 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001912 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00001913 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001914 } else {
bellard1c213d12005-09-03 10:49:04 +00001915 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001916 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00001917 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00001918 }
1919 } else {
1920 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001921 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02001922 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00001923 }
1924 }
1925 len -= l;
1926 buf += l;
1927 addr += l;
1928 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001929
1930 return error;
bellard13eb76e2004-01-24 15:23:36 +00001931}
bellard8df1cd02005-01-28 22:37:22 +00001932
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001933bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02001934 const uint8_t *buf, int len)
1935{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001936 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02001937}
1938
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001939bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02001940{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001941 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02001942}
1943
1944
Avi Kivitya8170e52012-10-23 12:30:10 +02001945void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001946 int len, int is_write)
1947{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001948 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02001949}
1950
bellardd0ecd2a2006-04-23 17:14:48 +00001951/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02001952void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00001953 const uint8_t *buf, int len)
1954{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001955 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00001956 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001957 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001958 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00001959
bellardd0ecd2a2006-04-23 17:14:48 +00001960 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001961 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001962 mr = address_space_translate(&address_space_memory,
1963 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00001964
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001965 if (!(memory_region_is_ram(mr) ||
1966 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00001967 /* do nothing */
1968 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001969 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00001970 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001971 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00001972 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001973 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00001974 }
1975 len -= l;
1976 buf += l;
1977 addr += l;
1978 }
1979}
1980
aliguori6d16c2f2009-01-22 16:59:11 +00001981typedef struct {
1982 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02001983 hwaddr addr;
1984 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00001985} BounceBuffer;
1986
1987static BounceBuffer bounce;
1988
aliguoriba223c22009-01-22 16:59:16 +00001989typedef struct MapClient {
1990 void *opaque;
1991 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00001992 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00001993} MapClient;
1994
Blue Swirl72cf2d42009-09-12 07:36:22 +00001995static QLIST_HEAD(map_client_list, MapClient) map_client_list
1996 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00001997
1998void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
1999{
Anthony Liguori7267c092011-08-20 22:09:37 -05002000 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002001
2002 client->opaque = opaque;
2003 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002004 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002005 return client;
2006}
2007
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002008static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002009{
2010 MapClient *client = (MapClient *)_client;
2011
Blue Swirl72cf2d42009-09-12 07:36:22 +00002012 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002013 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002014}
2015
2016static void cpu_notify_map_clients(void)
2017{
2018 MapClient *client;
2019
Blue Swirl72cf2d42009-09-12 07:36:22 +00002020 while (!QLIST_EMPTY(&map_client_list)) {
2021 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002022 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002023 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002024 }
2025}
2026
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002027bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2028{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002029 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002030 hwaddr l, xlat;
2031
2032 while (len > 0) {
2033 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002034 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2035 if (!memory_access_is_direct(mr, is_write)) {
2036 l = memory_access_size(mr, l, addr);
2037 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002038 return false;
2039 }
2040 }
2041
2042 len -= l;
2043 addr += l;
2044 }
2045 return true;
2046}
2047
aliguori6d16c2f2009-01-22 16:59:11 +00002048/* Map a physical memory region into a host virtual address.
2049 * May map a subset of the requested range, given by and returned in *plen.
2050 * May return NULL if resources needed to perform the mapping are exhausted.
2051 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002052 * Use cpu_register_map_client() to know when retrying the map operation is
2053 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002054 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002055void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002056 hwaddr addr,
2057 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002058 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002059{
Avi Kivitya8170e52012-10-23 12:30:10 +02002060 hwaddr len = *plen;
2061 hwaddr todo = 0;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002062 hwaddr l, xlat;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002063 MemoryRegion *mr;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002064 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002065 ram_addr_t rlen;
2066 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002067
2068 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002069 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002070 mr = address_space_translate(as, addr, &xlat, &l, is_write);
aliguori6d16c2f2009-01-22 16:59:11 +00002071
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002072 if (!memory_access_is_direct(mr, is_write)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002073 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00002074 break;
2075 }
2076 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2077 bounce.addr = addr;
2078 bounce.len = l;
2079 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002080 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002081 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002082
2083 *plen = l;
2084 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00002085 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002086 if (!todo) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002087 raddr = memory_region_get_ram_addr(mr) + xlat;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002088 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002089 if (memory_region_get_ram_addr(mr) + xlat != raddr + todo) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002090 break;
2091 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002092 }
aliguori6d16c2f2009-01-22 16:59:11 +00002093
2094 len -= l;
2095 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002096 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00002097 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002098 rlen = todo;
2099 ret = qemu_ram_ptr_length(raddr, &rlen);
2100 *plen = rlen;
2101 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00002102}
2103
Avi Kivityac1970f2012-10-03 16:22:53 +02002104/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002105 * Will also mark the memory as dirty if is_write == 1. access_len gives
2106 * the amount of memory that was actually read or written by the caller.
2107 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002108void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2109 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002110{
2111 if (buffer != bounce.buffer) {
2112 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002113 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002114 while (access_len) {
2115 unsigned l;
2116 l = TARGET_PAGE_SIZE;
2117 if (l > access_len)
2118 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002119 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002120 addr1 += l;
2121 access_len -= l;
2122 }
2123 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002124 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002125 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002126 }
aliguori6d16c2f2009-01-22 16:59:11 +00002127 return;
2128 }
2129 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002130 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002131 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002132 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002133 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00002134 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002135}
bellardd0ecd2a2006-04-23 17:14:48 +00002136
Avi Kivitya8170e52012-10-23 12:30:10 +02002137void *cpu_physical_memory_map(hwaddr addr,
2138 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002139 int is_write)
2140{
2141 return address_space_map(&address_space_memory, addr, plen, is_write);
2142}
2143
Avi Kivitya8170e52012-10-23 12:30:10 +02002144void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2145 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002146{
2147 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2148}
2149
bellard8df1cd02005-01-28 22:37:22 +00002150/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002151static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002152 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002153{
bellard8df1cd02005-01-28 22:37:22 +00002154 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002155 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002156 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002157 hwaddr l = 4;
2158 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002159
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002160 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2161 false);
2162 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002163 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002164 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002165#if defined(TARGET_WORDS_BIGENDIAN)
2166 if (endian == DEVICE_LITTLE_ENDIAN) {
2167 val = bswap32(val);
2168 }
2169#else
2170 if (endian == DEVICE_BIG_ENDIAN) {
2171 val = bswap32(val);
2172 }
2173#endif
bellard8df1cd02005-01-28 22:37:22 +00002174 } else {
2175 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002176 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002177 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002178 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002179 switch (endian) {
2180 case DEVICE_LITTLE_ENDIAN:
2181 val = ldl_le_p(ptr);
2182 break;
2183 case DEVICE_BIG_ENDIAN:
2184 val = ldl_be_p(ptr);
2185 break;
2186 default:
2187 val = ldl_p(ptr);
2188 break;
2189 }
bellard8df1cd02005-01-28 22:37:22 +00002190 }
2191 return val;
2192}
2193
Avi Kivitya8170e52012-10-23 12:30:10 +02002194uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002195{
2196 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2197}
2198
Avi Kivitya8170e52012-10-23 12:30:10 +02002199uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002200{
2201 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2202}
2203
Avi Kivitya8170e52012-10-23 12:30:10 +02002204uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002205{
2206 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2207}
2208
bellard84b7b8e2005-11-28 21:19:04 +00002209/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002210static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002211 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002212{
bellard84b7b8e2005-11-28 21:19:04 +00002213 uint8_t *ptr;
2214 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002215 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002216 hwaddr l = 8;
2217 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002218
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002219 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2220 false);
2221 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002222 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002223 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002224#if defined(TARGET_WORDS_BIGENDIAN)
2225 if (endian == DEVICE_LITTLE_ENDIAN) {
2226 val = bswap64(val);
2227 }
2228#else
2229 if (endian == DEVICE_BIG_ENDIAN) {
2230 val = bswap64(val);
2231 }
2232#endif
bellard84b7b8e2005-11-28 21:19:04 +00002233 } else {
2234 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002235 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002236 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002237 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002238 switch (endian) {
2239 case DEVICE_LITTLE_ENDIAN:
2240 val = ldq_le_p(ptr);
2241 break;
2242 case DEVICE_BIG_ENDIAN:
2243 val = ldq_be_p(ptr);
2244 break;
2245 default:
2246 val = ldq_p(ptr);
2247 break;
2248 }
bellard84b7b8e2005-11-28 21:19:04 +00002249 }
2250 return val;
2251}
2252
Avi Kivitya8170e52012-10-23 12:30:10 +02002253uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002254{
2255 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2256}
2257
Avi Kivitya8170e52012-10-23 12:30:10 +02002258uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002259{
2260 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2261}
2262
Avi Kivitya8170e52012-10-23 12:30:10 +02002263uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002264{
2265 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2266}
2267
bellardaab33092005-10-30 20:48:42 +00002268/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002269uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002270{
2271 uint8_t val;
2272 cpu_physical_memory_read(addr, &val, 1);
2273 return val;
2274}
2275
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002276/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002277static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002278 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002279{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002280 uint8_t *ptr;
2281 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002282 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002283 hwaddr l = 2;
2284 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002285
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002286 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2287 false);
2288 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002289 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002290 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002291#if defined(TARGET_WORDS_BIGENDIAN)
2292 if (endian == DEVICE_LITTLE_ENDIAN) {
2293 val = bswap16(val);
2294 }
2295#else
2296 if (endian == DEVICE_BIG_ENDIAN) {
2297 val = bswap16(val);
2298 }
2299#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002300 } else {
2301 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002302 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002303 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002304 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002305 switch (endian) {
2306 case DEVICE_LITTLE_ENDIAN:
2307 val = lduw_le_p(ptr);
2308 break;
2309 case DEVICE_BIG_ENDIAN:
2310 val = lduw_be_p(ptr);
2311 break;
2312 default:
2313 val = lduw_p(ptr);
2314 break;
2315 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002316 }
2317 return val;
bellardaab33092005-10-30 20:48:42 +00002318}
2319
Avi Kivitya8170e52012-10-23 12:30:10 +02002320uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002321{
2322 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2323}
2324
Avi Kivitya8170e52012-10-23 12:30:10 +02002325uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002326{
2327 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2328}
2329
Avi Kivitya8170e52012-10-23 12:30:10 +02002330uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002331{
2332 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2333}
2334
bellard8df1cd02005-01-28 22:37:22 +00002335/* warning: addr must be aligned. The ram page is not masked as dirty
2336 and the code inside is not invalidated. It is useful if the dirty
2337 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002338void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002339{
bellard8df1cd02005-01-28 22:37:22 +00002340 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002341 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002342 hwaddr l = 4;
2343 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002344
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002345 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2346 true);
2347 if (l < 4 || !memory_access_is_direct(mr, true)) {
2348 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002349 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002350 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002351 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002352 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002353
2354 if (unlikely(in_migration)) {
2355 if (!cpu_physical_memory_is_dirty(addr1)) {
2356 /* invalidate code */
2357 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2358 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002359 cpu_physical_memory_set_dirty_flags(
2360 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002361 }
2362 }
bellard8df1cd02005-01-28 22:37:22 +00002363 }
2364}
2365
2366/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002367static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002368 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002369{
bellard8df1cd02005-01-28 22:37:22 +00002370 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002371 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002372 hwaddr l = 4;
2373 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002374
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002375 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2376 true);
2377 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002378#if defined(TARGET_WORDS_BIGENDIAN)
2379 if (endian == DEVICE_LITTLE_ENDIAN) {
2380 val = bswap32(val);
2381 }
2382#else
2383 if (endian == DEVICE_BIG_ENDIAN) {
2384 val = bswap32(val);
2385 }
2386#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002387 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002388 } else {
bellard8df1cd02005-01-28 22:37:22 +00002389 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002390 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002391 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002392 switch (endian) {
2393 case DEVICE_LITTLE_ENDIAN:
2394 stl_le_p(ptr, val);
2395 break;
2396 case DEVICE_BIG_ENDIAN:
2397 stl_be_p(ptr, val);
2398 break;
2399 default:
2400 stl_p(ptr, val);
2401 break;
2402 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002403 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002404 }
2405}
2406
Avi Kivitya8170e52012-10-23 12:30:10 +02002407void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002408{
2409 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2410}
2411
Avi Kivitya8170e52012-10-23 12:30:10 +02002412void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002413{
2414 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2415}
2416
Avi Kivitya8170e52012-10-23 12:30:10 +02002417void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002418{
2419 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2420}
2421
bellardaab33092005-10-30 20:48:42 +00002422/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002423void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002424{
2425 uint8_t v = val;
2426 cpu_physical_memory_write(addr, &v, 1);
2427}
2428
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002429/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002430static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002431 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002432{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002433 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002434 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002435 hwaddr l = 2;
2436 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002437
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002438 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2439 true);
2440 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002441#if defined(TARGET_WORDS_BIGENDIAN)
2442 if (endian == DEVICE_LITTLE_ENDIAN) {
2443 val = bswap16(val);
2444 }
2445#else
2446 if (endian == DEVICE_BIG_ENDIAN) {
2447 val = bswap16(val);
2448 }
2449#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002450 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002451 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002452 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002453 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002454 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002455 switch (endian) {
2456 case DEVICE_LITTLE_ENDIAN:
2457 stw_le_p(ptr, val);
2458 break;
2459 case DEVICE_BIG_ENDIAN:
2460 stw_be_p(ptr, val);
2461 break;
2462 default:
2463 stw_p(ptr, val);
2464 break;
2465 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002466 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002467 }
bellardaab33092005-10-30 20:48:42 +00002468}
2469
Avi Kivitya8170e52012-10-23 12:30:10 +02002470void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002471{
2472 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2473}
2474
Avi Kivitya8170e52012-10-23 12:30:10 +02002475void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002476{
2477 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2478}
2479
Avi Kivitya8170e52012-10-23 12:30:10 +02002480void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002481{
2482 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2483}
2484
bellardaab33092005-10-30 20:48:42 +00002485/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002486void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002487{
2488 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002489 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002490}
2491
Avi Kivitya8170e52012-10-23 12:30:10 +02002492void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002493{
2494 val = cpu_to_le64(val);
2495 cpu_physical_memory_write(addr, &val, 8);
2496}
2497
Avi Kivitya8170e52012-10-23 12:30:10 +02002498void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002499{
2500 val = cpu_to_be64(val);
2501 cpu_physical_memory_write(addr, &val, 8);
2502}
2503
aliguori5e2972f2009-03-28 17:51:36 +00002504/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01002505int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002506 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002507{
2508 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002509 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002510 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002511
2512 while (len > 0) {
2513 page = addr & TARGET_PAGE_MASK;
2514 phys_addr = cpu_get_phys_page_debug(env, page);
2515 /* if no physical page mapped, return an error */
2516 if (phys_addr == -1)
2517 return -1;
2518 l = (page + TARGET_PAGE_SIZE) - addr;
2519 if (l > len)
2520 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002521 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002522 if (is_write)
2523 cpu_physical_memory_write_rom(phys_addr, buf, l);
2524 else
aliguori5e2972f2009-03-28 17:51:36 +00002525 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002526 len -= l;
2527 buf += l;
2528 addr += l;
2529 }
2530 return 0;
2531}
Paul Brooka68fe892010-03-01 00:08:59 +00002532#endif
bellard13eb76e2004-01-24 15:23:36 +00002533
Blue Swirl8e4a4242013-01-06 18:30:17 +00002534#if !defined(CONFIG_USER_ONLY)
2535
2536/*
2537 * A helper function for the _utterly broken_ virtio device model to find out if
2538 * it's running on a big endian machine. Don't do this at home kids!
2539 */
2540bool virtio_is_big_endian(void);
2541bool virtio_is_big_endian(void)
2542{
2543#if defined(TARGET_WORDS_BIGENDIAN)
2544 return true;
2545#else
2546 return false;
2547#endif
2548}
2549
2550#endif
2551
Wen Congyang76f35532012-05-07 12:04:18 +08002552#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002553bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002554{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002555 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002556 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002557
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002558 mr = address_space_translate(&address_space_memory,
2559 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002560
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002561 return !(memory_region_is_ram(mr) ||
2562 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002563}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002564
2565void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2566{
2567 RAMBlock *block;
2568
2569 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2570 func(block->host, block->offset, block->length, opaque);
2571 }
2572}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002573#endif