blob: d7c21d35e50e466f76a0b0be8961ab659ab32c33 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber9349b4f2012-03-14 01:38:32 +010026void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000027{
Andreas Färberd77953b2013-01-16 19:29:31 +010028 CPUState *cpu = ENV_GET_CPU(env);
29
30 cpu->current_tb = NULL;
Andreas Färber6f03bef2013-08-26 06:22:03 +020031 siglongjmp(cpu->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000032}
thsbfed01f2007-06-03 17:44:37 +000033
bellardfbf9eeb2004-04-25 21:21:33 +000034/* exit the current TB from a signal handler. The host registers are
35 restored in a state compatible with the CPU emulator
36 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000037#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010038void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000039{
Andreas Färber6f03bef2013-08-26 06:22:03 +020040 CPUState *cpu = ENV_GET_CPU(env);
41
Blue Swirl9eff14f2011-05-21 08:42:35 +000042 /* XXX: restore cpu registers saved in host registers */
43
Andreas Färber27103422013-08-26 08:31:06 +020044 cpu->exception_index = -1;
Andreas Färber6f03bef2013-08-26 06:22:03 +020045 siglongjmp(cpu->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000046}
Blue Swirl9eff14f2011-05-21 08:42:35 +000047#endif
bellardfbf9eeb2004-04-25 21:21:33 +000048
Peter Maydell77211372013-02-22 18:10:02 +000049/* Execute a TB, and fix up the CPU state afterwards if necessary */
50static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
51{
52 CPUArchState *env = cpu->env_ptr;
Richard Henderson03afa5f2013-11-06 17:29:39 +100053 uintptr_t next_tb;
54
55#if defined(DEBUG_DISAS)
56 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
57#if defined(TARGET_I386)
58 log_cpu_state(cpu, CPU_DUMP_CCOP);
59#elif defined(TARGET_M68K)
60 /* ??? Should not modify env state for dumping. */
61 cpu_m68k_flush_flags(env, env->cc_op);
62 env->cc_op = CC_OP_FLAGS;
63 env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4);
64 log_cpu_state(cpu, 0);
65#else
66 log_cpu_state(cpu, 0);
67#endif
68 }
69#endif /* DEBUG_DISAS */
70
71 next_tb = tcg_qemu_tb_exec(env, tb_ptr);
Peter Maydell77211372013-02-22 18:10:02 +000072 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
73 /* We didn't start executing this TB (eg because the instruction
74 * counter hit zero); we must restore the guest PC to the address
75 * of the start of the TB.
76 */
Andreas Färberbdf7ae52013-06-28 19:31:32 +020077 CPUClass *cc = CPU_GET_CLASS(cpu);
Peter Maydell77211372013-02-22 18:10:02 +000078 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färberbdf7ae52013-06-28 19:31:32 +020079 if (cc->synchronize_from_tb) {
80 cc->synchronize_from_tb(cpu, tb);
81 } else {
82 assert(cc->set_pc);
83 cc->set_pc(cpu, tb->pc);
84 }
Peter Maydell77211372013-02-22 18:10:02 +000085 }
Peter Maydell378df4b2013-02-22 18:10:03 +000086 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
87 /* We were asked to stop executing TBs (probably a pending
88 * interrupt. We've now stopped, so clear the flag.
89 */
90 cpu->tcg_exit_req = 0;
91 }
Peter Maydell77211372013-02-22 18:10:02 +000092 return next_tb;
93}
94
pbrook2e70f6e2008-06-29 01:03:05 +000095/* Execute the code without caching the generated code. An interpreter
96 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010097static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000098 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000099{
Andreas Färberd77953b2013-01-16 19:29:31 +0100100 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000101 TranslationBlock *tb;
102
103 /* Should never happen.
104 We only end up here when an existing TB is too long. */
105 if (max_cycles > CF_COUNT_MASK)
106 max_cycles = CF_COUNT_MASK;
107
108 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
109 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +0100110 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000111 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000112 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +0100113 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000114 tb_phys_invalidate(tb, -1);
115 tb_free(tb);
116}
117
Andreas Färber9349b4f2012-03-14 01:38:32 +0100118static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000119 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000120 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000121 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000122{
Andreas Färber8cd70432013-08-26 06:03:38 +0200123 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000124 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000125 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000126 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000127 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000128
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700129 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000130
bellard8a40a182005-11-20 10:35:40 +0000131 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000132 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000133 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000134 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700135 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000136 for(;;) {
137 tb = *ptb1;
138 if (!tb)
139 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000140 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000141 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000142 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->flags == flags) {
144 /* check next page if needed */
145 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000146 tb_page_addr_t phys_page2;
147
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000150 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300164 /* Move the last found TB to the head of the list */
165 if (likely(*ptb1)) {
166 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700167 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
168 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300169 }
bellard8a40a182005-11-20 10:35:40 +0000170 /* we add the TB in the virtual pc hash table */
Andreas Färber8cd70432013-08-26 06:03:38 +0200171 cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000172 return tb;
173}
174
Andreas Färber9349b4f2012-03-14 01:38:32 +0100175static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000176{
Andreas Färber8cd70432013-08-26 06:03:38 +0200177 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000178 TranslationBlock *tb;
179 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000180 int flags;
bellard8a40a182005-11-20 10:35:40 +0000181
182 /* we record a subset of the CPU state. It will
183 always be the same before a given translated block
184 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000185 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
Andreas Färber8cd70432013-08-26 06:03:38 +0200186 tb = cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000187 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
188 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000189 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000190 }
191 return tb;
192}
193
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100194static CPUDebugExcpHandler *debug_excp_handler;
195
Igor Mammedov84e3b602012-06-21 18:29:38 +0200196void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100197{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100198 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199}
200
Andreas Färber9349b4f2012-03-14 01:38:32 +0100201static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100202{
Andreas Färberff4700b2013-08-26 18:23:18 +0200203 CPUState *cpu = ENV_GET_CPU(env);
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100204 CPUWatchpoint *wp;
205
Andreas Färberff4700b2013-08-26 18:23:18 +0200206 if (!cpu->watchpoint_hit) {
207 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100208 wp->flags &= ~BP_WATCHPOINT_HIT;
209 }
210 }
211 if (debug_excp_handler) {
212 debug_excp_handler(env);
213 }
214}
215
bellard7d132992003-03-06 23:23:54 +0000216/* main execution loop */
217
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300218volatile sig_atomic_t exit_request;
219
Andreas Färber9349b4f2012-03-14 01:38:32 +0100220int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000221{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200222 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100223#if !(defined(CONFIG_USER_ONLY) && \
224 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
225 CPUClass *cc = CPU_GET_CLASS(cpu);
226#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100227#ifdef TARGET_I386
228 X86CPU *x86_cpu = X86_CPU(cpu);
229#endif
bellard8a40a182005-11-20 10:35:40 +0000230 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000231 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000232 uint8_t *tc_ptr;
Richard Henderson3e9bd632013-08-20 14:40:25 -0700233 uintptr_t next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000234
Andreas Färber259186a2013-01-17 18:51:17 +0100235 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200236 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100237 return EXCP_HALTED;
238 }
239
Andreas Färber259186a2013-01-17 18:51:17 +0100240 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100241 }
bellard5a1e3cf2005-11-23 21:02:53 +0000242
Andreas Färber4917cf42013-05-27 05:17:50 +0200243 current_cpu = cpu;
bellarde4533c72003-06-15 19:51:39 +0000244
Andreas Färber4917cf42013-05-27 05:17:50 +0200245 /* As long as current_cpu is null, up to the assignment just above,
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200246 * requests by other threads to exit the execution loop are expected to
247 * be issued using the exit_request global. We must make sure that our
Andreas Färber4917cf42013-05-27 05:17:50 +0200248 * evaluation of the global value is performed past the current_cpu
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200249 * value transition point, which requires a memory barrier as well as
250 * an instruction scheduling constraint on modern architectures. */
251 smp_mb();
252
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200253 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100254 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300255 }
256
thsecb644f2007-06-03 18:45:53 +0000257#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 /* put eflags in CPU temporary format */
259 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +0800260 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
Jan Kiszka6792a572011-02-07 12:19:18 +0100261 CC_OP = CC_OP_EFLAGS;
262 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000263#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000264#elif defined(TARGET_M68K)
265 env->cc_op = CC_OP_FLAGS;
266 env->cc_dest = env->sr & 0xf;
267 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_ALPHA)
269#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800270#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000271#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000272 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100273#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200274#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000275#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400276#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800277#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000278#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000279#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100280#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400281#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000282 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000283#else
284#error unsupported target CPU
285#endif
Andreas Färber27103422013-08-26 08:31:06 +0200286 cpu->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000287
bellard7d132992003-03-06 23:23:54 +0000288 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000289 for(;;) {
Andreas Färber6f03bef2013-08-26 06:22:03 +0200290 if (sigsetjmp(cpu->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000291 /* if an exception is pending, we execute it here */
Andreas Färber27103422013-08-26 08:31:06 +0200292 if (cpu->exception_index >= 0) {
293 if (cpu->exception_index >= EXCP_INTERRUPT) {
bellard3fb2ded2003-06-24 13:22:59 +0000294 /* exit request from the cpu execution loop */
Andreas Färber27103422013-08-26 08:31:06 +0200295 ret = cpu->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100296 if (ret == EXCP_DEBUG) {
297 cpu_handle_debug_exception(env);
298 }
bellard3fb2ded2003-06-24 13:22:59 +0000299 break;
aurel3272d239e2009-01-14 19:40:27 +0000300 } else {
301#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000302 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000303 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000304 loop */
bellard83479e72003-06-25 16:12:37 +0000305#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100306 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000307#endif
Andreas Färber27103422013-08-26 08:31:06 +0200308 ret = cpu->exception_index;
bellard3fb2ded2003-06-24 13:22:59 +0000309 break;
aurel3272d239e2009-01-14 19:40:27 +0000310#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100311 cc->do_interrupt(cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200312 cpu->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 }
ths5fafdf22007-09-16 21:08:06 +0000315 }
bellard9df217a2005-02-10 22:05:51 +0000316
blueswir1b5fc09a2008-05-04 06:38:18 +0000317 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000318 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100319 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000320 if (unlikely(interrupt_request)) {
Andreas Färbered2803d2013-06-21 20:20:45 +0200321 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
malce1638bd2008-11-06 18:54:46 +0000322 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700323 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000324 }
pbrook6658ffb2007-03-16 23:58:11 +0000325 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100326 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
Andreas Färber27103422013-08-26 08:31:06 +0200327 cpu->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000328 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000329 }
balroga90b7312007-05-01 01:28:01 +0000330#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200331 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800332 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000333 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100334 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
335 cpu->halted = 1;
Andreas Färber27103422013-08-26 08:31:06 +0200336 cpu->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000337 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000338 }
339#endif
bellard68a79312003-06-30 13:12:32 +0000340#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200341#if !defined(CONFIG_USER_ONLY)
342 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100343 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Andreas Färber693fa552013-12-24 03:18:12 +0100344 apic_poll_irq(x86_cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +0200345 }
346#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300347 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000348 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
349 0);
Andreas Färber693fa552013-12-24 03:18:12 +0100350 do_cpu_init(x86_cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200351 cpu->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000352 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300353 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber693fa552013-12-24 03:18:12 +0100354 do_cpu_sipi(x86_cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300355 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000356 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
357 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000358 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
359 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100360 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Andreas Färber693fa552013-12-24 03:18:12 +0100361 do_smm_enter(x86_cpu);
bellarddb620f42008-06-04 17:02:19 +0000362 next_tb = 0;
363 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
364 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100365 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000366 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000367 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000368 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800369 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100370 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000371 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800372 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000373 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
374 (((env->hflags2 & HF2_VINTR_MASK) &&
375 (env->hflags2 & HF2_HIF_MASK)) ||
376 (!(env->hflags2 & HF2_VINTR_MASK) &&
377 (env->eflags & IF_MASK &&
378 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
379 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000380 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
381 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100382 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
383 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000384 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400385 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
386 do_interrupt_x86_hardirq(env, intno, 1);
387 /* ensure that no TB jump will be modified as
388 the program flow was changed */
389 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000390#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000391 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
392 (env->eflags & IF_MASK) &&
393 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
394 int intno;
395 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000396 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
397 0);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +0100398 intno = ldl_phys(cpu->as,
399 env->vm_vmcb
400 + offsetof(struct vmcb,
401 control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000402 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000403 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100404 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000405 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000406#endif
bellarddb620f42008-06-04 17:02:19 +0000407 }
bellard68a79312003-06-30 13:12:32 +0000408 }
bellardce097762004-01-04 23:53:18 +0000409#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000410 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200411 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000412 }
j_mayer47103572007-03-30 09:38:04 +0000413 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000414 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100415 if (env->pending_interrupts == 0) {
416 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
417 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000418 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000419 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100420#elif defined(TARGET_LM32)
421 if ((interrupt_request & CPU_INTERRUPT_HARD)
422 && (env->ie & IE_IE)) {
Andreas Färber27103422013-08-26 08:31:06 +0200423 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100424 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100425 next_tb = 0;
426 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200427#elif defined(TARGET_MICROBLAZE)
428 if ((interrupt_request & CPU_INTERRUPT_HARD)
429 && (env->sregs[SR_MSR] & MSR_IE)
430 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
431 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
Andreas Färber27103422013-08-26 08:31:06 +0200432 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100433 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200434 next_tb = 0;
435 }
bellard6af0bf92005-07-02 14:58:51 +0000436#elif defined(TARGET_MIPS)
437 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100438 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000439 /* Raise it */
Andreas Färber27103422013-08-26 08:31:06 +0200440 cpu->exception_index = EXCP_EXT_INTERRUPT;
bellard6af0bf92005-07-02 14:58:51 +0000441 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100442 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000443 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000444 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800445#elif defined(TARGET_OPENRISC)
446 {
447 int idx = -1;
448 if ((interrupt_request & CPU_INTERRUPT_HARD)
449 && (env->sr & SR_IEE)) {
450 idx = EXCP_INT;
451 }
452 if ((interrupt_request & CPU_INTERRUPT_TIMER)
453 && (env->sr & SR_TEE)) {
454 idx = EXCP_TICK;
455 }
456 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200457 cpu->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100458 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800459 next_tb = 0;
460 }
461 }
bellarde95c8d52004-09-30 22:22:08 +0000462#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300463 if (interrupt_request & CPU_INTERRUPT_HARD) {
464 if (cpu_interrupts_enabled(env) &&
465 env->interrupt_index > 0) {
466 int pil = env->interrupt_index & 0xf;
467 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000468
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300469 if (((type == TT_EXTINT) &&
470 cpu_pil_allowed(env, pil)) ||
471 type != TT_EXTINT) {
Andreas Färber27103422013-08-26 08:31:06 +0200472 cpu->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100473 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300474 next_tb = 0;
475 }
476 }
陳韋任e965fc32012-02-06 14:02:55 +0800477 }
bellardb5ff1b32005-11-26 10:38:39 +0000478#elif defined(TARGET_ARM)
479 if (interrupt_request & CPU_INTERRUPT_FIQ
Peter Maydell4cc35612014-02-26 17:20:06 +0000480 && !(env->daif & PSTATE_F)) {
Andreas Färber27103422013-08-26 08:31:06 +0200481 cpu->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100482 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000483 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000484 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000485 /* ARMv7-M interrupt return works by loading a magic value
486 into the PC. On real hardware the load causes the
487 return to occur. The qemu implementation performs the
488 jump normally, then does the exception return when the
489 CPU tries to execute code at the magic address.
490 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200491 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000492 We avoid this by disabling interrupts when
493 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000494 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000495 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
Peter Maydell4cc35612014-02-26 17:20:06 +0000496 || !(env->daif & PSTATE_I))) {
Andreas Färber27103422013-08-26 08:31:06 +0200497 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100498 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000499 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000500 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800501#elif defined(TARGET_UNICORE32)
502 if (interrupt_request & CPU_INTERRUPT_HARD
503 && !(env->uncached_asr & ASR_I)) {
Andreas Färber27103422013-08-26 08:31:06 +0200504 cpu->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100505 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800506 next_tb = 0;
507 }
bellardfdf9b3e2006-04-27 21:07:38 +0000508#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000509 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100510 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000511 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000512 }
j_mayereddf68a2007-04-05 07:22:49 +0000513#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700514 {
515 int idx = -1;
516 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800517 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700518 case 0 ... 3:
519 if (interrupt_request & CPU_INTERRUPT_HARD) {
520 idx = EXCP_DEV_INTERRUPT;
521 }
522 /* FALLTHRU */
523 case 4:
524 if (interrupt_request & CPU_INTERRUPT_TIMER) {
525 idx = EXCP_CLK_INTERRUPT;
526 }
527 /* FALLTHRU */
528 case 5:
529 if (interrupt_request & CPU_INTERRUPT_SMP) {
530 idx = EXCP_SMP_INTERRUPT;
531 }
532 /* FALLTHRU */
533 case 6:
534 if (interrupt_request & CPU_INTERRUPT_MCHK) {
535 idx = EXCP_MCHK;
536 }
537 }
538 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200539 cpu->exception_index = idx;
Richard Henderson6a80e082011-04-18 15:09:09 -0700540 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100541 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700542 next_tb = 0;
543 }
j_mayereddf68a2007-04-05 07:22:49 +0000544 }
thsf1ccf902007-10-08 13:16:14 +0000545#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000546 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100547 && (env->pregs[PR_CCS] & I_FLAG)
548 && !env->locked_irq) {
Andreas Färber27103422013-08-26 08:31:06 +0200549 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100550 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000551 next_tb = 0;
552 }
Lars Persson82193142012-06-14 16:23:55 +0200553 if (interrupt_request & CPU_INTERRUPT_NMI) {
554 unsigned int m_flag_archval;
555 if (env->pregs[PR_VR] < 32) {
556 m_flag_archval = M_FLAG_V10;
557 } else {
558 m_flag_archval = M_FLAG_V32;
559 }
560 if ((env->pregs[PR_CCS] & m_flag_archval)) {
Andreas Färber27103422013-08-26 08:31:06 +0200561 cpu->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100562 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200563 next_tb = 0;
564 }
thsf1ccf902007-10-08 13:16:14 +0000565 }
pbrook06338792007-05-23 19:58:11 +0000566#elif defined(TARGET_M68K)
567 if (interrupt_request & CPU_INTERRUPT_HARD
568 && ((env->sr & SR_I) >> SR_I_SHIFT)
569 < env->pending_level) {
570 /* Real hardware gets the interrupt vector via an
571 IACK cycle at this point. Current emulated
572 hardware doesn't rely on this, so we
573 provide/save the vector when the interrupt is
574 first signalled. */
Andreas Färber27103422013-08-26 08:31:06 +0200575 cpu->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000576 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000577 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000578 }
Alexander Graf3110e292011-04-15 17:32:48 +0200579#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
580 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
581 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100582 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200583 next_tb = 0;
584 }
Max Filippov40643d72011-09-06 03:55:41 +0400585#elif defined(TARGET_XTENSA)
586 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber27103422013-08-26 08:31:06 +0200587 cpu->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100588 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400589 next_tb = 0;
590 }
bellard68a79312003-06-30 13:12:32 +0000591#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200592 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000593 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100594 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
595 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000596 /* ensure that no TB jump will be modified as
597 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000598 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000599 }
aurel32be214e62009-03-06 21:48:00 +0000600 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100601 if (unlikely(cpu->exit_request)) {
602 cpu->exit_request = 0;
Andreas Färber27103422013-08-26 08:31:06 +0200603 cpu->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000604 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000605 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700606 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000607 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000608 /* Note: we do it here to avoid a gcc bug on Mac OS X when
609 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700610 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000611 /* as some TB could have been invalidated because
612 of memory exceptions while generating the code, we
613 must recompute the hash index here */
614 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700615 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000616 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100617 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
618 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
619 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
620 }
bellard8a40a182005-11-20 10:35:40 +0000621 /* see if we can patch the calling TB. When the TB
622 spans two pages, we cannot safely do a direct
623 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100624 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000625 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
626 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000627 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700628 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000629
630 /* cpu_interrupt might be called while translating the
631 TB, but before it is linked into a potentially
632 infinite loop and becomes env->current_tb. Avoid
633 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100634 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200635 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100636 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000637 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800638 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000639 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000640 switch (next_tb & TB_EXIT_MASK) {
641 case TB_EXIT_REQUESTED:
642 /* Something asked us to stop executing
643 * chained TBs; just continue round the main
644 * loop. Whatever requested the exit will also
645 * have set something else (eg exit_request or
646 * interrupt_request) which we will handle
647 * next time around the loop.
648 */
649 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
650 next_tb = 0;
651 break;
652 case TB_EXIT_ICOUNT_EXPIRED:
653 {
thsbf20dc02008-06-30 17:22:19 +0000654 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000655 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000656 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färber28ecfd72013-08-26 05:51:49 +0200657 insns_left = cpu->icount_decr.u32;
Andreas Färberefee7342013-08-26 05:39:29 +0200658 if (cpu->icount_extra && insns_left >= 0) {
pbrook2e70f6e2008-06-29 01:03:05 +0000659 /* Refill decrementer and continue execution. */
Andreas Färberefee7342013-08-26 05:39:29 +0200660 cpu->icount_extra += insns_left;
661 if (cpu->icount_extra > 0xffff) {
pbrook2e70f6e2008-06-29 01:03:05 +0000662 insns_left = 0xffff;
663 } else {
Andreas Färberefee7342013-08-26 05:39:29 +0200664 insns_left = cpu->icount_extra;
pbrook2e70f6e2008-06-29 01:03:05 +0000665 }
Andreas Färberefee7342013-08-26 05:39:29 +0200666 cpu->icount_extra -= insns_left;
Andreas Färber28ecfd72013-08-26 05:51:49 +0200667 cpu->icount_decr.u16.low = insns_left;
pbrook2e70f6e2008-06-29 01:03:05 +0000668 } else {
669 if (insns_left > 0) {
670 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000671 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000672 }
Andreas Färber27103422013-08-26 08:31:06 +0200673 cpu->exception_index = EXCP_INTERRUPT;
pbrook2e70f6e2008-06-29 01:03:05 +0000674 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000675 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000676 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000677 break;
678 }
679 default:
680 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000681 }
682 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100683 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000684 /* reset soft MMU for next block (it can currently
685 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000686 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200687 } else {
688 /* Reload env after longjmp - the compiler may have smashed all
689 * local variables as longjmp is marked 'noreturn'. */
Andreas Färber4917cf42013-05-27 05:17:50 +0200690 cpu = current_cpu;
691 env = cpu->env_ptr;
Juergen Lock6c78f292013-10-03 16:09:37 +0200692#if !(defined(CONFIG_USER_ONLY) && \
693 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
694 cc = CPU_GET_CLASS(cpu);
695#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100696#ifdef TARGET_I386
697 x86_cpu = X86_CPU(cpu);
698#endif
bellard7d132992003-03-06 23:23:54 +0000699 }
bellard3fb2ded2003-06-24 13:22:59 +0000700 } /* for(;;) */
701
bellard7d132992003-03-06 23:23:54 +0000702
bellarde4533c72003-06-15 19:51:39 +0000703#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000704 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000705 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
liguang80cf2c82013-05-28 16:21:08 +0800706 | (env->df & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000707#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000708 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800709#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000710#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000711#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100712#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000713#elif defined(TARGET_M68K)
714 cpu_m68k_flush_flags(env, env->cc_op);
715 env->cc_op = CC_OP_FLAGS;
716 env->sr = (env->sr & 0xffe0)
717 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200718#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000719#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400720#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800721#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000722#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000723#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000724#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100725#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400726#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000727 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000728#else
729#error unsupported target CPU
730#endif
pbrook1057eaa2007-02-04 13:37:44 +0000731
Andreas Färber4917cf42013-05-27 05:17:50 +0200732 /* fail safe : never use current_cpu outside cpu_exec() */
733 current_cpu = NULL;
bellard7d132992003-03-06 23:23:54 +0000734 return ret;
735}