blob: 12e848b134c5d3d2a4168225e6b3c485e377beb5 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellarddab2ed92003-03-22 15:23:14 +0000109 uint8_t *tc_ptr, *cs_base, *pc;
bellard6dbad632003-03-16 18:05:05 +0000110 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000111
bellard7d132992003-03-06 23:23:54 +0000112 /* first we save global registers */
113 saved_T0 = T0;
114 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000115 saved_T2 = T2;
bellard7d132992003-03-06 23:23:54 +0000116 saved_env = env;
117 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000118#ifdef __sparc__
119 /* we also save i7 because longjmp may not restore it */
120 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
121#endif
122
123#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000124#ifdef reg_EAX
125 saved_EAX = EAX;
126 EAX = env->regs[R_EAX];
127#endif
128#ifdef reg_ECX
129 saved_ECX = ECX;
130 ECX = env->regs[R_ECX];
131#endif
132#ifdef reg_EDX
133 saved_EDX = EDX;
134 EDX = env->regs[R_EDX];
135#endif
136#ifdef reg_EBX
137 saved_EBX = EBX;
138 EBX = env->regs[R_EBX];
139#endif
140#ifdef reg_ESP
141 saved_ESP = ESP;
142 ESP = env->regs[R_ESP];
143#endif
144#ifdef reg_EBP
145 saved_EBP = EBP;
146 EBP = env->regs[R_EBP];
147#endif
148#ifdef reg_ESI
149 saved_ESI = ESI;
150 ESI = env->regs[R_ESI];
151#endif
152#ifdef reg_EDI
153 saved_EDI = EDI;
154 EDI = env->regs[R_EDI];
155#endif
bellard7d132992003-03-06 23:23:54 +0000156
bellard9de5e442003-03-23 16:49:39 +0000157 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000158 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
159 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000160 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000161 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000162#elif defined(TARGET_ARM)
163 {
164 unsigned int psr;
165 psr = env->cpsr;
166 env->CF = (psr >> 29) & 1;
167 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
168 env->VF = (psr << 3) & 0x80000000;
169 env->cpsr = psr & ~0xf0000000;
170 }
bellard93ac68b2003-09-30 20:57:29 +0000171#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000172#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000173#else
174#error unsupported target CPU
175#endif
bellard3fb2ded2003-06-24 13:22:59 +0000176 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000177
bellard7d132992003-03-06 23:23:54 +0000178 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000179 for(;;) {
180 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000181 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000182 /* if an exception is pending, we execute it here */
183 if (env->exception_index >= 0) {
184 if (env->exception_index >= EXCP_INTERRUPT) {
185 /* exit request from the cpu execution loop */
186 ret = env->exception_index;
187 break;
188 } else if (env->user_mode_only) {
189 /* if user mode only, we simulate a fake exception
190 which will be hanlded outside the cpu execution
191 loop */
bellard83479e72003-06-25 16:12:37 +0000192#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000193 do_interrupt_user(env->exception_index,
194 env->exception_is_int,
195 env->error_code,
196 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000197#endif
bellard3fb2ded2003-06-24 13:22:59 +0000198 ret = env->exception_index;
199 break;
200 } else {
bellard83479e72003-06-25 16:12:37 +0000201#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000202 /* simulate a real cpu exception. On i386, it can
203 trigger new exceptions, but we do not handle
204 double or triple faults yet. */
205 do_interrupt(env->exception_index,
206 env->exception_is_int,
207 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000208 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000209#elif defined(TARGET_PPC)
210 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000211#endif
bellard3fb2ded2003-06-24 13:22:59 +0000212 }
213 env->exception_index = -1;
bellard9de5e442003-03-23 16:49:39 +0000214 }
bellard3fb2ded2003-06-24 13:22:59 +0000215 T0 = 0; /* force lookup of first TB */
216 for(;;) {
217#ifdef __sparc__
218 /* g1 can be modified by some libc? functions */
219 tmp_T0 = T0;
220#endif
bellard68a79312003-06-30 13:12:32 +0000221 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000222 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000223#if defined(TARGET_I386)
224 /* if hardware interrupt pending, we execute it */
225 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000226 (env->eflags & IF_MASK) &&
227 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000228 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000229 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000230 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000231 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000232 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
233 }
bellardd05e66d2003-08-20 21:34:35 +0000234 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000235 /* ensure that no TB jump will be modified as
236 the program flow was changed */
237#ifdef __sparc__
238 tmp_T0 = 0;
239#else
240 T0 = 0;
241#endif
bellard68a79312003-06-30 13:12:32 +0000242 }
bellardce097762004-01-04 23:53:18 +0000243#elif defined(TARGET_PPC)
244 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
245 do_queue_exception(EXCP_EXTERNAL);
246 if (check_exception_state(env))
247 do_interrupt(env);
248 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
249 }
bellard68a79312003-06-30 13:12:32 +0000250#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000251 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
252 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
253 /* ensure that no TB jump will be modified as
254 the program flow was changed */
255#ifdef __sparc__
256 tmp_T0 = 0;
257#else
258 T0 = 0;
259#endif
260 }
bellard68a79312003-06-30 13:12:32 +0000261 if (interrupt_request & CPU_INTERRUPT_EXIT) {
262 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
263 env->exception_index = EXCP_INTERRUPT;
264 cpu_loop_exit();
265 }
bellard3fb2ded2003-06-24 13:22:59 +0000266 }
267#ifdef DEBUG_EXEC
bellardf193c792004-03-21 17:06:25 +0000268 if (loglevel & CPU_LOG_EXEC) {
bellard3fb2ded2003-06-24 13:22:59 +0000269#if defined(TARGET_I386)
270 /* restore flags in standard format */
271 env->regs[R_EAX] = EAX;
272 env->regs[R_EBX] = EBX;
273 env->regs[R_ECX] = ECX;
274 env->regs[R_EDX] = EDX;
275 env->regs[R_ESI] = ESI;
276 env->regs[R_EDI] = EDI;
277 env->regs[R_EBP] = EBP;
278 env->regs[R_ESP] = ESP;
279 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard68a79312003-06-30 13:12:32 +0000280 cpu_x86_dump_state(env, logfile, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000281 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000282#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000283 env->cpsr = compute_cpsr();
bellard3fb2ded2003-06-24 13:22:59 +0000284 cpu_arm_dump_state(env, logfile, 0);
bellard1b21b622003-07-09 17:16:27 +0000285 env->cpsr &= ~0xf0000000;
bellard93ac68b2003-09-30 20:57:29 +0000286#elif defined(TARGET_SPARC)
bellard93a40ea2003-10-27 21:13:06 +0000287 cpu_sparc_dump_state (env, logfile, 0);
bellard67867302003-11-23 17:05:30 +0000288#elif defined(TARGET_PPC)
289 cpu_ppc_dump_state(env, logfile, 0);
bellarde4533c72003-06-15 19:51:39 +0000290#else
291#error unsupported target CPU
292#endif
bellard3fb2ded2003-06-24 13:22:59 +0000293 }
bellard7d132992003-03-06 23:23:54 +0000294#endif
bellard3f337312003-08-20 23:02:09 +0000295 /* we record a subset of the CPU state. It will
296 always be the same before a given translated block
297 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000298#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000299 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000300 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000301 cs_base = env->segs[R_CS].base;
302 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000303#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000304 flags = 0;
305 cs_base = 0;
306 pc = (uint8_t *)env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000307#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000308 flags = 0;
bellardce097762004-01-04 23:53:18 +0000309 cs_base = (uint8_t *)env->npc;
bellard67867302003-11-23 17:05:30 +0000310 pc = (uint8_t *) env->pc;
311#elif defined(TARGET_PPC)
312 flags = 0;
313 cs_base = 0;
314 pc = (uint8_t *)env->nip;
bellarde4533c72003-06-15 19:51:39 +0000315#else
316#error unsupported CPU
317#endif
bellard3fb2ded2003-06-24 13:22:59 +0000318 tb = tb_find(&ptb, (unsigned long)pc, (unsigned long)cs_base,
319 flags);
bellardd4e81642003-05-25 16:46:15 +0000320 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000321 TranslationBlock **ptb1;
322 unsigned int h;
323 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
324
325
bellard3fb2ded2003-06-24 13:22:59 +0000326 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000327
328 tb_invalidated_flag = 0;
329
330 /* find translated block using physical mappings */
331 phys_pc = get_phys_addr_code(env, (unsigned long)pc);
332 phys_page1 = phys_pc & TARGET_PAGE_MASK;
333 phys_page2 = -1;
334 h = tb_phys_hash_func(phys_pc);
335 ptb1 = &tb_phys_hash[h];
336 for(;;) {
337 tb = *ptb1;
338 if (!tb)
339 goto not_found;
340 if (tb->pc == (unsigned long)pc &&
341 tb->page_addr[0] == phys_page1 &&
342 tb->cs_base == (unsigned long)cs_base &&
343 tb->flags == flags) {
344 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000345 if (tb->page_addr[1] != -1) {
346 virt_page2 = ((unsigned long)pc & TARGET_PAGE_MASK) +
347 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000348 phys_page2 = get_phys_addr_code(env, virt_page2);
349 if (tb->page_addr[1] == phys_page2)
350 goto found;
351 } else {
352 goto found;
353 }
354 }
355 ptb1 = &tb->phys_hash_next;
356 }
357 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000358 /* if no translated code available, then translate it now */
bellardd4e81642003-05-25 16:46:15 +0000359 tb = tb_alloc((unsigned long)pc);
bellard3fb2ded2003-06-24 13:22:59 +0000360 if (!tb) {
361 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000362 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000363 /* cannot fail at this point */
364 tb = tb_alloc((unsigned long)pc);
365 /* don't forget to invalidate previous TB info */
366 ptb = &tb_hash[tb_hash_func((unsigned long)pc)];
367 T0 = 0;
368 }
369 tc_ptr = code_gen_ptr;
370 tb->tc_ptr = tc_ptr;
371 tb->cs_base = (unsigned long)cs_base;
372 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000373 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000374 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
375
376 /* check next page if needed */
377 virt_page2 = ((unsigned long)pc + tb->size - 1) & TARGET_PAGE_MASK;
378 phys_page2 = -1;
379 if (((unsigned long)pc & TARGET_PAGE_MASK) != virt_page2) {
380 phys_page2 = get_phys_addr_code(env, virt_page2);
381 }
382 tb_link_phys(tb, phys_pc, phys_page2);
383
384 found:
bellard36bdbe52003-11-19 22:12:02 +0000385 if (tb_invalidated_flag) {
386 /* as some TB could have been invalidated because
387 of memory exceptions while generating the code, we
388 must recompute the hash index here */
389 ptb = &tb_hash[tb_hash_func((unsigned long)pc)];
390 while (*ptb != NULL)
391 ptb = &(*ptb)->hash_next;
392 T0 = 0;
393 }
bellard13768472004-01-04 17:43:01 +0000394 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000395 *ptb = tb;
396 tb->hash_next = NULL;
397 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000398 spin_unlock(&tb_lock);
399 }
bellard9d27abd2003-05-10 13:13:54 +0000400#ifdef DEBUG_EXEC
bellardf193c792004-03-21 17:06:25 +0000401 if (loglevel & CPU_LOG_EXEC) {
bellard3fb2ded2003-06-24 13:22:59 +0000402 fprintf(logfile, "Trace 0x%08lx [0x%08lx] %s\n",
403 (long)tb->tc_ptr, (long)tb->pc,
404 lookup_symbol((void *)tb->pc));
405 }
bellard9d27abd2003-05-10 13:13:54 +0000406#endif
bellard8c6939c2003-06-09 15:28:00 +0000407#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000408 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000409#endif
bellardfacc68b2003-09-17 22:51:18 +0000410 /* see if we can patch the calling TB. */
bellardbf3e8bf2004-02-16 21:58:54 +0000411 if (T0 != 0
412#if defined(TARGET_I386) && defined(USE_CODE_COPY)
413 && (tb->cflags & CF_CODE_COPY) ==
414 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
415#endif
416 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000417 spin_lock(&tb_lock);
418 tb_add_jump((TranslationBlock *)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000419#if defined(USE_CODE_COPY)
420 /* propagates the FP use info */
421 ((TranslationBlock *)(T0 & ~3))->cflags |=
422 (tb->cflags & CF_FP_USED);
423#endif
bellard3fb2ded2003-06-24 13:22:59 +0000424 spin_unlock(&tb_lock);
425 }
bellard3fb2ded2003-06-24 13:22:59 +0000426 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000427 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000428 /* execute the generated code */
429 gen_func = (void *)tc_ptr;
430#if defined(__sparc__)
431 __asm__ __volatile__("call %0\n\t"
432 "mov %%o7,%%i0"
433 : /* no outputs */
434 : "r" (gen_func)
435 : "i0", "i1", "i2", "i3", "i4", "i5");
436#elif defined(__arm__)
437 asm volatile ("mov pc, %0\n\t"
438 ".global exec_loop\n\t"
439 "exec_loop:\n\t"
440 : /* no outputs */
441 : "r" (gen_func)
442 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000443#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
444{
445 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000446 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
447 save_native_fp_state(env);
448 }
bellardbf3e8bf2004-02-16 21:58:54 +0000449 gen_func();
450 } else {
bellard97eb5b12004-02-25 23:19:55 +0000451 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
452 restore_native_fp_state(env);
453 }
bellardbf3e8bf2004-02-16 21:58:54 +0000454 /* we work with native eflags */
455 CC_SRC = cc_table[CC_OP].compute_all();
456 CC_OP = CC_OP_EFLAGS;
457 asm(".globl exec_loop\n"
458 "\n"
459 "debug1:\n"
460 " pushl %%ebp\n"
461 " fs movl %10, %9\n"
462 " fs movl %11, %%eax\n"
463 " andl $0x400, %%eax\n"
464 " fs orl %8, %%eax\n"
465 " pushl %%eax\n"
466 " popf\n"
467 " fs movl %%esp, %12\n"
468 " fs movl %0, %%eax\n"
469 " fs movl %1, %%ecx\n"
470 " fs movl %2, %%edx\n"
471 " fs movl %3, %%ebx\n"
472 " fs movl %4, %%esp\n"
473 " fs movl %5, %%ebp\n"
474 " fs movl %6, %%esi\n"
475 " fs movl %7, %%edi\n"
476 " fs jmp *%9\n"
477 "exec_loop:\n"
478 " fs movl %%esp, %4\n"
479 " fs movl %12, %%esp\n"
480 " fs movl %%eax, %0\n"
481 " fs movl %%ecx, %1\n"
482 " fs movl %%edx, %2\n"
483 " fs movl %%ebx, %3\n"
484 " fs movl %%ebp, %5\n"
485 " fs movl %%esi, %6\n"
486 " fs movl %%edi, %7\n"
487 " pushf\n"
488 " popl %%eax\n"
489 " movl %%eax, %%ecx\n"
490 " andl $0x400, %%ecx\n"
491 " shrl $9, %%ecx\n"
492 " andl $0x8d5, %%eax\n"
493 " fs movl %%eax, %8\n"
494 " movl $1, %%eax\n"
495 " subl %%ecx, %%eax\n"
496 " fs movl %%eax, %11\n"
497 " fs movl %9, %%ebx\n" /* get T0 value */
498 " popl %%ebp\n"
499 :
500 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
501 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
502 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
503 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
504 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
505 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
506 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
507 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
508 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
509 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
510 "a" (gen_func),
511 "m" (*(uint8_t *)offsetof(CPUState, df)),
512 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
513 : "%ecx", "%edx"
514 );
515 }
516}
bellard3fb2ded2003-06-24 13:22:59 +0000517#else
518 gen_func();
519#endif
bellard83479e72003-06-25 16:12:37 +0000520 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000521 /* reset soft MMU for next block (it can currently
522 only be set by a memory fault) */
523#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000524 if (env->hflags & HF_SOFTMMU_MASK) {
525 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000526 /* do not allow linking to another block */
527 T0 = 0;
528 }
529#endif
bellard3fb2ded2003-06-24 13:22:59 +0000530 }
531 } else {
bellard7d132992003-03-06 23:23:54 +0000532 }
bellard3fb2ded2003-06-24 13:22:59 +0000533 } /* for(;;) */
534
bellard7d132992003-03-06 23:23:54 +0000535
bellarde4533c72003-06-15 19:51:39 +0000536#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000537#if defined(USE_CODE_COPY)
538 if (env->native_fp_regs) {
539 save_native_fp_state(env);
540 }
541#endif
bellard9de5e442003-03-23 16:49:39 +0000542 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000543 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000544
bellard7d132992003-03-06 23:23:54 +0000545 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000546#ifdef reg_EAX
547 EAX = saved_EAX;
548#endif
549#ifdef reg_ECX
550 ECX = saved_ECX;
551#endif
552#ifdef reg_EDX
553 EDX = saved_EDX;
554#endif
555#ifdef reg_EBX
556 EBX = saved_EBX;
557#endif
558#ifdef reg_ESP
559 ESP = saved_ESP;
560#endif
561#ifdef reg_EBP
562 EBP = saved_EBP;
563#endif
564#ifdef reg_ESI
565 ESI = saved_ESI;
566#endif
567#ifdef reg_EDI
568 EDI = saved_EDI;
569#endif
bellarde4533c72003-06-15 19:51:39 +0000570#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000571 env->cpsr = compute_cpsr();
bellard93ac68b2003-09-30 20:57:29 +0000572#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000573#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000574#else
575#error unsupported target CPU
576#endif
bellard8c6939c2003-06-09 15:28:00 +0000577#ifdef __sparc__
578 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
579#endif
bellard7d132992003-03-06 23:23:54 +0000580 T0 = saved_T0;
581 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000582 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000583 env = saved_env;
584 return ret;
585}
bellard6dbad632003-03-16 18:05:05 +0000586
bellardfbf9eeb2004-04-25 21:21:33 +0000587/* must only be called from the generated code as an exception can be
588 generated */
589void tb_invalidate_page_range(target_ulong start, target_ulong end)
590{
591 target_ulong phys_addr;
592 phys_addr = get_phys_addr_code(env, start);
593 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
594}
595
bellard1a18c712003-10-30 01:07:51 +0000596#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000597
bellard6dbad632003-03-16 18:05:05 +0000598void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
599{
600 CPUX86State *saved_env;
601
602 saved_env = env;
603 env = s;
bellarda412ac52003-07-26 18:01:40 +0000604 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000605 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000606 cpu_x86_load_seg_cache(env, seg_reg, selector,
607 (uint8_t *)(selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000608 } else {
bellardb453b702004-01-04 15:45:21 +0000609 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000610 }
bellard6dbad632003-03-16 18:05:05 +0000611 env = saved_env;
612}
bellard9de5e442003-03-23 16:49:39 +0000613
bellardd0a1ffc2003-05-29 20:04:28 +0000614void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
615{
616 CPUX86State *saved_env;
617
618 saved_env = env;
619 env = s;
620
621 helper_fsave(ptr, data32);
622
623 env = saved_env;
624}
625
626void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
627{
628 CPUX86State *saved_env;
629
630 saved_env = env;
631 env = s;
632
633 helper_frstor(ptr, data32);
634
635 env = saved_env;
636}
637
bellarde4533c72003-06-15 19:51:39 +0000638#endif /* TARGET_I386 */
639
bellard67b915a2004-03-31 23:37:16 +0000640#if !defined(CONFIG_SOFTMMU)
641
bellard3fb2ded2003-06-24 13:22:59 +0000642#if defined(TARGET_I386)
643
bellardb56dad12003-05-08 15:38:04 +0000644/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000645 the effective address of the memory exception. 'is_write' is 1 if a
646 write caused the exception and otherwise 0'. 'old_set' is the
647 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000648static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000649 int is_write, sigset_t *old_set,
650 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000651{
bellarda513fe12003-05-27 23:29:48 +0000652 TranslationBlock *tb;
653 int ret;
bellard68a79312003-06-30 13:12:32 +0000654
bellard83479e72003-06-25 16:12:37 +0000655 if (cpu_single_env)
656 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000657#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000658 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
659 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000660#endif
bellard25eb4482003-05-14 21:50:54 +0000661 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000662 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000663 return 1;
664 }
bellardfbf9eeb2004-04-25 21:21:33 +0000665
bellard3fb2ded2003-06-24 13:22:59 +0000666 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000667 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
668 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000669 if (ret < 0)
670 return 0; /* not an MMU fault */
671 if (ret == 0)
672 return 1; /* the MMU fault was handled without causing real CPU fault */
673 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000674 tb = tb_find_pc(pc);
675 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000676 /* the PC is inside the translated code. It means that we have
677 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000678 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000679 }
bellard4cbf74b2003-08-10 21:48:43 +0000680 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000681#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000682 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
683 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000684#endif
bellard4cbf74b2003-08-10 21:48:43 +0000685 /* we restore the process signal mask as the sigreturn should
686 do it (XXX: use sigsetjmp) */
687 sigprocmask(SIG_SETMASK, old_set, NULL);
688 raise_exception_err(EXCP0E_PAGE, env->error_code);
689 } else {
690 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000691 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000692 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000693 }
bellard3fb2ded2003-06-24 13:22:59 +0000694 /* never comes here */
695 return 1;
696}
697
bellarde4533c72003-06-15 19:51:39 +0000698#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000699static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000700 int is_write, sigset_t *old_set,
701 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000702{
703 /* XXX: do more */
704 return 0;
705}
bellard93ac68b2003-09-30 20:57:29 +0000706#elif defined(TARGET_SPARC)
707static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000708 int is_write, sigset_t *old_set,
709 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000710{
bellardb453b702004-01-04 15:45:21 +0000711 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000712 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000713 return 1;
714 }
715 return 0;
bellard93ac68b2003-09-30 20:57:29 +0000716}
bellard67867302003-11-23 17:05:30 +0000717#elif defined (TARGET_PPC)
718static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000719 int is_write, sigset_t *old_set,
720 void *puc)
bellard67867302003-11-23 17:05:30 +0000721{
722 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000723 int ret;
bellard67867302003-11-23 17:05:30 +0000724
bellardce097762004-01-04 23:53:18 +0000725#if 1
bellard67867302003-11-23 17:05:30 +0000726 if (cpu_single_env)
727 env = cpu_single_env; /* XXX: find a correct solution for multithread */
728#endif
729#if defined(DEBUG_SIGNAL)
730 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
731 pc, address, is_write, *(unsigned long *)old_set);
732#endif
733 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000734 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000735 return 1;
736 }
737
bellardce097762004-01-04 23:53:18 +0000738 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000739 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000740 if (ret < 0)
741 return 0; /* not an MMU fault */
742 if (ret == 0)
743 return 1; /* the MMU fault was handled without causing real CPU fault */
744
bellard67867302003-11-23 17:05:30 +0000745 /* now we have a real cpu fault */
746 tb = tb_find_pc(pc);
747 if (tb) {
748 /* the PC is inside the translated code. It means that we have
749 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000750 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000751 }
bellardce097762004-01-04 23:53:18 +0000752 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000753#if 0
bellardce097762004-01-04 23:53:18 +0000754 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
755 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000756#endif
757 /* we restore the process signal mask as the sigreturn should
758 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000759 sigprocmask(SIG_SETMASK, old_set, NULL);
bellardce097762004-01-04 23:53:18 +0000760 do_queue_exception_err(env->exception_index, env->error_code);
761 } else {
762 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000763 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000764 }
bellard67867302003-11-23 17:05:30 +0000765 /* never comes here */
766 return 1;
767}
bellarde4533c72003-06-15 19:51:39 +0000768#else
769#error unsupported target CPU
770#endif
bellard9de5e442003-03-23 16:49:39 +0000771
bellard2b413142003-05-14 23:01:10 +0000772#if defined(__i386__)
773
bellardbf3e8bf2004-02-16 21:58:54 +0000774#if defined(USE_CODE_COPY)
775static void cpu_send_trap(unsigned long pc, int trap,
776 struct ucontext *uc)
777{
778 TranslationBlock *tb;
779
780 if (cpu_single_env)
781 env = cpu_single_env; /* XXX: find a correct solution for multithread */
782 /* now we have a real cpu fault */
783 tb = tb_find_pc(pc);
784 if (tb) {
785 /* the PC is inside the translated code. It means that we have
786 a virtual CPU fault */
787 cpu_restore_state(tb, env, pc, uc);
788 }
789 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
790 raise_exception_err(trap, env->error_code);
791}
792#endif
793
bellarde4533c72003-06-15 19:51:39 +0000794int cpu_signal_handler(int host_signum, struct siginfo *info,
795 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000796{
bellard9de5e442003-03-23 16:49:39 +0000797 struct ucontext *uc = puc;
798 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000799 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000800
bellardd691f662003-03-24 21:58:34 +0000801#ifndef REG_EIP
802/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000803#define REG_EIP EIP
804#define REG_ERR ERR
805#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000806#endif
bellardfc2b4c42003-03-29 16:52:44 +0000807 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000808 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
809#if defined(TARGET_I386) && defined(USE_CODE_COPY)
810 if (trapno == 0x00 || trapno == 0x05) {
811 /* send division by zero or bound exception */
812 cpu_send_trap(pc, trapno, uc);
813 return 1;
814 } else
815#endif
816 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
817 trapno == 0xe ?
818 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
819 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000820}
821
bellardbc51c5c2004-03-17 23:46:04 +0000822#elif defined(__x86_64__)
823
824int cpu_signal_handler(int host_signum, struct siginfo *info,
825 void *puc)
826{
827 struct ucontext *uc = puc;
828 unsigned long pc;
829
830 pc = uc->uc_mcontext.gregs[REG_RIP];
831 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
832 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
833 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
834 &uc->uc_sigmask, puc);
835}
836
bellard25eb4482003-05-14 21:50:54 +0000837#elif defined(__powerpc)
bellard2b413142003-05-14 23:01:10 +0000838
bellarde4533c72003-06-15 19:51:39 +0000839int cpu_signal_handler(int host_signum, struct siginfo *info,
840 void *puc)
bellard2b413142003-05-14 23:01:10 +0000841{
bellard25eb4482003-05-14 21:50:54 +0000842 struct ucontext *uc = puc;
843 struct pt_regs *regs = uc->uc_mcontext.regs;
844 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000845 int is_write;
846
847 pc = regs->nip;
bellard25eb4482003-05-14 21:50:54 +0000848 is_write = 0;
849#if 0
850 /* ppc 4xx case */
851 if (regs->dsisr & 0x00800000)
852 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000853#else
bellard25eb4482003-05-14 21:50:54 +0000854 if (regs->trap != 0x400 && (regs->dsisr & 0x02000000))
855 is_write = 1;
856#endif
857 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000858 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000859}
bellard2b413142003-05-14 23:01:10 +0000860
bellard2f87c602003-06-02 20:38:09 +0000861#elif defined(__alpha__)
862
bellarde4533c72003-06-15 19:51:39 +0000863int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +0000864 void *puc)
865{
866 struct ucontext *uc = puc;
867 uint32_t *pc = uc->uc_mcontext.sc_pc;
868 uint32_t insn = *pc;
869 int is_write = 0;
870
bellard8c6939c2003-06-09 15:28:00 +0000871 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000872 switch (insn >> 26) {
873 case 0x0d: // stw
874 case 0x0e: // stb
875 case 0x0f: // stq_u
876 case 0x24: // stf
877 case 0x25: // stg
878 case 0x26: // sts
879 case 0x27: // stt
880 case 0x2c: // stl
881 case 0x2d: // stq
882 case 0x2e: // stl_c
883 case 0x2f: // stq_c
884 is_write = 1;
885 }
886
887 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000888 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000889}
bellard8c6939c2003-06-09 15:28:00 +0000890#elif defined(__sparc__)
891
bellarde4533c72003-06-15 19:51:39 +0000892int cpu_signal_handler(int host_signum, struct siginfo *info,
893 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000894{
895 uint32_t *regs = (uint32_t *)(info + 1);
896 void *sigmask = (regs + 20);
897 unsigned long pc;
898 int is_write;
899 uint32_t insn;
900
901 /* XXX: is there a standard glibc define ? */
902 pc = regs[1];
903 /* XXX: need kernel patch to get write flag faster */
904 is_write = 0;
905 insn = *(uint32_t *)pc;
906 if ((insn >> 30) == 3) {
907 switch((insn >> 19) & 0x3f) {
908 case 0x05: // stb
909 case 0x06: // sth
910 case 0x04: // st
911 case 0x07: // std
912 case 0x24: // stf
913 case 0x27: // stdf
914 case 0x25: // stfsr
915 is_write = 1;
916 break;
917 }
918 }
919 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000920 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +0000921}
922
923#elif defined(__arm__)
924
bellarde4533c72003-06-15 19:51:39 +0000925int cpu_signal_handler(int host_signum, struct siginfo *info,
926 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000927{
928 struct ucontext *uc = puc;
929 unsigned long pc;
930 int is_write;
931
932 pc = uc->uc_mcontext.gregs[R15];
933 /* XXX: compute is_write */
934 is_write = 0;
935 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
936 is_write,
937 &uc->uc_sigmask);
938}
939
bellard38e584a2003-08-10 22:14:22 +0000940#elif defined(__mc68000)
941
942int cpu_signal_handler(int host_signum, struct siginfo *info,
943 void *puc)
944{
945 struct ucontext *uc = puc;
946 unsigned long pc;
947 int is_write;
948
949 pc = uc->uc_mcontext.gregs[16];
950 /* XXX: compute is_write */
951 is_write = 0;
952 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
953 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +0000954 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +0000955}
956
bellard2b413142003-05-14 23:01:10 +0000957#else
958
bellard3fb2ded2003-06-24 13:22:59 +0000959#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +0000960
961#endif
bellard67b915a2004-03-31 23:37:16 +0000962
963#endif /* !defined(CONFIG_SOFTMMU) */