blob: 70c3e5ae1bb04c5d4d46bbb9e0e68b2281d885ff [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
bellard7d132992003-03-06 23:23:54 +0000199/* main execution loop */
200
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300201volatile sig_atomic_t exit_request;
202
bellarde4533c72003-06-15 19:51:39 +0000203int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000204{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100205 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000206 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000207 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000208 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000209 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000210
thsbfed01f2007-06-03 17:44:37 +0000211 if (cpu_halted(env1) == EXCP_HALTED)
212 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000213
ths5fafdf22007-09-16 21:08:06 +0000214 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000215
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100216 /* the access to env below is actually saving the global register's
217 value, so that files not including target-xyz/exec.h are free to
218 use it. */
219 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
220 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200221 barrier();
bellardc27004e2005-01-03 23:35:10 +0000222 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000223
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200224 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300226 }
227
thsecb644f2007-06-03 18:45:53 +0000228#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100229 /* put eflags in CPU temporary format */
230 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
231 DF = 1 - (2 * ((env->eflags >> 10) & 1));
232 CC_OP = CC_OP_EFLAGS;
233 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000234#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000235#elif defined(TARGET_M68K)
236 env->cc_op = CC_OP_FLAGS;
237 env->cc_dest = env->sr & 0xf;
238 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000239#elif defined(TARGET_ALPHA)
240#elif defined(TARGET_ARM)
241#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100242#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200243#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000244#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000245#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000246#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100247#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000248 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000249#else
250#error unsupported target CPU
251#endif
bellard3fb2ded2003-06-24 13:22:59 +0000252 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000253
bellard7d132992003-03-06 23:23:54 +0000254 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000255 for(;;) {
256 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200257#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000258#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100259 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000260#define env cpu_single_env
261#endif
bellard3fb2ded2003-06-24 13:22:59 +0000262 /* if an exception is pending, we execute it here */
263 if (env->exception_index >= 0) {
264 if (env->exception_index >= EXCP_INTERRUPT) {
265 /* exit request from the cpu execution loop */
266 ret = env->exception_index;
267 break;
aurel3272d239e2009-01-14 19:40:27 +0000268 } else {
269#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000270 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000271 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000272 loop */
bellard83479e72003-06-25 16:12:37 +0000273#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000274 do_interrupt_user(env->exception_index,
275 env->exception_is_int,
276 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000277 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000278 /* successfully delivered */
279 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000280#endif
bellard3fb2ded2003-06-24 13:22:59 +0000281 ret = env->exception_index;
282 break;
aurel3272d239e2009-01-14 19:40:27 +0000283#else
bellard83479e72003-06-25 16:12:37 +0000284#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000285 /* simulate a real cpu exception. On i386, it can
286 trigger new exceptions, but we do not handle
287 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000288 do_interrupt(env->exception_index,
289 env->exception_is_int,
290 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000291 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000292 /* successfully delivered */
293 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000294#elif defined(TARGET_PPC)
295 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100296#elif defined(TARGET_LM32)
297 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200298#elif defined(TARGET_MICROBLAZE)
299 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000300#elif defined(TARGET_MIPS)
301 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000302#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000303 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000304#elif defined(TARGET_ARM)
305 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000306#elif defined(TARGET_SH4)
307 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000308#elif defined(TARGET_ALPHA)
309 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000310#elif defined(TARGET_CRIS)
311 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000312#elif defined(TARGET_M68K)
313 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000314#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100315 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000316#endif
bellard3fb2ded2003-06-24 13:22:59 +0000317 }
ths5fafdf22007-09-16 21:08:06 +0000318 }
bellard9df217a2005-02-10 22:05:51 +0000319
blueswir1b5fc09a2008-05-04 06:38:18 +0000320 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000321 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000322 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000323 if (unlikely(interrupt_request)) {
324 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
325 /* Mask out external interrupts for this step. */
326 interrupt_request &= ~(CPU_INTERRUPT_HARD |
327 CPU_INTERRUPT_FIQ |
328 CPU_INTERRUPT_SMI |
329 CPU_INTERRUPT_NMI);
330 }
pbrook6658ffb2007-03-16 23:58:11 +0000331 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
332 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
333 env->exception_index = EXCP_DEBUG;
334 cpu_loop_exit();
335 }
balroga90b7312007-05-01 01:28:01 +0000336#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200337 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Michael Walle81ea0e12011-02-17 23:45:02 +0100338 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32)
balroga90b7312007-05-01 01:28:01 +0000339 if (interrupt_request & CPU_INTERRUPT_HALT) {
340 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
341 env->halted = 1;
342 env->exception_index = EXCP_HLT;
343 cpu_loop_exit();
344 }
345#endif
bellard68a79312003-06-30 13:12:32 +0000346#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300347 if (interrupt_request & CPU_INTERRUPT_INIT) {
348 svm_check_intercept(SVM_EXIT_INIT);
349 do_cpu_init(env);
350 env->exception_index = EXCP_HALTED;
351 cpu_loop_exit();
352 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
353 do_cpu_sipi(env);
354 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000355 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
356 !(env->hflags & HF_SMM_MASK)) {
357 svm_check_intercept(SVM_EXIT_SMI);
358 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
359 do_smm_enter();
360 next_tb = 0;
361 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
362 !(env->hflags2 & HF2_NMI_MASK)) {
363 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
364 env->hflags2 |= HF2_NMI_MASK;
365 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
366 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800367 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
368 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
369 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
370 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000371 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
372 (((env->hflags2 & HF2_VINTR_MASK) &&
373 (env->hflags2 & HF2_HIF_MASK)) ||
374 (!(env->hflags2 & HF2_VINTR_MASK) &&
375 (env->eflags & IF_MASK &&
376 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
377 int intno;
378 svm_check_intercept(SVM_EXIT_INTR);
379 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
380 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000381 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200382#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000383#undef env
384 env = cpu_single_env;
385#define env cpu_single_env
386#endif
bellarddb620f42008-06-04 17:02:19 +0000387 do_interrupt(intno, 0, 0, 0, 1);
388 /* ensure that no TB jump will be modified as
389 the program flow was changed */
390 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000391#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000392 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
393 (env->eflags & IF_MASK) &&
394 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
395 int intno;
396 /* FIXME: this should respect TPR */
397 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000398 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000399 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000400 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000401 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000402 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000403#endif
bellarddb620f42008-06-04 17:02:19 +0000404 }
bellard68a79312003-06-30 13:12:32 +0000405 }
bellardce097762004-01-04 23:53:18 +0000406#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000407#if 0
408 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000409 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000410 }
411#endif
j_mayer47103572007-03-30 09:38:04 +0000412 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000413 ppc_hw_interrupt(env);
414 if (env->pending_interrupts == 0)
415 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000416 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000417 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100418#elif defined(TARGET_LM32)
419 if ((interrupt_request & CPU_INTERRUPT_HARD)
420 && (env->ie & IE_IE)) {
421 env->exception_index = EXCP_IRQ;
422 do_interrupt(env);
423 next_tb = 0;
424 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200425#elif defined(TARGET_MICROBLAZE)
426 if ((interrupt_request & CPU_INTERRUPT_HARD)
427 && (env->sregs[SR_MSR] & MSR_IE)
428 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
429 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
430 env->exception_index = EXCP_IRQ;
431 do_interrupt(env);
432 next_tb = 0;
433 }
bellard6af0bf92005-07-02 14:58:51 +0000434#elif defined(TARGET_MIPS)
435 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100436 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000437 /* Raise it */
438 env->exception_index = EXCP_EXT_INTERRUPT;
439 env->error_code = 0;
440 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000441 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000442 }
bellarde95c8d52004-09-30 22:22:08 +0000443#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300444 if (interrupt_request & CPU_INTERRUPT_HARD) {
445 if (cpu_interrupts_enabled(env) &&
446 env->interrupt_index > 0) {
447 int pil = env->interrupt_index & 0xf;
448 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000449
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300450 if (((type == TT_EXTINT) &&
451 cpu_pil_allowed(env, pil)) ||
452 type != TT_EXTINT) {
453 env->exception_index = env->interrupt_index;
454 do_interrupt(env);
455 next_tb = 0;
456 }
457 }
bellarde95c8d52004-09-30 22:22:08 +0000458 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
459 //do_interrupt(0, 0, 0, 0, 0);
460 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000461 }
bellardb5ff1b32005-11-26 10:38:39 +0000462#elif defined(TARGET_ARM)
463 if (interrupt_request & CPU_INTERRUPT_FIQ
464 && !(env->uncached_cpsr & CPSR_F)) {
465 env->exception_index = EXCP_FIQ;
466 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000467 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000468 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000469 /* ARMv7-M interrupt return works by loading a magic value
470 into the PC. On real hardware the load causes the
471 return to occur. The qemu implementation performs the
472 jump normally, then does the exception return when the
473 CPU tries to execute code at the magic address.
474 This will cause the magic PC value to be pushed to
475 the stack if an interrupt occured at the wrong time.
476 We avoid this by disabling interrupts when
477 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000478 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000479 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
480 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000481 env->exception_index = EXCP_IRQ;
482 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000483 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000484 }
bellardfdf9b3e2006-04-27 21:07:38 +0000485#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000486 if (interrupt_request & CPU_INTERRUPT_HARD) {
487 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000488 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000489 }
j_mayereddf68a2007-04-05 07:22:49 +0000490#elif defined(TARGET_ALPHA)
491 if (interrupt_request & CPU_INTERRUPT_HARD) {
492 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000493 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000494 }
thsf1ccf902007-10-08 13:16:14 +0000495#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000496 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100497 && (env->pregs[PR_CCS] & I_FLAG)
498 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000499 env->exception_index = EXCP_IRQ;
500 do_interrupt(env);
501 next_tb = 0;
502 }
503 if (interrupt_request & CPU_INTERRUPT_NMI
504 && (env->pregs[PR_CCS] & M_FLAG)) {
505 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000506 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000507 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000508 }
pbrook06338792007-05-23 19:58:11 +0000509#elif defined(TARGET_M68K)
510 if (interrupt_request & CPU_INTERRUPT_HARD
511 && ((env->sr & SR_I) >> SR_I_SHIFT)
512 < env->pending_level) {
513 /* Real hardware gets the interrupt vector via an
514 IACK cycle at this point. Current emulated
515 hardware doesn't rely on this, so we
516 provide/save the vector when the interrupt is
517 first signalled. */
518 env->exception_index = env->pending_vector;
519 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000520 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000521 }
bellard68a79312003-06-30 13:12:32 +0000522#endif
bellard9d050952006-05-22 22:03:52 +0000523 /* Don't use the cached interupt_request value,
524 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000525 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000526 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
527 /* ensure that no TB jump will be modified as
528 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000529 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000530 }
aurel32be214e62009-03-06 21:48:00 +0000531 }
532 if (unlikely(env->exit_request)) {
533 env->exit_request = 0;
534 env->exception_index = EXCP_INTERRUPT;
535 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000536 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700537#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000538 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000539 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000540#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000541 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000542 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000543 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000544#elif defined(TARGET_M68K)
545 cpu_m68k_flush_flags(env, env->cc_op);
546 env->cc_op = CC_OP_FLAGS;
547 env->sr = (env->sr & 0xffe0)
548 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000549 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000550#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700551 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000552#endif
bellard3fb2ded2003-06-24 13:22:59 +0000553 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700554#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000555 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000556 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000557 /* Note: we do it here to avoid a gcc bug on Mac OS X when
558 doing it in tb_find_slow */
559 if (tb_invalidated_flag) {
560 /* as some TB could have been invalidated because
561 of memory exceptions while generating the code, we
562 must recompute the hash index here */
563 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000564 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000565 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200566#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000567 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
568 (long)tb->tc_ptr, tb->pc,
569 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000570#endif
bellard8a40a182005-11-20 10:35:40 +0000571 /* see if we can patch the calling TB. When the TB
572 spans two pages, we cannot safely do a direct
573 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100574 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000575 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000576 }
pbrookd5975362008-06-07 20:50:51 +0000577 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000578
579 /* cpu_interrupt might be called while translating the
580 TB, but before it is linked into a potentially
581 infinite loop and becomes env->current_tb. Avoid
582 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200583 env->current_tb = tb;
584 barrier();
585 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000586 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000587 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200588#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000589#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000590 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000591#define env cpu_single_env
592#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000593 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000594 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000595 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000596 int insns_left;
597 tb = (TranslationBlock *)(long)(next_tb & ~3);
598 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000599 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000600 insns_left = env->icount_decr.u32;
601 if (env->icount_extra && insns_left >= 0) {
602 /* Refill decrementer and continue execution. */
603 env->icount_extra += insns_left;
604 if (env->icount_extra > 0xffff) {
605 insns_left = 0xffff;
606 } else {
607 insns_left = env->icount_extra;
608 }
609 env->icount_extra -= insns_left;
610 env->icount_decr.u16.low = insns_left;
611 } else {
612 if (insns_left > 0) {
613 /* Execute remaining instructions. */
614 cpu_exec_nocache(insns_left, tb);
615 }
616 env->exception_index = EXCP_INTERRUPT;
617 next_tb = 0;
618 cpu_loop_exit();
619 }
620 }
621 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200622 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000623 /* reset soft MMU for next block (it can currently
624 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000625 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000626 }
bellard3fb2ded2003-06-24 13:22:59 +0000627 } /* for(;;) */
628
bellard7d132992003-03-06 23:23:54 +0000629
bellarde4533c72003-06-15 19:51:39 +0000630#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000631 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000632 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000633#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000634 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000635#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000636#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100637#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000638#elif defined(TARGET_M68K)
639 cpu_m68k_flush_flags(env, env->cc_op);
640 env->cc_op = CC_OP_FLAGS;
641 env->sr = (env->sr & 0xffe0)
642 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200643#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000644#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000645#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000646#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000647#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100648#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000649 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000650#else
651#error unsupported target CPU
652#endif
pbrook1057eaa2007-02-04 13:37:44 +0000653
654 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200655 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100656 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000657
bellard6a00d602005-11-21 23:25:50 +0000658 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000659 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000660 return ret;
661}
bellard6dbad632003-03-16 18:05:05 +0000662
bellardfbf9eeb2004-04-25 21:21:33 +0000663/* must only be called from the generated code as an exception can be
664 generated */
665void tb_invalidate_page_range(target_ulong start, target_ulong end)
666{
bellarddc5d0b32004-06-22 18:43:30 +0000667 /* XXX: cannot enable it yet because it yields to MMU exception
668 where NIP != read address on PowerPC */
669#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000670 target_ulong phys_addr;
671 phys_addr = get_phys_addr_code(env, start);
672 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000673#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000674}
675
bellard1a18c712003-10-30 01:07:51 +0000676#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000677
bellard6dbad632003-03-16 18:05:05 +0000678void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
679{
680 CPUX86State *saved_env;
681
682 saved_env = env;
683 env = s;
bellarda412ac52003-07-26 18:01:40 +0000684 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000685 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000686 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000687 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000688 } else {
bellard5d975592008-05-12 22:05:33 +0000689 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000690 }
bellard6dbad632003-03-16 18:05:05 +0000691 env = saved_env;
692}
bellard9de5e442003-03-23 16:49:39 +0000693
bellard6f12a2a2007-11-11 22:16:56 +0000694void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000695{
696 CPUX86State *saved_env;
697
698 saved_env = env;
699 env = s;
ths3b46e622007-09-17 08:09:54 +0000700
bellard6f12a2a2007-11-11 22:16:56 +0000701 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000702
703 env = saved_env;
704}
705
bellard6f12a2a2007-11-11 22:16:56 +0000706void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000707{
708 CPUX86State *saved_env;
709
710 saved_env = env;
711 env = s;
ths3b46e622007-09-17 08:09:54 +0000712
bellard6f12a2a2007-11-11 22:16:56 +0000713 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000714
715 env = saved_env;
716}
717
bellarde4533c72003-06-15 19:51:39 +0000718#endif /* TARGET_I386 */
719
bellard67b915a2004-03-31 23:37:16 +0000720#if !defined(CONFIG_SOFTMMU)
721
bellard3fb2ded2003-06-24 13:22:59 +0000722#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700723#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
724#else
725#define EXCEPTION_ACTION cpu_loop_exit()
726#endif
bellard3fb2ded2003-06-24 13:22:59 +0000727
bellardb56dad12003-05-08 15:38:04 +0000728/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000729 the effective address of the memory exception. 'is_write' is 1 if a
730 write caused the exception and otherwise 0'. 'old_set' is the
731 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000732static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000733 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000734 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000735{
bellarda513fe12003-05-27 23:29:48 +0000736 TranslationBlock *tb;
737 int ret;
bellard68a79312003-06-30 13:12:32 +0000738
bellard83479e72003-06-25 16:12:37 +0000739 if (cpu_single_env)
740 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000741#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000742 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000743 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000744#endif
bellard25eb4482003-05-14 21:50:54 +0000745 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000746 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000747 return 1;
748 }
bellardfbf9eeb2004-04-25 21:21:33 +0000749
bellard3fb2ded2003-06-24 13:22:59 +0000750 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700751 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000752 if (ret < 0)
753 return 0; /* not an MMU fault */
754 if (ret == 0)
755 return 1; /* the MMU fault was handled without causing real CPU fault */
756 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000757 tb = tb_find_pc(pc);
758 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000759 /* the PC is inside the translated code. It means that we have
760 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000761 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000762 }
bellard3fb2ded2003-06-24 13:22:59 +0000763
bellard68016c62005-02-07 23:12:27 +0000764 /* we restore the process signal mask as the sigreturn should
765 do it (XXX: use sigsetjmp) */
766 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700767 EXCEPTION_ACTION;
768
aurel32968c74d2008-04-11 04:55:17 +0000769 /* never comes here */
770 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000771}
bellard9de5e442003-03-23 16:49:39 +0000772
bellard2b413142003-05-14 23:01:10 +0000773#if defined(__i386__)
774
bellardd8ecc0b2007-02-05 21:41:46 +0000775#if defined(__APPLE__)
776# include <sys/ucontext.h>
777
778# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
779# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
780# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000781# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200782#elif defined (__NetBSD__)
783# include <ucontext.h>
784
785# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
786# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
787# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
788# define MASK_sig(context) ((context)->uc_sigmask)
789#elif defined (__FreeBSD__) || defined(__DragonFly__)
790# include <ucontext.h>
791
792# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
793# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
794# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
795# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000796#elif defined(__OpenBSD__)
797# define EIP_sig(context) ((context)->sc_eip)
798# define TRAP_sig(context) ((context)->sc_trapno)
799# define ERROR_sig(context) ((context)->sc_err)
800# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000801#else
802# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
803# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
804# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000805# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000806#endif
807
ths5fafdf22007-09-16 21:08:06 +0000808int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000809 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000810{
ths5a7b5422007-01-31 12:16:51 +0000811 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200812#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
813 ucontext_t *uc = puc;
814#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000815 struct sigcontext *uc = puc;
816#else
bellard9de5e442003-03-23 16:49:39 +0000817 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000818#endif
bellard9de5e442003-03-23 16:49:39 +0000819 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000820 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000821
bellardd691f662003-03-24 21:58:34 +0000822#ifndef REG_EIP
823/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000824#define REG_EIP EIP
825#define REG_ERR ERR
826#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000827#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000828 pc = EIP_sig(uc);
829 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000830 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
831 trapno == 0xe ?
832 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000833 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000834}
835
bellardbc51c5c2004-03-17 23:46:04 +0000836#elif defined(__x86_64__)
837
blueswir1b3efe5c2008-12-05 17:55:45 +0000838#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000839#define PC_sig(context) _UC_MACHINE_PC(context)
840#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
841#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
842#define MASK_sig(context) ((context)->uc_sigmask)
843#elif defined(__OpenBSD__)
844#define PC_sig(context) ((context)->sc_rip)
845#define TRAP_sig(context) ((context)->sc_trapno)
846#define ERROR_sig(context) ((context)->sc_err)
847#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200848#elif defined (__FreeBSD__) || defined(__DragonFly__)
849#include <ucontext.h>
850
851#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
852#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
853#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
854#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000855#else
blueswir1d397abb2009-04-10 13:00:29 +0000856#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
857#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
858#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
859#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000860#endif
861
ths5a7b5422007-01-31 12:16:51 +0000862int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000863 void *puc)
864{
ths5a7b5422007-01-31 12:16:51 +0000865 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000866 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200867#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000868 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000869#elif defined(__OpenBSD__)
870 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000871#else
872 struct ucontext *uc = puc;
873#endif
bellardbc51c5c2004-03-17 23:46:04 +0000874
blueswir1d397abb2009-04-10 13:00:29 +0000875 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000876 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000877 TRAP_sig(uc) == 0xe ?
878 (ERROR_sig(uc) >> 1) & 1 : 0,
879 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000880}
881
malce58ffeb2009-01-14 18:39:49 +0000882#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000883
bellard83fb7ad2004-07-05 21:25:26 +0000884/***********************************************************************
885 * signal context platform-specific definitions
886 * From Wine
887 */
888#ifdef linux
889/* All Registers access - only for local access */
890# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
891/* Gpr Registers access */
892# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
893# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
894# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
895# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
896# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
897# define LR_sig(context) REG_sig(link, context) /* Link register */
898# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
899/* Float Registers access */
900# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
901# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
902/* Exception Registers access */
903# define DAR_sig(context) REG_sig(dar, context)
904# define DSISR_sig(context) REG_sig(dsisr, context)
905# define TRAP_sig(context) REG_sig(trap, context)
906#endif /* linux */
907
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100908#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
909#include <ucontext.h>
910# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
911# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
912# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
913# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
914# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
915# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
916/* Exception Registers access */
917# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
918# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
919# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
920#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
921
bellard83fb7ad2004-07-05 21:25:26 +0000922#ifdef __APPLE__
923# include <sys/ucontext.h>
924typedef struct ucontext SIGCONTEXT;
925/* All Registers access - only for local access */
926# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
927# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
928# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
929# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
930/* Gpr Registers access */
931# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
932# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
933# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
934# define CTR_sig(context) REG_sig(ctr, context)
935# define XER_sig(context) REG_sig(xer, context) /* Link register */
936# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
937# define CR_sig(context) REG_sig(cr, context) /* Condition register */
938/* Float Registers access */
939# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
940# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
941/* Exception Registers access */
942# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
943# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
944# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
945#endif /* __APPLE__ */
946
ths5fafdf22007-09-16 21:08:06 +0000947int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000948 void *puc)
bellard2b413142003-05-14 23:01:10 +0000949{
ths5a7b5422007-01-31 12:16:51 +0000950 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100951#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
952 ucontext_t *uc = puc;
953#else
bellard25eb4482003-05-14 21:50:54 +0000954 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100955#endif
bellard25eb4482003-05-14 21:50:54 +0000956 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000957 int is_write;
958
bellard83fb7ad2004-07-05 21:25:26 +0000959 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000960 is_write = 0;
961#if 0
962 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000963 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000964 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000965#else
bellard83fb7ad2004-07-05 21:25:26 +0000966 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000967 is_write = 1;
968#endif
ths5fafdf22007-09-16 21:08:06 +0000969 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000970 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000971}
bellard2b413142003-05-14 23:01:10 +0000972
bellard2f87c602003-06-02 20:38:09 +0000973#elif defined(__alpha__)
974
ths5fafdf22007-09-16 21:08:06 +0000975int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000976 void *puc)
977{
ths5a7b5422007-01-31 12:16:51 +0000978 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000979 struct ucontext *uc = puc;
980 uint32_t *pc = uc->uc_mcontext.sc_pc;
981 uint32_t insn = *pc;
982 int is_write = 0;
983
bellard8c6939c2003-06-09 15:28:00 +0000984 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000985 switch (insn >> 26) {
986 case 0x0d: // stw
987 case 0x0e: // stb
988 case 0x0f: // stq_u
989 case 0x24: // stf
990 case 0x25: // stg
991 case 0x26: // sts
992 case 0x27: // stt
993 case 0x2c: // stl
994 case 0x2d: // stq
995 case 0x2e: // stl_c
996 case 0x2f: // stq_c
997 is_write = 1;
998 }
999
ths5fafdf22007-09-16 21:08:06 +00001000 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001001 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001002}
bellard8c6939c2003-06-09 15:28:00 +00001003#elif defined(__sparc__)
1004
ths5fafdf22007-09-16 21:08:06 +00001005int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001006 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001007{
ths5a7b5422007-01-31 12:16:51 +00001008 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001009 int is_write;
1010 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001011#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001012 uint32_t *regs = (uint32_t *)(info + 1);
1013 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001014 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001015 unsigned long pc = regs[1];
1016#else
blueswir184778502008-10-26 20:33:16 +00001017#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001018 struct sigcontext *sc = puc;
1019 unsigned long pc = sc->sigc_regs.tpc;
1020 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001021#elif defined(__OpenBSD__)
1022 struct sigcontext *uc = puc;
1023 unsigned long pc = uc->sc_pc;
1024 void *sigmask = (void *)(long)uc->sc_mask;
1025#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001026#endif
1027
bellard8c6939c2003-06-09 15:28:00 +00001028 /* XXX: need kernel patch to get write flag faster */
1029 is_write = 0;
1030 insn = *(uint32_t *)pc;
1031 if ((insn >> 30) == 3) {
1032 switch((insn >> 19) & 0x3f) {
1033 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001034 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001035 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001036 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001037 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001038 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001039 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001040 case 0x17: // stda
1041 case 0x0e: // stx
1042 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001043 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001044 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001045 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001046 case 0x37: // stdfa
1047 case 0x26: // stqf
1048 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001049 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001050 case 0x3c: // casa
1051 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001052 is_write = 1;
1053 break;
1054 }
1055 }
ths5fafdf22007-09-16 21:08:06 +00001056 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001057 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001058}
1059
1060#elif defined(__arm__)
1061
ths5fafdf22007-09-16 21:08:06 +00001062int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001063 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001064{
ths5a7b5422007-01-31 12:16:51 +00001065 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001066 struct ucontext *uc = puc;
1067 unsigned long pc;
1068 int is_write;
ths3b46e622007-09-17 08:09:54 +00001069
blueswir148bbf112008-07-08 18:35:02 +00001070#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001071 pc = uc->uc_mcontext.gregs[R15];
1072#else
balrog4eee57f2008-05-06 14:47:19 +00001073 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001074#endif
bellard8c6939c2003-06-09 15:28:00 +00001075 /* XXX: compute is_write */
1076 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001077 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001078 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001079 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001080}
1081
bellard38e584a2003-08-10 22:14:22 +00001082#elif defined(__mc68000)
1083
ths5fafdf22007-09-16 21:08:06 +00001084int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001085 void *puc)
1086{
ths5a7b5422007-01-31 12:16:51 +00001087 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001088 struct ucontext *uc = puc;
1089 unsigned long pc;
1090 int is_write;
ths3b46e622007-09-17 08:09:54 +00001091
bellard38e584a2003-08-10 22:14:22 +00001092 pc = uc->uc_mcontext.gregs[16];
1093 /* XXX: compute is_write */
1094 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001095 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001096 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001097 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001098}
1099
bellardb8076a72005-04-07 22:20:31 +00001100#elif defined(__ia64)
1101
1102#ifndef __ISR_VALID
1103 /* This ought to be in <bits/siginfo.h>... */
1104# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001105#endif
1106
ths5a7b5422007-01-31 12:16:51 +00001107int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001108{
ths5a7b5422007-01-31 12:16:51 +00001109 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001110 struct ucontext *uc = puc;
1111 unsigned long ip;
1112 int is_write = 0;
1113
1114 ip = uc->uc_mcontext.sc_ip;
1115 switch (host_signum) {
1116 case SIGILL:
1117 case SIGFPE:
1118 case SIGSEGV:
1119 case SIGBUS:
1120 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001121 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001122 /* ISR.W (write-access) is bit 33: */
1123 is_write = (info->si_isr >> 33) & 1;
1124 break;
1125
1126 default:
1127 break;
1128 }
1129 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1130 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001131 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001132}
1133
bellard90cb9492005-07-24 15:11:38 +00001134#elif defined(__s390__)
1135
ths5fafdf22007-09-16 21:08:06 +00001136int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001137 void *puc)
1138{
ths5a7b5422007-01-31 12:16:51 +00001139 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001140 struct ucontext *uc = puc;
1141 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001142 uint16_t *pinsn;
1143 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001144
bellard90cb9492005-07-24 15:11:38 +00001145 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001146
1147 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1148 of the normal 2 arguments. The 3rd argument contains the "int_code"
1149 from the hardware which does in fact contain the is_write value.
1150 The rt signal handler, as far as I can tell, does not give this value
1151 at all. Not that we could get to it from here even if it were. */
1152 /* ??? This is not even close to complete, since it ignores all
1153 of the read-modify-write instructions. */
1154 pinsn = (uint16_t *)pc;
1155 switch (pinsn[0] >> 8) {
1156 case 0x50: /* ST */
1157 case 0x42: /* STC */
1158 case 0x40: /* STH */
1159 is_write = 1;
1160 break;
1161 case 0xc4: /* RIL format insns */
1162 switch (pinsn[0] & 0xf) {
1163 case 0xf: /* STRL */
1164 case 0xb: /* STGRL */
1165 case 0x7: /* STHRL */
1166 is_write = 1;
1167 }
1168 break;
1169 case 0xe3: /* RXY format insns */
1170 switch (pinsn[2] & 0xff) {
1171 case 0x50: /* STY */
1172 case 0x24: /* STG */
1173 case 0x72: /* STCY */
1174 case 0x70: /* STHY */
1175 case 0x8e: /* STPQ */
1176 case 0x3f: /* STRVH */
1177 case 0x3e: /* STRV */
1178 case 0x2f: /* STRVG */
1179 is_write = 1;
1180 }
1181 break;
1182 }
ths5fafdf22007-09-16 21:08:06 +00001183 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001184 is_write, &uc->uc_sigmask, puc);
1185}
1186
1187#elif defined(__mips__)
1188
ths5fafdf22007-09-16 21:08:06 +00001189int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001190 void *puc)
1191{
ths9617efe2007-05-08 21:05:55 +00001192 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001193 struct ucontext *uc = puc;
1194 greg_t pc = uc->uc_mcontext.pc;
1195 int is_write;
ths3b46e622007-09-17 08:09:54 +00001196
thsc4b89d12007-05-05 19:23:11 +00001197 /* XXX: compute is_write */
1198 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001199 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001200 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001201}
1202
aurel32f54b3f92008-04-12 20:14:54 +00001203#elif defined(__hppa__)
1204
1205int cpu_signal_handler(int host_signum, void *pinfo,
1206 void *puc)
1207{
1208 struct siginfo *info = pinfo;
1209 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001210 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1211 uint32_t insn = *(uint32_t *)pc;
1212 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001213
Richard Hendersonf57040b2010-03-12 15:58:08 +01001214 /* XXX: need kernel patch to get write flag faster. */
1215 switch (insn >> 26) {
1216 case 0x1a: /* STW */
1217 case 0x19: /* STH */
1218 case 0x18: /* STB */
1219 case 0x1b: /* STWM */
1220 is_write = 1;
1221 break;
1222
1223 case 0x09: /* CSTWX, FSTWX, FSTWS */
1224 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1225 /* Distinguish from coprocessor load ... */
1226 is_write = (insn >> 9) & 1;
1227 break;
1228
1229 case 0x03:
1230 switch ((insn >> 6) & 15) {
1231 case 0xa: /* STWS */
1232 case 0x9: /* STHS */
1233 case 0x8: /* STBS */
1234 case 0xe: /* STWAS */
1235 case 0xc: /* STBYS */
1236 is_write = 1;
1237 }
1238 break;
1239 }
1240
aurel32f54b3f92008-04-12 20:14:54 +00001241 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001242 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001243}
1244
bellard2b413142003-05-14 23:01:10 +00001245#else
1246
bellard3fb2ded2003-06-24 13:22:59 +00001247#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001248
1249#endif
bellard67b915a2004-03-31 23:37:16 +00001250
1251#endif /* !defined(CONFIG_SOFTMMU) */