blob: 5e64fa43cae3b7fc12507621351cd4d0b82cb4b0 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
37#include <sys/ucontext.h>
38#endif
39
blueswir1572a9d42008-05-17 07:38:10 +000040#if defined(__sparc__) && !defined(HOST_SOLARIS)
41// Work around ugly bugs in glibc that mangle global register contents
42#undef env
43#define env cpu_single_env
44#endif
45
bellard36bdbe52003-11-19 22:12:02 +000046int tb_invalidated_flag;
blueswir1b5fc09a2008-05-04 06:38:18 +000047static unsigned long next_tb;
bellard36bdbe52003-11-19 22:12:02 +000048
bellarddc990652003-03-19 00:00:28 +000049//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
bellarde4533c72003-06-15 19:51:39 +000052void cpu_loop_exit(void)
53{
thsbfed01f2007-06-03 17:44:37 +000054 /* NOTE: the register at this point must be saved by hand because
55 longjmp restore them */
56 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000057 longjmp(env->jmp_env, 1);
58}
thsbfed01f2007-06-03 17:44:37 +000059
pbrooke6e59062006-10-22 00:18:54 +000060#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000061#define reg_T2
62#endif
bellarde4533c72003-06-15 19:51:39 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
70 struct ucontext *uc = puc;
71#endif
72
73 env = env1;
74
75 /* XXX: restore cpu registers saved in host registers */
76
77#if !defined(CONFIG_SOFTMMU)
78 if (puc) {
79 /* XXX: use siglongjmp ? */
80 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
81 }
82#endif
83 longjmp(env->jmp_env, 1);
84}
85
bellard8a40a182005-11-20 10:35:40 +000086static TranslationBlock *tb_find_slow(target_ulong pc,
87 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000088 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000089{
90 TranslationBlock *tb, **ptb1;
91 int code_gen_size;
92 unsigned int h;
93 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
94 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000095
bellard8a40a182005-11-20 10:35:40 +000096 spin_lock(&tb_lock);
97
98 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000099
bellard8a40a182005-11-20 10:35:40 +0000100 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000101
bellard8a40a182005-11-20 10:35:40 +0000102 /* find translated block using physical mappings */
103 phys_pc = get_phys_addr_code(env, pc);
104 phys_page1 = phys_pc & TARGET_PAGE_MASK;
105 phys_page2 = -1;
106 h = tb_phys_hash_func(phys_pc);
107 ptb1 = &tb_phys_hash[h];
108 for(;;) {
109 tb = *ptb1;
110 if (!tb)
111 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000112 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000113 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000114 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000115 tb->flags == flags) {
116 /* check next page if needed */
117 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000118 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000119 TARGET_PAGE_SIZE;
120 phys_page2 = get_phys_addr_code(env, virt_page2);
121 if (tb->page_addr[1] == phys_page2)
122 goto found;
123 } else {
124 goto found;
125 }
126 }
127 ptb1 = &tb->phys_hash_next;
128 }
129 not_found:
130 /* if no translated code available, then translate it now */
131 tb = tb_alloc(pc);
132 if (!tb) {
133 /* flush must be done */
134 tb_flush(env);
135 /* cannot fail at this point */
136 tb = tb_alloc(pc);
137 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000138 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000139 }
140 tc_ptr = code_gen_ptr;
141 tb->tc_ptr = tc_ptr;
142 tb->cs_base = cs_base;
143 tb->flags = flags;
blueswir1d07bde82007-12-11 19:35:45 +0000144 cpu_gen_code(env, tb, &code_gen_size);
bellard8a40a182005-11-20 10:35:40 +0000145 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 /* check next page if needed */
148 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
149 phys_page2 = -1;
150 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
151 phys_page2 = get_phys_addr_code(env, virt_page2);
152 }
153 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000154
bellard8a40a182005-11-20 10:35:40 +0000155 found:
bellard8a40a182005-11-20 10:35:40 +0000156 /* we add the TB in the virtual pc hash table */
157 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
158 spin_unlock(&tb_lock);
159 return tb;
160}
161
162static inline TranslationBlock *tb_find_fast(void)
163{
164 TranslationBlock *tb;
165 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000166 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000167
168 /* we record a subset of the CPU state. It will
169 always be the same before a given translated block
170 is executed. */
171#if defined(TARGET_I386)
172 flags = env->hflags;
173 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000174 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000175 cs_base = env->segs[R_CS].base;
176 pc = cs_base + env->eip;
177#elif defined(TARGET_ARM)
178 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000179 | (env->vfp.vec_stride << 4);
180 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
181 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000182 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
183 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000184 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000185 cs_base = 0;
186 pc = env->regs[15];
187#elif defined(TARGET_SPARC)
188#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000189 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
190 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
191 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000192#else
blueswir16d5f2372007-11-07 17:03:37 +0000193 // FPU enable . Supervisor
194 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000195#endif
196 cs_base = env->npc;
197 pc = env->pc;
198#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000199 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000200 cs_base = 0;
201 pc = env->nip;
202#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000203 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000204 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000205 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000206#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000207 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
208 | (env->sr & SR_S) /* Bit 13 */
209 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000210 cs_base = 0;
211 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000212#elif defined(TARGET_SH4)
ths823029f2007-12-02 06:10:04 +0000213 flags = env->flags;
214 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000215 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000216#elif defined(TARGET_ALPHA)
217 flags = env->ps;
218 cs_base = 0;
219 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000220#elif defined(TARGET_CRIS)
edgar_igl17a594d2008-05-07 15:27:14 +0000221 flags = env->pregs[PR_CCS] & U_FLAG;
edgar_iglcf1d97f2008-05-13 10:59:14 +0000222 flags |= env->dslot;
thsf1ccf902007-10-08 13:16:14 +0000223 cs_base = 0;
224 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000225#else
226#error unsupported CPU
227#endif
bellardbce61842008-02-01 22:18:51 +0000228 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
bellard8a40a182005-11-20 10:35:40 +0000229 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
230 tb->flags != flags, 0)) {
231 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000232 /* Note: we do it here to avoid a gcc bug on Mac OS X when
233 doing it in tb_find_slow */
234 if (tb_invalidated_flag) {
235 /* as some TB could have been invalidated because
236 of memory exceptions while generating the code, we
237 must recompute the hash index here */
blueswir1b5fc09a2008-05-04 06:38:18 +0000238 next_tb = 0;
bellard15388002005-12-19 01:42:32 +0000239 }
bellard8a40a182005-11-20 10:35:40 +0000240 }
241 return tb;
242}
243
bellard7d132992003-03-06 23:23:54 +0000244/* main execution loop */
245
bellarde4533c72003-06-15 19:51:39 +0000246int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000247{
pbrook1057eaa2007-02-04 13:37:44 +0000248#define DECLARE_HOST_REGS 1
249#include "hostregs_helper.h"
250#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000251#if defined(reg_REGWPTR)
252 uint32_t *saved_regwptr;
253#endif
254#endif
bellard8a40a182005-11-20 10:35:40 +0000255 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000256 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000257 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000258
thsbfed01f2007-06-03 17:44:37 +0000259 if (cpu_halted(env1) == EXCP_HALTED)
260 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000261
ths5fafdf22007-09-16 21:08:06 +0000262 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000263
bellard7d132992003-03-06 23:23:54 +0000264 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000265#define SAVE_HOST_REGS 1
266#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000267 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000268
bellard0d1a29f2004-10-12 22:01:28 +0000269 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000270#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000271 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000272 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000274 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000275 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000276#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000277#if defined(reg_REGWPTR)
278 saved_regwptr = REGWPTR;
279#endif
pbrooke6e59062006-10-22 00:18:54 +0000280#elif defined(TARGET_M68K)
281 env->cc_op = CC_OP_FLAGS;
282 env->cc_dest = env->sr & 0xf;
283 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000284#elif defined(TARGET_ALPHA)
285#elif defined(TARGET_ARM)
286#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000287#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000288#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000289#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000290 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000291#else
292#error unsupported target CPU
293#endif
bellard3fb2ded2003-06-24 13:22:59 +0000294 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000295
bellard7d132992003-03-06 23:23:54 +0000296 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000297 for(;;) {
298 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000299 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000300 /* if an exception is pending, we execute it here */
301 if (env->exception_index >= 0) {
302 if (env->exception_index >= EXCP_INTERRUPT) {
303 /* exit request from the cpu execution loop */
304 ret = env->exception_index;
305 break;
306 } else if (env->user_mode_only) {
307 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000308 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000309 loop */
bellard83479e72003-06-25 16:12:37 +0000310#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000311 do_interrupt_user(env->exception_index,
312 env->exception_is_int,
313 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000314 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000315 /* successfully delivered */
316 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000317#endif
bellard3fb2ded2003-06-24 13:22:59 +0000318 ret = env->exception_index;
319 break;
320 } else {
bellard83479e72003-06-25 16:12:37 +0000321#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000322 /* simulate a real cpu exception. On i386, it can
323 trigger new exceptions, but we do not handle
324 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000325 do_interrupt(env->exception_index,
326 env->exception_is_int,
327 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000328 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000329 /* successfully delivered */
330 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000331#elif defined(TARGET_PPC)
332 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000333#elif defined(TARGET_MIPS)
334 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000335#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000336 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000337#elif defined(TARGET_ARM)
338 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000339#elif defined(TARGET_SH4)
340 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000341#elif defined(TARGET_ALPHA)
342 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000343#elif defined(TARGET_CRIS)
344 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000345#elif defined(TARGET_M68K)
346 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000347#endif
bellard3fb2ded2003-06-24 13:22:59 +0000348 }
349 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000350 }
bellard9df217a2005-02-10 22:05:51 +0000351#ifdef USE_KQEMU
352 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
353 int ret;
354 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
355 ret = kqemu_cpu_exec(env);
356 /* put eflags in CPU temporary format */
357 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
358 DF = 1 - (2 * ((env->eflags >> 10) & 1));
359 CC_OP = CC_OP_EFLAGS;
360 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
361 if (ret == 1) {
362 /* exception */
363 longjmp(env->jmp_env, 1);
364 } else if (ret == 2) {
365 /* softmmu execution needed */
366 } else {
367 if (env->interrupt_request != 0) {
368 /* hardware interrupt will be executed just after */
369 } else {
370 /* otherwise, we restart */
371 longjmp(env->jmp_env, 1);
372 }
373 }
bellard9de5e442003-03-23 16:49:39 +0000374 }
bellard9df217a2005-02-10 22:05:51 +0000375#endif
376
blueswir1b5fc09a2008-05-04 06:38:18 +0000377 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000378 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000379 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000380 if (__builtin_expect(interrupt_request, 0)
381#if defined(TARGET_I386)
382 && env->hflags & HF_GIF_MASK
383#endif
edgar_igl21b20812008-05-15 19:54:00 +0000384 && likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
pbrook6658ffb2007-03-16 23:58:11 +0000385 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
386 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
387 env->exception_index = EXCP_DEBUG;
388 cpu_loop_exit();
389 }
balroga90b7312007-05-01 01:28:01 +0000390#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000391 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000392 if (interrupt_request & CPU_INTERRUPT_HALT) {
393 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
394 env->halted = 1;
395 env->exception_index = EXCP_HLT;
396 cpu_loop_exit();
397 }
398#endif
bellard68a79312003-06-30 13:12:32 +0000399#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000400 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
401 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000402 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000403 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
404 do_smm_enter();
blueswir1b5fc09a2008-05-04 06:38:18 +0000405 next_tb = 0;
aurel32474ea842008-04-13 16:08:15 +0000406 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
407 !(env->hflags & HF_NMI_MASK)) {
408 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
409 env->hflags |= HF_NMI_MASK;
410 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000411 next_tb = 0;
bellard3b21e032006-09-24 18:41:56 +0000412 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000413 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000414 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000415 int intno;
ths0573fbf2007-09-23 15:28:04 +0000416 svm_check_intercept(SVM_EXIT_INTR);
ths52621682007-09-27 01:52:00 +0000417 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
bellarda541f292004-04-12 20:39:29 +0000418 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000419 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000420 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
421 }
bellardd05e66d2003-08-20 21:34:35 +0000422 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000423 /* ensure that no TB jump will be modified as
424 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000425 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000426#if !defined(CONFIG_USER_ONLY)
427 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
428 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
429 int intno;
430 /* FIXME: this should respect TPR */
431 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
ths52621682007-09-27 01:52:00 +0000432 svm_check_intercept(SVM_EXIT_VINTR);
ths0573fbf2007-09-23 15:28:04 +0000433 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
434 if (loglevel & CPU_LOG_TB_IN_ASM)
435 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
436 do_interrupt(intno, 0, 0, -1, 1);
ths52621682007-09-27 01:52:00 +0000437 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
438 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
blueswir1b5fc09a2008-05-04 06:38:18 +0000439 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000440#endif
bellard68a79312003-06-30 13:12:32 +0000441 }
bellardce097762004-01-04 23:53:18 +0000442#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000443#if 0
444 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
445 cpu_ppc_reset(env);
446 }
447#endif
j_mayer47103572007-03-30 09:38:04 +0000448 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000449 ppc_hw_interrupt(env);
450 if (env->pending_interrupts == 0)
451 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000452 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000453 }
bellard6af0bf92005-07-02 14:58:51 +0000454#elif defined(TARGET_MIPS)
455 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000456 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000457 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000458 !(env->CP0_Status & (1 << CP0St_EXL)) &&
459 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000460 !(env->hflags & MIPS_HFLAG_DM)) {
461 /* Raise it */
462 env->exception_index = EXCP_EXT_INTERRUPT;
463 env->error_code = 0;
464 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000465 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000466 }
bellarde95c8d52004-09-30 22:22:08 +0000467#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000468 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
469 (env->psret != 0)) {
470 int pil = env->interrupt_index & 15;
471 int type = env->interrupt_index & 0xf0;
472
473 if (((type == TT_EXTINT) &&
474 (pil == 15 || pil > env->psrpil)) ||
475 type != TT_EXTINT) {
476 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000477 env->exception_index = env->interrupt_index;
478 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000479 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000480#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
481 cpu_check_irqs(env);
482#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000483 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000484 }
bellarde95c8d52004-09-30 22:22:08 +0000485 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
486 //do_interrupt(0, 0, 0, 0, 0);
487 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000488 }
bellardb5ff1b32005-11-26 10:38:39 +0000489#elif defined(TARGET_ARM)
490 if (interrupt_request & CPU_INTERRUPT_FIQ
491 && !(env->uncached_cpsr & CPSR_F)) {
492 env->exception_index = EXCP_FIQ;
493 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000494 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000495 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000496 /* ARMv7-M interrupt return works by loading a magic value
497 into the PC. On real hardware the load causes the
498 return to occur. The qemu implementation performs the
499 jump normally, then does the exception return when the
500 CPU tries to execute code at the magic address.
501 This will cause the magic PC value to be pushed to
502 the stack if an interrupt occured at the wrong time.
503 We avoid this by disabling interrupts when
504 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000505 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000506 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
507 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000508 env->exception_index = EXCP_IRQ;
509 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000510 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000511 }
bellardfdf9b3e2006-04-27 21:07:38 +0000512#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000513 if (interrupt_request & CPU_INTERRUPT_HARD) {
514 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000515 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000516 }
j_mayereddf68a2007-04-05 07:22:49 +0000517#elif defined(TARGET_ALPHA)
518 if (interrupt_request & CPU_INTERRUPT_HARD) {
519 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000520 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000521 }
thsf1ccf902007-10-08 13:16:14 +0000522#elif defined(TARGET_CRIS)
523 if (interrupt_request & CPU_INTERRUPT_HARD) {
524 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000525 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000526 }
pbrook06338792007-05-23 19:58:11 +0000527#elif defined(TARGET_M68K)
528 if (interrupt_request & CPU_INTERRUPT_HARD
529 && ((env->sr & SR_I) >> SR_I_SHIFT)
530 < env->pending_level) {
531 /* Real hardware gets the interrupt vector via an
532 IACK cycle at this point. Current emulated
533 hardware doesn't rely on this, so we
534 provide/save the vector when the interrupt is
535 first signalled. */
536 env->exception_index = env->pending_vector;
537 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000538 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000539 }
bellard68a79312003-06-30 13:12:32 +0000540#endif
bellard9d050952006-05-22 22:03:52 +0000541 /* Don't use the cached interupt_request value,
542 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000543 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000544 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
545 /* ensure that no TB jump will be modified as
546 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000547 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000548 }
bellard68a79312003-06-30 13:12:32 +0000549 if (interrupt_request & CPU_INTERRUPT_EXIT) {
550 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
551 env->exception_index = EXCP_INTERRUPT;
552 cpu_loop_exit();
553 }
bellard3fb2ded2003-06-24 13:22:59 +0000554 }
555#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000556 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000557 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000558 regs_to_env();
559#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000560 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000561 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000562 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000563#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000564 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000565#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000566 REGWPTR = env->regbase + (env->cwp * 16);
567 env->regwptr = REGWPTR;
568 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000569#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000570 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000571#elif defined(TARGET_M68K)
572 cpu_m68k_flush_flags(env, env->cc_op);
573 env->cc_op = CC_OP_FLAGS;
574 env->sr = (env->sr & 0xffe0)
575 | env->cc_dest | (env->cc_x << 4);
576 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000577#elif defined(TARGET_MIPS)
578 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000579#elif defined(TARGET_SH4)
580 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000581#elif defined(TARGET_ALPHA)
582 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000583#elif defined(TARGET_CRIS)
584 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000585#else
ths5fafdf22007-09-16 21:08:06 +0000586#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000587#endif
bellard3fb2ded2003-06-24 13:22:59 +0000588 }
bellard7d132992003-03-06 23:23:54 +0000589#endif
bellard8a40a182005-11-20 10:35:40 +0000590 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000591#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000592 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000593 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
594 (long)tb->tc_ptr, tb->pc,
595 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000596 }
bellard9d27abd2003-05-10 13:13:54 +0000597#endif
bellard8a40a182005-11-20 10:35:40 +0000598 /* see if we can patch the calling TB. When the TB
599 spans two pages, we cannot safely do a direct
600 jump. */
bellardc27004e2005-01-03 23:35:10 +0000601 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000602 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000603#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000604 (env->kqemu_enabled != 2) &&
605#endif
bellardec6338b2007-11-08 14:25:03 +0000606 tb->page_addr[1] == -1) {
bellard3fb2ded2003-06-24 13:22:59 +0000607 spin_lock(&tb_lock);
blueswir1b5fc09a2008-05-04 06:38:18 +0000608 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000609 spin_unlock(&tb_lock);
610 }
bellardc27004e2005-01-03 23:35:10 +0000611 }
bellard3fb2ded2003-06-24 13:22:59 +0000612 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000613 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000614 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000615#if defined(__sparc__) && !defined(HOST_SOLARIS)
616#undef env
617 env = cpu_single_env;
618#define env cpu_single_env
619#endif
bellard7cb69ca2008-05-10 10:55:51 +0000620 next_tb = tcg_qemu_tb_exec(tc_ptr);
bellard83479e72003-06-25 16:12:37 +0000621 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000622 /* reset soft MMU for next block (it can currently
623 only be set by a memory fault) */
624#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000625 if (env->hflags & HF_SOFTMMU_MASK) {
626 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000627 /* do not allow linking to another block */
blueswir1b5fc09a2008-05-04 06:38:18 +0000628 next_tb = 0;
bellard4cbf74b2003-08-10 21:48:43 +0000629 }
630#endif
bellardf32fc642006-02-08 22:43:39 +0000631#if defined(USE_KQEMU)
632#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
633 if (kqemu_is_ok(env) &&
634 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
635 cpu_loop_exit();
636 }
637#endif
ths50a518e2007-06-03 18:52:15 +0000638 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000639 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000640 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000641 }
bellard3fb2ded2003-06-24 13:22:59 +0000642 } /* for(;;) */
643
bellard7d132992003-03-06 23:23:54 +0000644
bellarde4533c72003-06-15 19:51:39 +0000645#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000646 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000647 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000648#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000649 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000650#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000651#if defined(reg_REGWPTR)
652 REGWPTR = saved_regwptr;
653#endif
bellard67867302003-11-23 17:05:30 +0000654#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000655#elif defined(TARGET_M68K)
656 cpu_m68k_flush_flags(env, env->cc_op);
657 env->cc_op = CC_OP_FLAGS;
658 env->sr = (env->sr & 0xffe0)
659 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000660#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000661#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000662#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000663#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000664 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000665#else
666#error unsupported target CPU
667#endif
pbrook1057eaa2007-02-04 13:37:44 +0000668
669 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000670#include "hostregs_helper.h"
671
bellard6a00d602005-11-21 23:25:50 +0000672 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000673 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000674 return ret;
675}
bellard6dbad632003-03-16 18:05:05 +0000676
bellardfbf9eeb2004-04-25 21:21:33 +0000677/* must only be called from the generated code as an exception can be
678 generated */
679void tb_invalidate_page_range(target_ulong start, target_ulong end)
680{
bellarddc5d0b32004-06-22 18:43:30 +0000681 /* XXX: cannot enable it yet because it yields to MMU exception
682 where NIP != read address on PowerPC */
683#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000684 target_ulong phys_addr;
685 phys_addr = get_phys_addr_code(env, start);
686 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000687#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000688}
689
bellard1a18c712003-10-30 01:07:51 +0000690#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000691
bellard6dbad632003-03-16 18:05:05 +0000692void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
693{
694 CPUX86State *saved_env;
695
696 saved_env = env;
697 env = s;
bellarda412ac52003-07-26 18:01:40 +0000698 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000699 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000700 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000701 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000702 } else {
bellard5d975592008-05-12 22:05:33 +0000703 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000704 }
bellard6dbad632003-03-16 18:05:05 +0000705 env = saved_env;
706}
bellard9de5e442003-03-23 16:49:39 +0000707
bellard6f12a2a2007-11-11 22:16:56 +0000708void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000709{
710 CPUX86State *saved_env;
711
712 saved_env = env;
713 env = s;
ths3b46e622007-09-17 08:09:54 +0000714
bellard6f12a2a2007-11-11 22:16:56 +0000715 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000716
717 env = saved_env;
718}
719
bellard6f12a2a2007-11-11 22:16:56 +0000720void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000721{
722 CPUX86State *saved_env;
723
724 saved_env = env;
725 env = s;
ths3b46e622007-09-17 08:09:54 +0000726
bellard6f12a2a2007-11-11 22:16:56 +0000727 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000728
729 env = saved_env;
730}
731
bellarde4533c72003-06-15 19:51:39 +0000732#endif /* TARGET_I386 */
733
bellard67b915a2004-03-31 23:37:16 +0000734#if !defined(CONFIG_SOFTMMU)
735
bellard3fb2ded2003-06-24 13:22:59 +0000736#if defined(TARGET_I386)
737
bellardb56dad12003-05-08 15:38:04 +0000738/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000739 the effective address of the memory exception. 'is_write' is 1 if a
740 write caused the exception and otherwise 0'. 'old_set' is the
741 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000742static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000743 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000744 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000745{
bellarda513fe12003-05-27 23:29:48 +0000746 TranslationBlock *tb;
747 int ret;
bellard68a79312003-06-30 13:12:32 +0000748
bellard83479e72003-06-25 16:12:37 +0000749 if (cpu_single_env)
750 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000751#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000752 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000753 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000754#endif
bellard25eb4482003-05-14 21:50:54 +0000755 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000756 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000757 return 1;
758 }
bellardfbf9eeb2004-04-25 21:21:33 +0000759
bellard3fb2ded2003-06-24 13:22:59 +0000760 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000761 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000762 if (ret < 0)
763 return 0; /* not an MMU fault */
764 if (ret == 0)
765 return 1; /* the MMU fault was handled without causing real CPU fault */
766 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000767 tb = tb_find_pc(pc);
768 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000769 /* the PC is inside the translated code. It means that we have
770 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000771 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000772 }
bellard4cbf74b2003-08-10 21:48:43 +0000773 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000774#if 0
ths5fafdf22007-09-16 21:08:06 +0000775 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000776 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000777#endif
bellard4cbf74b2003-08-10 21:48:43 +0000778 /* we restore the process signal mask as the sigreturn should
779 do it (XXX: use sigsetjmp) */
780 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000781 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000782 } else {
783 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000784 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000785 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000786 }
bellard3fb2ded2003-06-24 13:22:59 +0000787 /* never comes here */
788 return 1;
789}
790
bellarde4533c72003-06-15 19:51:39 +0000791#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000792static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000793 int is_write, sigset_t *old_set,
794 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000795{
bellard68016c62005-02-07 23:12:27 +0000796 TranslationBlock *tb;
797 int ret;
798
799 if (cpu_single_env)
800 env = cpu_single_env; /* XXX: find a correct solution for multithread */
801#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000802 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000803 pc, address, is_write, *(unsigned long *)old_set);
804#endif
bellard9f0777e2005-02-02 20:42:01 +0000805 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000806 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000807 return 1;
808 }
bellard68016c62005-02-07 23:12:27 +0000809 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000810 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000811 if (ret < 0)
812 return 0; /* not an MMU fault */
813 if (ret == 0)
814 return 1; /* the MMU fault was handled without causing real CPU fault */
815 /* now we have a real cpu fault */
816 tb = tb_find_pc(pc);
817 if (tb) {
818 /* the PC is inside the translated code. It means that we have
819 a virtual CPU fault */
820 cpu_restore_state(tb, env, pc, puc);
821 }
822 /* we restore the process signal mask as the sigreturn should
823 do it (XXX: use sigsetjmp) */
824 sigprocmask(SIG_SETMASK, old_set, NULL);
825 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000826 /* never comes here */
827 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000828}
bellard93ac68b2003-09-30 20:57:29 +0000829#elif defined(TARGET_SPARC)
830static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000831 int is_write, sigset_t *old_set,
832 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000833{
bellard68016c62005-02-07 23:12:27 +0000834 TranslationBlock *tb;
835 int ret;
836
837 if (cpu_single_env)
838 env = cpu_single_env; /* XXX: find a correct solution for multithread */
839#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000840 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000841 pc, address, is_write, *(unsigned long *)old_set);
842#endif
bellardb453b702004-01-04 15:45:21 +0000843 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000844 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000845 return 1;
846 }
bellard68016c62005-02-07 23:12:27 +0000847 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000848 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000849 if (ret < 0)
850 return 0; /* not an MMU fault */
851 if (ret == 0)
852 return 1; /* the MMU fault was handled without causing real CPU fault */
853 /* now we have a real cpu fault */
854 tb = tb_find_pc(pc);
855 if (tb) {
856 /* the PC is inside the translated code. It means that we have
857 a virtual CPU fault */
858 cpu_restore_state(tb, env, pc, puc);
859 }
860 /* we restore the process signal mask as the sigreturn should
861 do it (XXX: use sigsetjmp) */
862 sigprocmask(SIG_SETMASK, old_set, NULL);
863 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000864 /* never comes here */
865 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000866}
bellard67867302003-11-23 17:05:30 +0000867#elif defined (TARGET_PPC)
868static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000869 int is_write, sigset_t *old_set,
870 void *puc)
bellard67867302003-11-23 17:05:30 +0000871{
872 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000873 int ret;
ths3b46e622007-09-17 08:09:54 +0000874
bellard67867302003-11-23 17:05:30 +0000875 if (cpu_single_env)
876 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000877#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000878 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000879 pc, address, is_write, *(unsigned long *)old_set);
880#endif
881 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000882 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000883 return 1;
884 }
885
bellardce097762004-01-04 23:53:18 +0000886 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000887 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000888 if (ret < 0)
889 return 0; /* not an MMU fault */
890 if (ret == 0)
891 return 1; /* the MMU fault was handled without causing real CPU fault */
892
bellard67867302003-11-23 17:05:30 +0000893 /* now we have a real cpu fault */
894 tb = tb_find_pc(pc);
895 if (tb) {
896 /* the PC is inside the translated code. It means that we have
897 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000898 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000899 }
bellardce097762004-01-04 23:53:18 +0000900 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000901#if 0
ths5fafdf22007-09-16 21:08:06 +0000902 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000903 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000904#endif
905 /* we restore the process signal mask as the sigreturn should
906 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000907 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000908 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000909 } else {
910 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000911 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000912 }
bellard67867302003-11-23 17:05:30 +0000913 /* never comes here */
914 return 1;
915}
bellard6af0bf92005-07-02 14:58:51 +0000916
pbrooke6e59062006-10-22 00:18:54 +0000917#elif defined(TARGET_M68K)
918static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
919 int is_write, sigset_t *old_set,
920 void *puc)
921{
922 TranslationBlock *tb;
923 int ret;
924
925 if (cpu_single_env)
926 env = cpu_single_env; /* XXX: find a correct solution for multithread */
927#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000928 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000929 pc, address, is_write, *(unsigned long *)old_set);
930#endif
931 /* XXX: locking issue */
932 if (is_write && page_unprotect(address, pc, puc)) {
933 return 1;
934 }
935 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000936 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000937 if (ret < 0)
938 return 0; /* not an MMU fault */
939 if (ret == 0)
940 return 1; /* the MMU fault was handled without causing real CPU fault */
941 /* now we have a real cpu fault */
942 tb = tb_find_pc(pc);
943 if (tb) {
944 /* the PC is inside the translated code. It means that we have
945 a virtual CPU fault */
946 cpu_restore_state(tb, env, pc, puc);
947 }
948 /* we restore the process signal mask as the sigreturn should
949 do it (XXX: use sigsetjmp) */
950 sigprocmask(SIG_SETMASK, old_set, NULL);
951 cpu_loop_exit();
952 /* never comes here */
953 return 1;
954}
955
bellard6af0bf92005-07-02 14:58:51 +0000956#elif defined (TARGET_MIPS)
957static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
958 int is_write, sigset_t *old_set,
959 void *puc)
960{
961 TranslationBlock *tb;
962 int ret;
ths3b46e622007-09-17 08:09:54 +0000963
bellard6af0bf92005-07-02 14:58:51 +0000964 if (cpu_single_env)
965 env = cpu_single_env; /* XXX: find a correct solution for multithread */
966#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000967 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000968 pc, address, is_write, *(unsigned long *)old_set);
969#endif
970 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000971 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000972 return 1;
973 }
974
975 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000976 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000977 if (ret < 0)
978 return 0; /* not an MMU fault */
979 if (ret == 0)
980 return 1; /* the MMU fault was handled without causing real CPU fault */
981
982 /* now we have a real cpu fault */
983 tb = tb_find_pc(pc);
984 if (tb) {
985 /* the PC is inside the translated code. It means that we have
986 a virtual CPU fault */
987 cpu_restore_state(tb, env, pc, puc);
988 }
989 if (ret == 1) {
990#if 0
ths5fafdf22007-09-16 21:08:06 +0000991 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +0000992 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +0000993#endif
994 /* we restore the process signal mask as the sigreturn should
995 do it (XXX: use sigsetjmp) */
996 sigprocmask(SIG_SETMASK, old_set, NULL);
997 do_raise_exception_err(env->exception_index, env->error_code);
998 } else {
999 /* activate soft MMU for this block */
1000 cpu_resume_from_signal(env, puc);
1001 }
1002 /* never comes here */
1003 return 1;
1004}
1005
bellardfdf9b3e2006-04-27 21:07:38 +00001006#elif defined (TARGET_SH4)
1007static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1008 int is_write, sigset_t *old_set,
1009 void *puc)
1010{
1011 TranslationBlock *tb;
1012 int ret;
ths3b46e622007-09-17 08:09:54 +00001013
bellardfdf9b3e2006-04-27 21:07:38 +00001014 if (cpu_single_env)
1015 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1016#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001017 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001018 pc, address, is_write, *(unsigned long *)old_set);
1019#endif
1020 /* XXX: locking issue */
1021 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1022 return 1;
1023 }
1024
1025 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001026 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001027 if (ret < 0)
1028 return 0; /* not an MMU fault */
1029 if (ret == 0)
1030 return 1; /* the MMU fault was handled without causing real CPU fault */
1031
1032 /* now we have a real cpu fault */
1033 tb = tb_find_pc(pc);
1034 if (tb) {
1035 /* the PC is inside the translated code. It means that we have
1036 a virtual CPU fault */
1037 cpu_restore_state(tb, env, pc, puc);
1038 }
bellardfdf9b3e2006-04-27 21:07:38 +00001039#if 0
ths5fafdf22007-09-16 21:08:06 +00001040 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001041 env->nip, env->error_code, tb);
1042#endif
1043 /* we restore the process signal mask as the sigreturn should
1044 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001045 sigprocmask(SIG_SETMASK, old_set, NULL);
1046 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001047 /* never comes here */
1048 return 1;
1049}
j_mayereddf68a2007-04-05 07:22:49 +00001050
1051#elif defined (TARGET_ALPHA)
1052static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1053 int is_write, sigset_t *old_set,
1054 void *puc)
1055{
1056 TranslationBlock *tb;
1057 int ret;
ths3b46e622007-09-17 08:09:54 +00001058
j_mayereddf68a2007-04-05 07:22:49 +00001059 if (cpu_single_env)
1060 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1061#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001062 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001063 pc, address, is_write, *(unsigned long *)old_set);
1064#endif
1065 /* XXX: locking issue */
1066 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1067 return 1;
1068 }
1069
1070 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001071 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001072 if (ret < 0)
1073 return 0; /* not an MMU fault */
1074 if (ret == 0)
1075 return 1; /* the MMU fault was handled without causing real CPU fault */
1076
1077 /* now we have a real cpu fault */
1078 tb = tb_find_pc(pc);
1079 if (tb) {
1080 /* the PC is inside the translated code. It means that we have
1081 a virtual CPU fault */
1082 cpu_restore_state(tb, env, pc, puc);
1083 }
1084#if 0
ths5fafdf22007-09-16 21:08:06 +00001085 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001086 env->nip, env->error_code, tb);
1087#endif
1088 /* we restore the process signal mask as the sigreturn should
1089 do it (XXX: use sigsetjmp) */
1090 sigprocmask(SIG_SETMASK, old_set, NULL);
1091 cpu_loop_exit();
1092 /* never comes here */
1093 return 1;
1094}
thsf1ccf902007-10-08 13:16:14 +00001095#elif defined (TARGET_CRIS)
1096static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1097 int is_write, sigset_t *old_set,
1098 void *puc)
1099{
1100 TranslationBlock *tb;
1101 int ret;
1102
1103 if (cpu_single_env)
1104 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1105#if defined(DEBUG_SIGNAL)
1106 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1107 pc, address, is_write, *(unsigned long *)old_set);
1108#endif
1109 /* XXX: locking issue */
1110 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1111 return 1;
1112 }
1113
1114 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001115 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001116 if (ret < 0)
1117 return 0; /* not an MMU fault */
1118 if (ret == 0)
1119 return 1; /* the MMU fault was handled without causing real CPU fault */
1120
1121 /* now we have a real cpu fault */
1122 tb = tb_find_pc(pc);
1123 if (tb) {
1124 /* the PC is inside the translated code. It means that we have
1125 a virtual CPU fault */
1126 cpu_restore_state(tb, env, pc, puc);
1127 }
thsf1ccf902007-10-08 13:16:14 +00001128 /* we restore the process signal mask as the sigreturn should
1129 do it (XXX: use sigsetjmp) */
1130 sigprocmask(SIG_SETMASK, old_set, NULL);
1131 cpu_loop_exit();
1132 /* never comes here */
1133 return 1;
1134}
1135
bellarde4533c72003-06-15 19:51:39 +00001136#else
1137#error unsupported target CPU
1138#endif
bellard9de5e442003-03-23 16:49:39 +00001139
bellard2b413142003-05-14 23:01:10 +00001140#if defined(__i386__)
1141
bellardd8ecc0b2007-02-05 21:41:46 +00001142#if defined(__APPLE__)
1143# include <sys/ucontext.h>
1144
1145# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1146# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1147# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1148#else
1149# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1150# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1151# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1152#endif
1153
ths5fafdf22007-09-16 21:08:06 +00001154int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001155 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001156{
ths5a7b5422007-01-31 12:16:51 +00001157 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001158 struct ucontext *uc = puc;
1159 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001160 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001161
bellardd691f662003-03-24 21:58:34 +00001162#ifndef REG_EIP
1163/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001164#define REG_EIP EIP
1165#define REG_ERR ERR
1166#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001167#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001168 pc = EIP_sig(uc);
1169 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001170 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1171 trapno == 0xe ?
1172 (ERROR_sig(uc) >> 1) & 1 : 0,
1173 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001174}
1175
bellardbc51c5c2004-03-17 23:46:04 +00001176#elif defined(__x86_64__)
1177
ths5a7b5422007-01-31 12:16:51 +00001178int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001179 void *puc)
1180{
ths5a7b5422007-01-31 12:16:51 +00001181 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001182 struct ucontext *uc = puc;
1183 unsigned long pc;
1184
1185 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001186 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1187 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001188 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1189 &uc->uc_sigmask, puc);
1190}
1191
bellard83fb7ad2004-07-05 21:25:26 +00001192#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001193
bellard83fb7ad2004-07-05 21:25:26 +00001194/***********************************************************************
1195 * signal context platform-specific definitions
1196 * From Wine
1197 */
1198#ifdef linux
1199/* All Registers access - only for local access */
1200# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1201/* Gpr Registers access */
1202# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1203# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1204# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1205# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1206# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1207# define LR_sig(context) REG_sig(link, context) /* Link register */
1208# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1209/* Float Registers access */
1210# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1211# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1212/* Exception Registers access */
1213# define DAR_sig(context) REG_sig(dar, context)
1214# define DSISR_sig(context) REG_sig(dsisr, context)
1215# define TRAP_sig(context) REG_sig(trap, context)
1216#endif /* linux */
1217
1218#ifdef __APPLE__
1219# include <sys/ucontext.h>
1220typedef struct ucontext SIGCONTEXT;
1221/* All Registers access - only for local access */
1222# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1223# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1224# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1225# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1226/* Gpr Registers access */
1227# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1228# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1229# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1230# define CTR_sig(context) REG_sig(ctr, context)
1231# define XER_sig(context) REG_sig(xer, context) /* Link register */
1232# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1233# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1234/* Float Registers access */
1235# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1236# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1237/* Exception Registers access */
1238# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1239# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1240# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1241#endif /* __APPLE__ */
1242
ths5fafdf22007-09-16 21:08:06 +00001243int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001244 void *puc)
bellard2b413142003-05-14 23:01:10 +00001245{
ths5a7b5422007-01-31 12:16:51 +00001246 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001247 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001248 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001249 int is_write;
1250
bellard83fb7ad2004-07-05 21:25:26 +00001251 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001252 is_write = 0;
1253#if 0
1254 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001255 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001256 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001257#else
bellard83fb7ad2004-07-05 21:25:26 +00001258 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001259 is_write = 1;
1260#endif
ths5fafdf22007-09-16 21:08:06 +00001261 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001262 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001263}
bellard2b413142003-05-14 23:01:10 +00001264
bellard2f87c602003-06-02 20:38:09 +00001265#elif defined(__alpha__)
1266
ths5fafdf22007-09-16 21:08:06 +00001267int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001268 void *puc)
1269{
ths5a7b5422007-01-31 12:16:51 +00001270 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001271 struct ucontext *uc = puc;
1272 uint32_t *pc = uc->uc_mcontext.sc_pc;
1273 uint32_t insn = *pc;
1274 int is_write = 0;
1275
bellard8c6939c2003-06-09 15:28:00 +00001276 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001277 switch (insn >> 26) {
1278 case 0x0d: // stw
1279 case 0x0e: // stb
1280 case 0x0f: // stq_u
1281 case 0x24: // stf
1282 case 0x25: // stg
1283 case 0x26: // sts
1284 case 0x27: // stt
1285 case 0x2c: // stl
1286 case 0x2d: // stq
1287 case 0x2e: // stl_c
1288 case 0x2f: // stq_c
1289 is_write = 1;
1290 }
1291
ths5fafdf22007-09-16 21:08:06 +00001292 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001293 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001294}
bellard8c6939c2003-06-09 15:28:00 +00001295#elif defined(__sparc__)
1296
ths5fafdf22007-09-16 21:08:06 +00001297int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001298 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001299{
ths5a7b5422007-01-31 12:16:51 +00001300 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001301 int is_write;
1302 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001303#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001304 uint32_t *regs = (uint32_t *)(info + 1);
1305 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001306 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001307 unsigned long pc = regs[1];
1308#else
1309 struct sigcontext *sc = puc;
1310 unsigned long pc = sc->sigc_regs.tpc;
1311 void *sigmask = (void *)sc->sigc_mask;
1312#endif
1313
bellard8c6939c2003-06-09 15:28:00 +00001314 /* XXX: need kernel patch to get write flag faster */
1315 is_write = 0;
1316 insn = *(uint32_t *)pc;
1317 if ((insn >> 30) == 3) {
1318 switch((insn >> 19) & 0x3f) {
1319 case 0x05: // stb
1320 case 0x06: // sth
1321 case 0x04: // st
1322 case 0x07: // std
1323 case 0x24: // stf
1324 case 0x27: // stdf
1325 case 0x25: // stfsr
1326 is_write = 1;
1327 break;
1328 }
1329 }
ths5fafdf22007-09-16 21:08:06 +00001330 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001331 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001332}
1333
1334#elif defined(__arm__)
1335
ths5fafdf22007-09-16 21:08:06 +00001336int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001337 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001338{
ths5a7b5422007-01-31 12:16:51 +00001339 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001340 struct ucontext *uc = puc;
1341 unsigned long pc;
1342 int is_write;
ths3b46e622007-09-17 08:09:54 +00001343
balrog4eee57f2008-05-06 14:47:19 +00001344 pc = uc->uc_mcontext.arm_pc;
bellard8c6939c2003-06-09 15:28:00 +00001345 /* XXX: compute is_write */
1346 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001347 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001348 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001349 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001350}
1351
bellard38e584a2003-08-10 22:14:22 +00001352#elif defined(__mc68000)
1353
ths5fafdf22007-09-16 21:08:06 +00001354int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001355 void *puc)
1356{
ths5a7b5422007-01-31 12:16:51 +00001357 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001358 struct ucontext *uc = puc;
1359 unsigned long pc;
1360 int is_write;
ths3b46e622007-09-17 08:09:54 +00001361
bellard38e584a2003-08-10 22:14:22 +00001362 pc = uc->uc_mcontext.gregs[16];
1363 /* XXX: compute is_write */
1364 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001365 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001366 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001367 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001368}
1369
bellardb8076a72005-04-07 22:20:31 +00001370#elif defined(__ia64)
1371
1372#ifndef __ISR_VALID
1373 /* This ought to be in <bits/siginfo.h>... */
1374# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001375#endif
1376
ths5a7b5422007-01-31 12:16:51 +00001377int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001378{
ths5a7b5422007-01-31 12:16:51 +00001379 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001380 struct ucontext *uc = puc;
1381 unsigned long ip;
1382 int is_write = 0;
1383
1384 ip = uc->uc_mcontext.sc_ip;
1385 switch (host_signum) {
1386 case SIGILL:
1387 case SIGFPE:
1388 case SIGSEGV:
1389 case SIGBUS:
1390 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001391 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001392 /* ISR.W (write-access) is bit 33: */
1393 is_write = (info->si_isr >> 33) & 1;
1394 break;
1395
1396 default:
1397 break;
1398 }
1399 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1400 is_write,
1401 &uc->uc_sigmask, puc);
1402}
1403
bellard90cb9492005-07-24 15:11:38 +00001404#elif defined(__s390__)
1405
ths5fafdf22007-09-16 21:08:06 +00001406int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001407 void *puc)
1408{
ths5a7b5422007-01-31 12:16:51 +00001409 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001410 struct ucontext *uc = puc;
1411 unsigned long pc;
1412 int is_write;
ths3b46e622007-09-17 08:09:54 +00001413
bellard90cb9492005-07-24 15:11:38 +00001414 pc = uc->uc_mcontext.psw.addr;
1415 /* XXX: compute is_write */
1416 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001417 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001418 is_write, &uc->uc_sigmask, puc);
1419}
1420
1421#elif defined(__mips__)
1422
ths5fafdf22007-09-16 21:08:06 +00001423int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001424 void *puc)
1425{
ths9617efe2007-05-08 21:05:55 +00001426 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001427 struct ucontext *uc = puc;
1428 greg_t pc = uc->uc_mcontext.pc;
1429 int is_write;
ths3b46e622007-09-17 08:09:54 +00001430
thsc4b89d12007-05-05 19:23:11 +00001431 /* XXX: compute is_write */
1432 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001433 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001434 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001435}
1436
aurel32f54b3f92008-04-12 20:14:54 +00001437#elif defined(__hppa__)
1438
1439int cpu_signal_handler(int host_signum, void *pinfo,
1440 void *puc)
1441{
1442 struct siginfo *info = pinfo;
1443 struct ucontext *uc = puc;
1444 unsigned long pc;
1445 int is_write;
1446
1447 pc = uc->uc_mcontext.sc_iaoq[0];
1448 /* FIXME: compute is_write */
1449 is_write = 0;
1450 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1451 is_write,
1452 &uc->uc_sigmask, puc);
1453}
1454
bellard2b413142003-05-14 23:01:10 +00001455#else
1456
bellard3fb2ded2003-06-24 13:22:59 +00001457#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001458
1459#endif
bellard67b915a2004-03-31 23:37:16 +00001460
1461#endif /* !defined(CONFIG_SOFTMMU) */