blob: 4f1cee616eff139b52a0ecd4ded82469c5e83b7b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellarde4533c72003-06-15 19:51:39 +000043void cpu_loop_exit(void)
44{
thsbfed01f2007-06-03 17:44:37 +000045 /* NOTE: the register at this point must be saved by hand because
46 longjmp restore them */
47 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000048 longjmp(env->jmp_env, 1);
49}
thsbfed01f2007-06-03 17:44:37 +000050
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
58void cpu_resume_from_signal(CPUState *env1, void *puc)
59{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
80 unsigned int flags)
81{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
87
88 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
91
92 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
93
94 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
104 if (tb->pc == pc &&
105 tb->page_addr[0] == phys_page1 &&
106 tb->cs_base == cs_base &&
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
110 virt_page2 = (pc & TARGET_PAGE_MASK) +
111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
138
139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
146
147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
158 unsigned int flags;
159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
166 cs_base = env->segs[R_CS].base;
167 pc = cs_base + env->eip;
168#elif defined(TARGET_ARM)
169 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000170 | (env->vfp.vec_stride << 4);
171 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
172 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000173 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
174 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000175 cs_base = 0;
176 pc = env->regs[15];
177#elif defined(TARGET_SPARC)
178#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000179 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
180 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
181 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000182#else
bellarda80dde02006-06-26 19:53:29 +0000183 // FPU enable . MMU enabled . MMU no-fault . Supervisor
184 flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
185 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000186#endif
187 cs_base = env->npc;
188 pc = env->pc;
189#elif defined(TARGET_PPC)
190 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
191 (msr_se << MSR_SE) | (msr_le << MSR_LE);
192 cs_base = 0;
193 pc = env->nip;
194#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000195 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000196 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000197 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000198#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000199 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
200 | (env->sr & SR_S) /* Bit 13 */
201 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000202 cs_base = 0;
203 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000204#elif defined(TARGET_SH4)
205 flags = env->sr & (SR_MD | SR_RB);
206 cs_base = 0; /* XXXXX */
207 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000208#elif defined(TARGET_ALPHA)
209 flags = env->ps;
210 cs_base = 0;
211 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000212#else
213#error unsupported CPU
214#endif
215 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
216 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
217 tb->flags != flags, 0)) {
218 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000219 /* Note: we do it here to avoid a gcc bug on Mac OS X when
220 doing it in tb_find_slow */
221 if (tb_invalidated_flag) {
222 /* as some TB could have been invalidated because
223 of memory exceptions while generating the code, we
224 must recompute the hash index here */
225 T0 = 0;
226 }
bellard8a40a182005-11-20 10:35:40 +0000227 }
228 return tb;
229}
230
231
bellard7d132992003-03-06 23:23:54 +0000232/* main execution loop */
233
bellarde4533c72003-06-15 19:51:39 +0000234int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000235{
pbrook1057eaa2007-02-04 13:37:44 +0000236#define DECLARE_HOST_REGS 1
237#include "hostregs_helper.h"
238#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000239#if defined(reg_REGWPTR)
240 uint32_t *saved_regwptr;
241#endif
242#endif
bellardfdbb4692006-06-14 17:32:25 +0000243#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000244 int saved_i7;
245 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000246#endif
bellard8a40a182005-11-20 10:35:40 +0000247 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000248 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000249 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000250 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000251
thsbfed01f2007-06-03 17:44:37 +0000252 if (cpu_halted(env1) == EXCP_HALTED)
253 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000254
bellard6a00d602005-11-21 23:25:50 +0000255 cpu_single_env = env1;
256
bellard7d132992003-03-06 23:23:54 +0000257 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000258#define SAVE_HOST_REGS 1
259#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000260 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000261#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000262 /* we also save i7 because longjmp may not restore it */
263 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
264#endif
265
bellard0d1a29f2004-10-12 22:01:28 +0000266 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000267#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000268 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000269 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
270 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000271 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000272 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000273#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000274#if defined(reg_REGWPTR)
275 saved_regwptr = REGWPTR;
276#endif
pbrooke6e59062006-10-22 00:18:54 +0000277#elif defined(TARGET_M68K)
278 env->cc_op = CC_OP_FLAGS;
279 env->cc_dest = env->sr & 0xf;
280 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000281#elif defined(TARGET_ALPHA)
282#elif defined(TARGET_ARM)
283#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000284#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000285#elif defined(TARGET_SH4)
286 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000287#else
288#error unsupported target CPU
289#endif
bellard3fb2ded2003-06-24 13:22:59 +0000290 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000291
bellard7d132992003-03-06 23:23:54 +0000292 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000293 for(;;) {
294 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000295 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000296 /* if an exception is pending, we execute it here */
297 if (env->exception_index >= 0) {
298 if (env->exception_index >= EXCP_INTERRUPT) {
299 /* exit request from the cpu execution loop */
300 ret = env->exception_index;
301 break;
302 } else if (env->user_mode_only) {
303 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000304 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000305 loop */
bellard83479e72003-06-25 16:12:37 +0000306#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000307 do_interrupt_user(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
310 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000311#endif
bellard3fb2ded2003-06-24 13:22:59 +0000312 ret = env->exception_index;
313 break;
314 } else {
bellard83479e72003-06-25 16:12:37 +0000315#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000316 /* simulate a real cpu exception. On i386, it can
317 trigger new exceptions, but we do not handle
318 double or triple faults yet. */
319 do_interrupt(env->exception_index,
320 env->exception_is_int,
321 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000322 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000323 /* successfully delivered */
324 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000325#elif defined(TARGET_PPC)
326 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000327#elif defined(TARGET_MIPS)
328 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000329#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000330 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000331#elif defined(TARGET_ARM)
332 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000333#elif defined(TARGET_SH4)
334 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000335#elif defined(TARGET_ALPHA)
336 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000337#elif defined(TARGET_M68K)
338 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000339#endif
bellard3fb2ded2003-06-24 13:22:59 +0000340 }
341 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000342 }
343#ifdef USE_KQEMU
344 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
345 int ret;
346 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
347 ret = kqemu_cpu_exec(env);
348 /* put eflags in CPU temporary format */
349 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
350 DF = 1 - (2 * ((env->eflags >> 10) & 1));
351 CC_OP = CC_OP_EFLAGS;
352 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
353 if (ret == 1) {
354 /* exception */
355 longjmp(env->jmp_env, 1);
356 } else if (ret == 2) {
357 /* softmmu execution needed */
358 } else {
359 if (env->interrupt_request != 0) {
360 /* hardware interrupt will be executed just after */
361 } else {
362 /* otherwise, we restart */
363 longjmp(env->jmp_env, 1);
364 }
365 }
bellard9de5e442003-03-23 16:49:39 +0000366 }
bellard9df217a2005-02-10 22:05:51 +0000367#endif
368
bellard3fb2ded2003-06-24 13:22:59 +0000369 T0 = 0; /* force lookup of first TB */
370 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000371#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000372 /* g1 can be modified by some libc? functions */
373 tmp_T0 = T0;
374#endif
bellard68a79312003-06-30 13:12:32 +0000375 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000376 if (__builtin_expect(interrupt_request, 0)) {
pbrook6658ffb2007-03-16 23:58:11 +0000377 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
378 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
379 env->exception_index = EXCP_DEBUG;
380 cpu_loop_exit();
381 }
balroga90b7312007-05-01 01:28:01 +0000382#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
383 defined(TARGET_PPC) || defined(TARGET_ALPHA)
384 if (interrupt_request & CPU_INTERRUPT_HALT) {
385 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
386 env->halted = 1;
387 env->exception_index = EXCP_HLT;
388 cpu_loop_exit();
389 }
390#endif
bellard68a79312003-06-30 13:12:32 +0000391#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000392 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
393 !(env->hflags & HF_SMM_MASK)) {
394 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
395 do_smm_enter();
396#if defined(__sparc__) && !defined(HOST_SOLARIS)
397 tmp_T0 = 0;
398#else
399 T0 = 0;
400#endif
401 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000402 (env->eflags & IF_MASK) &&
403 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000404 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000405 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000406 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000407 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000408 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
409 }
bellardd05e66d2003-08-20 21:34:35 +0000410 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000411 /* ensure that no TB jump will be modified as
412 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000413#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000414 tmp_T0 = 0;
415#else
416 T0 = 0;
417#endif
bellard68a79312003-06-30 13:12:32 +0000418 }
bellardce097762004-01-04 23:53:18 +0000419#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000420#if 0
421 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
422 cpu_ppc_reset(env);
423 }
424#endif
j_mayer47103572007-03-30 09:38:04 +0000425 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000426 ppc_hw_interrupt(env);
427 if (env->pending_interrupts == 0)
428 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000429#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000430 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000431#else
j_mayere9df0142007-04-09 22:45:36 +0000432 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000433#endif
bellardce097762004-01-04 23:53:18 +0000434 }
bellard6af0bf92005-07-02 14:58:51 +0000435#elif defined(TARGET_MIPS)
436 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000437 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000438 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000439 !(env->CP0_Status & (1 << CP0St_EXL)) &&
440 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000441 !(env->hflags & MIPS_HFLAG_DM)) {
442 /* Raise it */
443 env->exception_index = EXCP_EXT_INTERRUPT;
444 env->error_code = 0;
445 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000446#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000447 tmp_T0 = 0;
448#else
449 T0 = 0;
450#endif
bellard6af0bf92005-07-02 14:58:51 +0000451 }
bellarde95c8d52004-09-30 22:22:08 +0000452#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000453 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
454 (env->psret != 0)) {
455 int pil = env->interrupt_index & 15;
456 int type = env->interrupt_index & 0xf0;
457
458 if (((type == TT_EXTINT) &&
459 (pil == 15 || pil > env->psrpil)) ||
460 type != TT_EXTINT) {
461 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
462 do_interrupt(env->interrupt_index);
463 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000464#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
465 cpu_check_irqs(env);
466#endif
bellardfdbb4692006-06-14 17:32:25 +0000467#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000468 tmp_T0 = 0;
469#else
470 T0 = 0;
471#endif
bellard66321a12005-04-06 20:47:48 +0000472 }
bellarde95c8d52004-09-30 22:22:08 +0000473 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
474 //do_interrupt(0, 0, 0, 0, 0);
475 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000476 }
bellardb5ff1b32005-11-26 10:38:39 +0000477#elif defined(TARGET_ARM)
478 if (interrupt_request & CPU_INTERRUPT_FIQ
479 && !(env->uncached_cpsr & CPSR_F)) {
480 env->exception_index = EXCP_FIQ;
481 do_interrupt(env);
482 }
483 if (interrupt_request & CPU_INTERRUPT_HARD
484 && !(env->uncached_cpsr & CPSR_I)) {
485 env->exception_index = EXCP_IRQ;
486 do_interrupt(env);
487 }
bellardfdf9b3e2006-04-27 21:07:38 +0000488#elif defined(TARGET_SH4)
489 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000490#elif defined(TARGET_ALPHA)
491 if (interrupt_request & CPU_INTERRUPT_HARD) {
492 do_interrupt(env);
493 }
pbrook06338792007-05-23 19:58:11 +0000494#elif defined(TARGET_M68K)
495 if (interrupt_request & CPU_INTERRUPT_HARD
496 && ((env->sr & SR_I) >> SR_I_SHIFT)
497 < env->pending_level) {
498 /* Real hardware gets the interrupt vector via an
499 IACK cycle at this point. Current emulated
500 hardware doesn't rely on this, so we
501 provide/save the vector when the interrupt is
502 first signalled. */
503 env->exception_index = env->pending_vector;
504 do_interrupt(1);
505 }
bellard68a79312003-06-30 13:12:32 +0000506#endif
bellard9d050952006-05-22 22:03:52 +0000507 /* Don't use the cached interupt_request value,
508 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000509 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000510 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
511 /* ensure that no TB jump will be modified as
512 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000513#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000514 tmp_T0 = 0;
515#else
516 T0 = 0;
517#endif
518 }
bellard68a79312003-06-30 13:12:32 +0000519 if (interrupt_request & CPU_INTERRUPT_EXIT) {
520 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
521 env->exception_index = EXCP_INTERRUPT;
522 cpu_loop_exit();
523 }
bellard3fb2ded2003-06-24 13:22:59 +0000524 }
525#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000526 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000527 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000528 regs_to_env();
529#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000530 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000531 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000532 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000533#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000534 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000535#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000536 REGWPTR = env->regbase + (env->cwp * 16);
537 env->regwptr = REGWPTR;
538 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000539#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000540 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000541#elif defined(TARGET_M68K)
542 cpu_m68k_flush_flags(env, env->cc_op);
543 env->cc_op = CC_OP_FLAGS;
544 env->sr = (env->sr & 0xffe0)
545 | env->cc_dest | (env->cc_x << 4);
546 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000547#elif defined(TARGET_MIPS)
548 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000549#elif defined(TARGET_SH4)
550 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000551#elif defined(TARGET_ALPHA)
552 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000553#else
554#error unsupported target CPU
555#endif
bellard3fb2ded2003-06-24 13:22:59 +0000556 }
bellard7d132992003-03-06 23:23:54 +0000557#endif
bellard8a40a182005-11-20 10:35:40 +0000558 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000559#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000560 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000561 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
562 (long)tb->tc_ptr, tb->pc,
563 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000564 }
bellard9d27abd2003-05-10 13:13:54 +0000565#endif
bellardfdbb4692006-06-14 17:32:25 +0000566#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000567 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000568#endif
bellard8a40a182005-11-20 10:35:40 +0000569 /* see if we can patch the calling TB. When the TB
570 spans two pages, we cannot safely do a direct
571 jump. */
bellardc27004e2005-01-03 23:35:10 +0000572 {
bellard8a40a182005-11-20 10:35:40 +0000573 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000574#if USE_KQEMU
575 (env->kqemu_enabled != 2) &&
576#endif
bellard8a40a182005-11-20 10:35:40 +0000577 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000578#if defined(TARGET_I386) && defined(USE_CODE_COPY)
579 && (tb->cflags & CF_CODE_COPY) ==
580 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
581#endif
582 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000583 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000584 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000585#if defined(USE_CODE_COPY)
586 /* propagates the FP use info */
587 ((TranslationBlock *)(T0 & ~3))->cflags |=
588 (tb->cflags & CF_FP_USED);
589#endif
bellard3fb2ded2003-06-24 13:22:59 +0000590 spin_unlock(&tb_lock);
591 }
bellardc27004e2005-01-03 23:35:10 +0000592 }
bellard3fb2ded2003-06-24 13:22:59 +0000593 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000594 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000595 /* execute the generated code */
596 gen_func = (void *)tc_ptr;
597#if defined(__sparc__)
598 __asm__ __volatile__("call %0\n\t"
599 "mov %%o7,%%i0"
600 : /* no outputs */
601 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000602 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000603 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000604 "l0", "l1", "l2", "l3", "l4", "l5",
605 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000606#elif defined(__arm__)
607 asm volatile ("mov pc, %0\n\t"
608 ".global exec_loop\n\t"
609 "exec_loop:\n\t"
610 : /* no outputs */
611 : "r" (gen_func)
612 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000613#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
614{
615 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000616 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
617 save_native_fp_state(env);
618 }
bellardbf3e8bf2004-02-16 21:58:54 +0000619 gen_func();
620 } else {
bellard97eb5b12004-02-25 23:19:55 +0000621 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
622 restore_native_fp_state(env);
623 }
bellardbf3e8bf2004-02-16 21:58:54 +0000624 /* we work with native eflags */
625 CC_SRC = cc_table[CC_OP].compute_all();
626 CC_OP = CC_OP_EFLAGS;
627 asm(".globl exec_loop\n"
628 "\n"
629 "debug1:\n"
630 " pushl %%ebp\n"
631 " fs movl %10, %9\n"
632 " fs movl %11, %%eax\n"
633 " andl $0x400, %%eax\n"
634 " fs orl %8, %%eax\n"
635 " pushl %%eax\n"
636 " popf\n"
637 " fs movl %%esp, %12\n"
638 " fs movl %0, %%eax\n"
639 " fs movl %1, %%ecx\n"
640 " fs movl %2, %%edx\n"
641 " fs movl %3, %%ebx\n"
642 " fs movl %4, %%esp\n"
643 " fs movl %5, %%ebp\n"
644 " fs movl %6, %%esi\n"
645 " fs movl %7, %%edi\n"
646 " fs jmp *%9\n"
647 "exec_loop:\n"
648 " fs movl %%esp, %4\n"
649 " fs movl %12, %%esp\n"
650 " fs movl %%eax, %0\n"
651 " fs movl %%ecx, %1\n"
652 " fs movl %%edx, %2\n"
653 " fs movl %%ebx, %3\n"
654 " fs movl %%ebp, %5\n"
655 " fs movl %%esi, %6\n"
656 " fs movl %%edi, %7\n"
657 " pushf\n"
658 " popl %%eax\n"
659 " movl %%eax, %%ecx\n"
660 " andl $0x400, %%ecx\n"
661 " shrl $9, %%ecx\n"
662 " andl $0x8d5, %%eax\n"
663 " fs movl %%eax, %8\n"
664 " movl $1, %%eax\n"
665 " subl %%ecx, %%eax\n"
666 " fs movl %%eax, %11\n"
667 " fs movl %9, %%ebx\n" /* get T0 value */
668 " popl %%ebp\n"
669 :
670 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
671 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
672 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
673 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
674 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
675 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
676 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
677 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
678 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
679 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
680 "a" (gen_func),
681 "m" (*(uint8_t *)offsetof(CPUState, df)),
682 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
683 : "%ecx", "%edx"
684 );
685 }
686}
bellardb8076a72005-04-07 22:20:31 +0000687#elif defined(__ia64)
688 struct fptr {
689 void *ip;
690 void *gp;
691 } fp;
692
693 fp.ip = tc_ptr;
694 fp.gp = code_gen_buffer + 2 * (1 << 20);
695 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000696#else
697 gen_func();
698#endif
bellard83479e72003-06-25 16:12:37 +0000699 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000700 /* reset soft MMU for next block (it can currently
701 only be set by a memory fault) */
702#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000703 if (env->hflags & HF_SOFTMMU_MASK) {
704 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000705 /* do not allow linking to another block */
706 T0 = 0;
707 }
708#endif
bellardf32fc642006-02-08 22:43:39 +0000709#if defined(USE_KQEMU)
710#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
711 if (kqemu_is_ok(env) &&
712 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
713 cpu_loop_exit();
714 }
715#endif
ths50a518e2007-06-03 18:52:15 +0000716 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000717 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000718 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000719 }
bellard3fb2ded2003-06-24 13:22:59 +0000720 } /* for(;;) */
721
bellard7d132992003-03-06 23:23:54 +0000722
bellarde4533c72003-06-15 19:51:39 +0000723#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000724#if defined(USE_CODE_COPY)
725 if (env->native_fp_regs) {
726 save_native_fp_state(env);
727 }
728#endif
bellard9de5e442003-03-23 16:49:39 +0000729 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000730 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000731#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000732 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000733#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000734#if defined(reg_REGWPTR)
735 REGWPTR = saved_regwptr;
736#endif
bellard67867302003-11-23 17:05:30 +0000737#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000738#elif defined(TARGET_M68K)
739 cpu_m68k_flush_flags(env, env->cc_op);
740 env->cc_op = CC_OP_FLAGS;
741 env->sr = (env->sr & 0xffe0)
742 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000743#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000744#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000745#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000746 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000747#else
748#error unsupported target CPU
749#endif
pbrook1057eaa2007-02-04 13:37:44 +0000750
751 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000752#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000753 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
754#endif
pbrook1057eaa2007-02-04 13:37:44 +0000755#include "hostregs_helper.h"
756
bellard6a00d602005-11-21 23:25:50 +0000757 /* fail safe : never use cpu_single_env outside cpu_exec() */
758 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000759 return ret;
760}
bellard6dbad632003-03-16 18:05:05 +0000761
bellardfbf9eeb2004-04-25 21:21:33 +0000762/* must only be called from the generated code as an exception can be
763 generated */
764void tb_invalidate_page_range(target_ulong start, target_ulong end)
765{
bellarddc5d0b32004-06-22 18:43:30 +0000766 /* XXX: cannot enable it yet because it yields to MMU exception
767 where NIP != read address on PowerPC */
768#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000769 target_ulong phys_addr;
770 phys_addr = get_phys_addr_code(env, start);
771 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000772#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000773}
774
bellard1a18c712003-10-30 01:07:51 +0000775#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000776
bellard6dbad632003-03-16 18:05:05 +0000777void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
778{
779 CPUX86State *saved_env;
780
781 saved_env = env;
782 env = s;
bellarda412ac52003-07-26 18:01:40 +0000783 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000784 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000785 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000786 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000787 } else {
bellardb453b702004-01-04 15:45:21 +0000788 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000789 }
bellard6dbad632003-03-16 18:05:05 +0000790 env = saved_env;
791}
bellard9de5e442003-03-23 16:49:39 +0000792
bellardd0a1ffc2003-05-29 20:04:28 +0000793void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
794{
795 CPUX86State *saved_env;
796
797 saved_env = env;
798 env = s;
799
bellardc27004e2005-01-03 23:35:10 +0000800 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000801
802 env = saved_env;
803}
804
805void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
806{
807 CPUX86State *saved_env;
808
809 saved_env = env;
810 env = s;
811
bellardc27004e2005-01-03 23:35:10 +0000812 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000813
814 env = saved_env;
815}
816
bellarde4533c72003-06-15 19:51:39 +0000817#endif /* TARGET_I386 */
818
bellard67b915a2004-03-31 23:37:16 +0000819#if !defined(CONFIG_SOFTMMU)
820
bellard3fb2ded2003-06-24 13:22:59 +0000821#if defined(TARGET_I386)
822
bellardb56dad12003-05-08 15:38:04 +0000823/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000824 the effective address of the memory exception. 'is_write' is 1 if a
825 write caused the exception and otherwise 0'. 'old_set' is the
826 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000827static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000828 int is_write, sigset_t *old_set,
829 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000830{
bellarda513fe12003-05-27 23:29:48 +0000831 TranslationBlock *tb;
832 int ret;
bellard68a79312003-06-30 13:12:32 +0000833
bellard83479e72003-06-25 16:12:37 +0000834 if (cpu_single_env)
835 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000836#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000837 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
838 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000839#endif
bellard25eb4482003-05-14 21:50:54 +0000840 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000841 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000842 return 1;
843 }
bellardfbf9eeb2004-04-25 21:21:33 +0000844
bellard3fb2ded2003-06-24 13:22:59 +0000845 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000846 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
847 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000848 if (ret < 0)
849 return 0; /* not an MMU fault */
850 if (ret == 0)
851 return 1; /* the MMU fault was handled without causing real CPU fault */
852 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000853 tb = tb_find_pc(pc);
854 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000855 /* the PC is inside the translated code. It means that we have
856 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000857 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000858 }
bellard4cbf74b2003-08-10 21:48:43 +0000859 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000860#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000861 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
862 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000863#endif
bellard4cbf74b2003-08-10 21:48:43 +0000864 /* we restore the process signal mask as the sigreturn should
865 do it (XXX: use sigsetjmp) */
866 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000867 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000868 } else {
869 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000870 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000871 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000872 }
bellard3fb2ded2003-06-24 13:22:59 +0000873 /* never comes here */
874 return 1;
875}
876
bellarde4533c72003-06-15 19:51:39 +0000877#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000878static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000879 int is_write, sigset_t *old_set,
880 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000881{
bellard68016c62005-02-07 23:12:27 +0000882 TranslationBlock *tb;
883 int ret;
884
885 if (cpu_single_env)
886 env = cpu_single_env; /* XXX: find a correct solution for multithread */
887#if defined(DEBUG_SIGNAL)
888 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
889 pc, address, is_write, *(unsigned long *)old_set);
890#endif
bellard9f0777e2005-02-02 20:42:01 +0000891 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000892 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000893 return 1;
894 }
bellard68016c62005-02-07 23:12:27 +0000895 /* see if it is an MMU fault */
896 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
897 if (ret < 0)
898 return 0; /* not an MMU fault */
899 if (ret == 0)
900 return 1; /* the MMU fault was handled without causing real CPU fault */
901 /* now we have a real cpu fault */
902 tb = tb_find_pc(pc);
903 if (tb) {
904 /* the PC is inside the translated code. It means that we have
905 a virtual CPU fault */
906 cpu_restore_state(tb, env, pc, puc);
907 }
908 /* we restore the process signal mask as the sigreturn should
909 do it (XXX: use sigsetjmp) */
910 sigprocmask(SIG_SETMASK, old_set, NULL);
911 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000912}
bellard93ac68b2003-09-30 20:57:29 +0000913#elif defined(TARGET_SPARC)
914static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000915 int is_write, sigset_t *old_set,
916 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000917{
bellard68016c62005-02-07 23:12:27 +0000918 TranslationBlock *tb;
919 int ret;
920
921 if (cpu_single_env)
922 env = cpu_single_env; /* XXX: find a correct solution for multithread */
923#if defined(DEBUG_SIGNAL)
924 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
925 pc, address, is_write, *(unsigned long *)old_set);
926#endif
bellardb453b702004-01-04 15:45:21 +0000927 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000928 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000929 return 1;
930 }
bellard68016c62005-02-07 23:12:27 +0000931 /* see if it is an MMU fault */
932 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
933 if (ret < 0)
934 return 0; /* not an MMU fault */
935 if (ret == 0)
936 return 1; /* the MMU fault was handled without causing real CPU fault */
937 /* now we have a real cpu fault */
938 tb = tb_find_pc(pc);
939 if (tb) {
940 /* the PC is inside the translated code. It means that we have
941 a virtual CPU fault */
942 cpu_restore_state(tb, env, pc, puc);
943 }
944 /* we restore the process signal mask as the sigreturn should
945 do it (XXX: use sigsetjmp) */
946 sigprocmask(SIG_SETMASK, old_set, NULL);
947 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000948}
bellard67867302003-11-23 17:05:30 +0000949#elif defined (TARGET_PPC)
950static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000951 int is_write, sigset_t *old_set,
952 void *puc)
bellard67867302003-11-23 17:05:30 +0000953{
954 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000955 int ret;
bellard67867302003-11-23 17:05:30 +0000956
bellard67867302003-11-23 17:05:30 +0000957 if (cpu_single_env)
958 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000959#if defined(DEBUG_SIGNAL)
960 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
961 pc, address, is_write, *(unsigned long *)old_set);
962#endif
963 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000964 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000965 return 1;
966 }
967
bellardce097762004-01-04 23:53:18 +0000968 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000969 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000970 if (ret < 0)
971 return 0; /* not an MMU fault */
972 if (ret == 0)
973 return 1; /* the MMU fault was handled without causing real CPU fault */
974
bellard67867302003-11-23 17:05:30 +0000975 /* now we have a real cpu fault */
976 tb = tb_find_pc(pc);
977 if (tb) {
978 /* the PC is inside the translated code. It means that we have
979 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000980 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000981 }
bellardce097762004-01-04 23:53:18 +0000982 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000983#if 0
bellardce097762004-01-04 23:53:18 +0000984 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
985 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000986#endif
987 /* we restore the process signal mask as the sigreturn should
988 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000989 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000990 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000991 } else {
992 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000993 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000994 }
bellard67867302003-11-23 17:05:30 +0000995 /* never comes here */
996 return 1;
997}
bellard6af0bf92005-07-02 14:58:51 +0000998
pbrooke6e59062006-10-22 00:18:54 +0000999#elif defined(TARGET_M68K)
1000static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1001 int is_write, sigset_t *old_set,
1002 void *puc)
1003{
1004 TranslationBlock *tb;
1005 int ret;
1006
1007 if (cpu_single_env)
1008 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1009#if defined(DEBUG_SIGNAL)
1010 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1011 pc, address, is_write, *(unsigned long *)old_set);
1012#endif
1013 /* XXX: locking issue */
1014 if (is_write && page_unprotect(address, pc, puc)) {
1015 return 1;
1016 }
1017 /* see if it is an MMU fault */
1018 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1019 if (ret < 0)
1020 return 0; /* not an MMU fault */
1021 if (ret == 0)
1022 return 1; /* the MMU fault was handled without causing real CPU fault */
1023 /* now we have a real cpu fault */
1024 tb = tb_find_pc(pc);
1025 if (tb) {
1026 /* the PC is inside the translated code. It means that we have
1027 a virtual CPU fault */
1028 cpu_restore_state(tb, env, pc, puc);
1029 }
1030 /* we restore the process signal mask as the sigreturn should
1031 do it (XXX: use sigsetjmp) */
1032 sigprocmask(SIG_SETMASK, old_set, NULL);
1033 cpu_loop_exit();
1034 /* never comes here */
1035 return 1;
1036}
1037
bellard6af0bf92005-07-02 14:58:51 +00001038#elif defined (TARGET_MIPS)
1039static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1040 int is_write, sigset_t *old_set,
1041 void *puc)
1042{
1043 TranslationBlock *tb;
1044 int ret;
1045
1046 if (cpu_single_env)
1047 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1048#if defined(DEBUG_SIGNAL)
1049 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1050 pc, address, is_write, *(unsigned long *)old_set);
1051#endif
1052 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001053 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001054 return 1;
1055 }
1056
1057 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001058 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001059 if (ret < 0)
1060 return 0; /* not an MMU fault */
1061 if (ret == 0)
1062 return 1; /* the MMU fault was handled without causing real CPU fault */
1063
1064 /* now we have a real cpu fault */
1065 tb = tb_find_pc(pc);
1066 if (tb) {
1067 /* the PC is inside the translated code. It means that we have
1068 a virtual CPU fault */
1069 cpu_restore_state(tb, env, pc, puc);
1070 }
1071 if (ret == 1) {
1072#if 0
ths1eb52072007-05-12 16:57:42 +00001073 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
1074 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001075#endif
1076 /* we restore the process signal mask as the sigreturn should
1077 do it (XXX: use sigsetjmp) */
1078 sigprocmask(SIG_SETMASK, old_set, NULL);
1079 do_raise_exception_err(env->exception_index, env->error_code);
1080 } else {
1081 /* activate soft MMU for this block */
1082 cpu_resume_from_signal(env, puc);
1083 }
1084 /* never comes here */
1085 return 1;
1086}
1087
bellardfdf9b3e2006-04-27 21:07:38 +00001088#elif defined (TARGET_SH4)
1089static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1090 int is_write, sigset_t *old_set,
1091 void *puc)
1092{
1093 TranslationBlock *tb;
1094 int ret;
1095
1096 if (cpu_single_env)
1097 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1098#if defined(DEBUG_SIGNAL)
1099 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1100 pc, address, is_write, *(unsigned long *)old_set);
1101#endif
1102 /* XXX: locking issue */
1103 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1104 return 1;
1105 }
1106
1107 /* see if it is an MMU fault */
1108 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1109 if (ret < 0)
1110 return 0; /* not an MMU fault */
1111 if (ret == 0)
1112 return 1; /* the MMU fault was handled without causing real CPU fault */
1113
1114 /* now we have a real cpu fault */
1115 tb = tb_find_pc(pc);
1116 if (tb) {
1117 /* the PC is inside the translated code. It means that we have
1118 a virtual CPU fault */
1119 cpu_restore_state(tb, env, pc, puc);
1120 }
bellardfdf9b3e2006-04-27 21:07:38 +00001121#if 0
1122 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1123 env->nip, env->error_code, tb);
1124#endif
1125 /* we restore the process signal mask as the sigreturn should
1126 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001127 sigprocmask(SIG_SETMASK, old_set, NULL);
1128 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001129 /* never comes here */
1130 return 1;
1131}
j_mayereddf68a2007-04-05 07:22:49 +00001132
1133#elif defined (TARGET_ALPHA)
1134static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1135 int is_write, sigset_t *old_set,
1136 void *puc)
1137{
1138 TranslationBlock *tb;
1139 int ret;
1140
1141 if (cpu_single_env)
1142 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1143#if defined(DEBUG_SIGNAL)
1144 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1145 pc, address, is_write, *(unsigned long *)old_set);
1146#endif
1147 /* XXX: locking issue */
1148 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1149 return 1;
1150 }
1151
1152 /* see if it is an MMU fault */
1153 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1154 if (ret < 0)
1155 return 0; /* not an MMU fault */
1156 if (ret == 0)
1157 return 1; /* the MMU fault was handled without causing real CPU fault */
1158
1159 /* now we have a real cpu fault */
1160 tb = tb_find_pc(pc);
1161 if (tb) {
1162 /* the PC is inside the translated code. It means that we have
1163 a virtual CPU fault */
1164 cpu_restore_state(tb, env, pc, puc);
1165 }
1166#if 0
1167 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1168 env->nip, env->error_code, tb);
1169#endif
1170 /* we restore the process signal mask as the sigreturn should
1171 do it (XXX: use sigsetjmp) */
1172 sigprocmask(SIG_SETMASK, old_set, NULL);
1173 cpu_loop_exit();
1174 /* never comes here */
1175 return 1;
1176}
bellarde4533c72003-06-15 19:51:39 +00001177#else
1178#error unsupported target CPU
1179#endif
bellard9de5e442003-03-23 16:49:39 +00001180
bellard2b413142003-05-14 23:01:10 +00001181#if defined(__i386__)
1182
bellardd8ecc0b2007-02-05 21:41:46 +00001183#if defined(__APPLE__)
1184# include <sys/ucontext.h>
1185
1186# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1187# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1188# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1189#else
1190# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1191# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1192# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1193#endif
1194
bellardbf3e8bf2004-02-16 21:58:54 +00001195#if defined(USE_CODE_COPY)
1196static void cpu_send_trap(unsigned long pc, int trap,
1197 struct ucontext *uc)
1198{
1199 TranslationBlock *tb;
1200
1201 if (cpu_single_env)
1202 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1203 /* now we have a real cpu fault */
1204 tb = tb_find_pc(pc);
1205 if (tb) {
1206 /* the PC is inside the translated code. It means that we have
1207 a virtual CPU fault */
1208 cpu_restore_state(tb, env, pc, uc);
1209 }
1210 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1211 raise_exception_err(trap, env->error_code);
1212}
1213#endif
1214
ths5a7b5422007-01-31 12:16:51 +00001215int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001216 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001217{
ths5a7b5422007-01-31 12:16:51 +00001218 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001219 struct ucontext *uc = puc;
1220 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001221 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001222
bellardd691f662003-03-24 21:58:34 +00001223#ifndef REG_EIP
1224/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001225#define REG_EIP EIP
1226#define REG_ERR ERR
1227#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001228#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001229 pc = EIP_sig(uc);
1230 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001231#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1232 if (trapno == 0x00 || trapno == 0x05) {
1233 /* send division by zero or bound exception */
1234 cpu_send_trap(pc, trapno, uc);
1235 return 1;
1236 } else
1237#endif
1238 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1239 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001240 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001241 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001242}
1243
bellardbc51c5c2004-03-17 23:46:04 +00001244#elif defined(__x86_64__)
1245
ths5a7b5422007-01-31 12:16:51 +00001246int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001247 void *puc)
1248{
ths5a7b5422007-01-31 12:16:51 +00001249 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001250 struct ucontext *uc = puc;
1251 unsigned long pc;
1252
1253 pc = uc->uc_mcontext.gregs[REG_RIP];
1254 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1255 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1256 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1257 &uc->uc_sigmask, puc);
1258}
1259
bellard83fb7ad2004-07-05 21:25:26 +00001260#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001261
bellard83fb7ad2004-07-05 21:25:26 +00001262/***********************************************************************
1263 * signal context platform-specific definitions
1264 * From Wine
1265 */
1266#ifdef linux
1267/* All Registers access - only for local access */
1268# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1269/* Gpr Registers access */
1270# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1271# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1272# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1273# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1274# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1275# define LR_sig(context) REG_sig(link, context) /* Link register */
1276# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1277/* Float Registers access */
1278# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1279# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1280/* Exception Registers access */
1281# define DAR_sig(context) REG_sig(dar, context)
1282# define DSISR_sig(context) REG_sig(dsisr, context)
1283# define TRAP_sig(context) REG_sig(trap, context)
1284#endif /* linux */
1285
1286#ifdef __APPLE__
1287# include <sys/ucontext.h>
1288typedef struct ucontext SIGCONTEXT;
1289/* All Registers access - only for local access */
1290# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1291# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1292# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1293# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1294/* Gpr Registers access */
1295# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1296# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1297# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1298# define CTR_sig(context) REG_sig(ctr, context)
1299# define XER_sig(context) REG_sig(xer, context) /* Link register */
1300# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1301# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1302/* Float Registers access */
1303# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1304# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1305/* Exception Registers access */
1306# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1307# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1308# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1309#endif /* __APPLE__ */
1310
ths5a7b5422007-01-31 12:16:51 +00001311int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001312 void *puc)
bellard2b413142003-05-14 23:01:10 +00001313{
ths5a7b5422007-01-31 12:16:51 +00001314 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001315 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001316 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001317 int is_write;
1318
bellard83fb7ad2004-07-05 21:25:26 +00001319 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001320 is_write = 0;
1321#if 0
1322 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001323 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001324 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001325#else
bellard83fb7ad2004-07-05 21:25:26 +00001326 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001327 is_write = 1;
1328#endif
1329 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001330 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001331}
bellard2b413142003-05-14 23:01:10 +00001332
bellard2f87c602003-06-02 20:38:09 +00001333#elif defined(__alpha__)
1334
ths5a7b5422007-01-31 12:16:51 +00001335int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001336 void *puc)
1337{
ths5a7b5422007-01-31 12:16:51 +00001338 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001339 struct ucontext *uc = puc;
1340 uint32_t *pc = uc->uc_mcontext.sc_pc;
1341 uint32_t insn = *pc;
1342 int is_write = 0;
1343
bellard8c6939c2003-06-09 15:28:00 +00001344 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001345 switch (insn >> 26) {
1346 case 0x0d: // stw
1347 case 0x0e: // stb
1348 case 0x0f: // stq_u
1349 case 0x24: // stf
1350 case 0x25: // stg
1351 case 0x26: // sts
1352 case 0x27: // stt
1353 case 0x2c: // stl
1354 case 0x2d: // stq
1355 case 0x2e: // stl_c
1356 case 0x2f: // stq_c
1357 is_write = 1;
1358 }
1359
1360 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001361 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001362}
bellard8c6939c2003-06-09 15:28:00 +00001363#elif defined(__sparc__)
1364
ths5a7b5422007-01-31 12:16:51 +00001365int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001366 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001367{
ths5a7b5422007-01-31 12:16:51 +00001368 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001369 uint32_t *regs = (uint32_t *)(info + 1);
1370 void *sigmask = (regs + 20);
1371 unsigned long pc;
1372 int is_write;
1373 uint32_t insn;
1374
1375 /* XXX: is there a standard glibc define ? */
1376 pc = regs[1];
1377 /* XXX: need kernel patch to get write flag faster */
1378 is_write = 0;
1379 insn = *(uint32_t *)pc;
1380 if ((insn >> 30) == 3) {
1381 switch((insn >> 19) & 0x3f) {
1382 case 0x05: // stb
1383 case 0x06: // sth
1384 case 0x04: // st
1385 case 0x07: // std
1386 case 0x24: // stf
1387 case 0x27: // stdf
1388 case 0x25: // stfsr
1389 is_write = 1;
1390 break;
1391 }
1392 }
1393 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001394 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001395}
1396
1397#elif defined(__arm__)
1398
ths5a7b5422007-01-31 12:16:51 +00001399int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001400 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001401{
ths5a7b5422007-01-31 12:16:51 +00001402 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001403 struct ucontext *uc = puc;
1404 unsigned long pc;
1405 int is_write;
1406
1407 pc = uc->uc_mcontext.gregs[R15];
1408 /* XXX: compute is_write */
1409 is_write = 0;
1410 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1411 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001412 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001413}
1414
bellard38e584a2003-08-10 22:14:22 +00001415#elif defined(__mc68000)
1416
ths5a7b5422007-01-31 12:16:51 +00001417int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001418 void *puc)
1419{
ths5a7b5422007-01-31 12:16:51 +00001420 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001421 struct ucontext *uc = puc;
1422 unsigned long pc;
1423 int is_write;
1424
1425 pc = uc->uc_mcontext.gregs[16];
1426 /* XXX: compute is_write */
1427 is_write = 0;
1428 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1429 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001430 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001431}
1432
bellardb8076a72005-04-07 22:20:31 +00001433#elif defined(__ia64)
1434
1435#ifndef __ISR_VALID
1436 /* This ought to be in <bits/siginfo.h>... */
1437# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001438#endif
1439
ths5a7b5422007-01-31 12:16:51 +00001440int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001441{
ths5a7b5422007-01-31 12:16:51 +00001442 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001443 struct ucontext *uc = puc;
1444 unsigned long ip;
1445 int is_write = 0;
1446
1447 ip = uc->uc_mcontext.sc_ip;
1448 switch (host_signum) {
1449 case SIGILL:
1450 case SIGFPE:
1451 case SIGSEGV:
1452 case SIGBUS:
1453 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001454 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001455 /* ISR.W (write-access) is bit 33: */
1456 is_write = (info->si_isr >> 33) & 1;
1457 break;
1458
1459 default:
1460 break;
1461 }
1462 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1463 is_write,
1464 &uc->uc_sigmask, puc);
1465}
1466
bellard90cb9492005-07-24 15:11:38 +00001467#elif defined(__s390__)
1468
ths5a7b5422007-01-31 12:16:51 +00001469int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001470 void *puc)
1471{
ths5a7b5422007-01-31 12:16:51 +00001472 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001473 struct ucontext *uc = puc;
1474 unsigned long pc;
1475 int is_write;
1476
1477 pc = uc->uc_mcontext.psw.addr;
1478 /* XXX: compute is_write */
1479 is_write = 0;
1480 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001481 is_write, &uc->uc_sigmask, puc);
1482}
1483
1484#elif defined(__mips__)
1485
ths9617efe2007-05-08 21:05:55 +00001486int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001487 void *puc)
1488{
ths9617efe2007-05-08 21:05:55 +00001489 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001490 struct ucontext *uc = puc;
1491 greg_t pc = uc->uc_mcontext.pc;
1492 int is_write;
1493
1494 /* XXX: compute is_write */
1495 is_write = 0;
1496 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1497 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001498}
1499
bellard2b413142003-05-14 23:01:10 +00001500#else
1501
bellard3fb2ded2003-06-24 13:22:59 +00001502#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001503
1504#endif
bellard67b915a2004-03-31 23:37:16 +00001505
1506#endif /* !defined(CONFIG_SOFTMMU) */