blob: 51cd2fae22418d14a2103c1e10958f20981b8bbe [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellarde4533c72003-06-15 19:51:39 +000043void cpu_loop_exit(void)
44{
thsbfed01f2007-06-03 17:44:37 +000045 /* NOTE: the register at this point must be saved by hand because
46 longjmp restore them */
47 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000048 longjmp(env->jmp_env, 1);
49}
thsbfed01f2007-06-03 17:44:37 +000050
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
58void cpu_resume_from_signal(CPUState *env1, void *puc)
59{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
80 unsigned int flags)
81{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
87
88 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
91
92 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
93
94 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
104 if (tb->pc == pc &&
105 tb->page_addr[0] == phys_page1 &&
106 tb->cs_base == cs_base &&
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
110 virt_page2 = (pc & TARGET_PAGE_MASK) +
111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
138
139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
146
147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
158 unsigned int flags;
159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
166 cs_base = env->segs[R_CS].base;
167 pc = cs_base + env->eip;
168#elif defined(TARGET_ARM)
169 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000170 | (env->vfp.vec_stride << 4);
171 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
172 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000173 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
174 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000175 cs_base = 0;
176 pc = env->regs[15];
177#elif defined(TARGET_SPARC)
178#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000179 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
180 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
181 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000182#else
bellarda80dde02006-06-26 19:53:29 +0000183 // FPU enable . MMU enabled . MMU no-fault . Supervisor
184 flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
185 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000186#endif
187 cs_base = env->npc;
188 pc = env->pc;
189#elif defined(TARGET_PPC)
190 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
191 (msr_se << MSR_SE) | (msr_le << MSR_LE);
192 cs_base = 0;
193 pc = env->nip;
194#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000195 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000196 cs_base = 0;
bellard8a40a182005-11-20 10:35:40 +0000197 pc = env->PC;
pbrooke6e59062006-10-22 00:18:54 +0000198#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000199 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
200 | (env->sr & SR_S) /* Bit 13 */
201 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000202 cs_base = 0;
203 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000204#elif defined(TARGET_SH4)
205 flags = env->sr & (SR_MD | SR_RB);
206 cs_base = 0; /* XXXXX */
207 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000208#elif defined(TARGET_ALPHA)
209 flags = env->ps;
210 cs_base = 0;
211 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000212#else
213#error unsupported CPU
214#endif
215 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
216 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
217 tb->flags != flags, 0)) {
218 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000219 /* Note: we do it here to avoid a gcc bug on Mac OS X when
220 doing it in tb_find_slow */
221 if (tb_invalidated_flag) {
222 /* as some TB could have been invalidated because
223 of memory exceptions while generating the code, we
224 must recompute the hash index here */
225 T0 = 0;
226 }
bellard8a40a182005-11-20 10:35:40 +0000227 }
228 return tb;
229}
230
231
bellard7d132992003-03-06 23:23:54 +0000232/* main execution loop */
233
bellarde4533c72003-06-15 19:51:39 +0000234int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000235{
pbrook1057eaa2007-02-04 13:37:44 +0000236#define DECLARE_HOST_REGS 1
237#include "hostregs_helper.h"
238#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000239#if defined(reg_REGWPTR)
240 uint32_t *saved_regwptr;
241#endif
242#endif
bellardfdbb4692006-06-14 17:32:25 +0000243#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000244 int saved_i7;
245 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000246#endif
bellard8a40a182005-11-20 10:35:40 +0000247 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000248 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000249 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000250 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000251
thsbfed01f2007-06-03 17:44:37 +0000252 if (cpu_halted(env1) == EXCP_HALTED)
253 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000254
bellard6a00d602005-11-21 23:25:50 +0000255 cpu_single_env = env1;
256
bellard7d132992003-03-06 23:23:54 +0000257 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000258#define SAVE_HOST_REGS 1
259#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000260 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000261#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000262 /* we also save i7 because longjmp may not restore it */
263 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
264#endif
265
266#if defined(TARGET_I386)
bellard0d1a29f2004-10-12 22:01:28 +0000267 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000268 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000269 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
270 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000271 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000272 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000273#elif defined(TARGET_ARM)
bellard93ac68b2003-09-30 20:57:29 +0000274#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000275#if defined(reg_REGWPTR)
276 saved_regwptr = REGWPTR;
277#endif
bellard67867302003-11-23 17:05:30 +0000278#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000279#elif defined(TARGET_M68K)
280 env->cc_op = CC_OP_FLAGS;
281 env->cc_dest = env->sr & 0xf;
282 env->cc_x = (env->sr >> 4) & 1;
bellard6af0bf92005-07-02 14:58:51 +0000283#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000284#elif defined(TARGET_SH4)
285 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000286#elif defined(TARGET_ALPHA)
287 env_to_regs();
bellarde4533c72003-06-15 19:51:39 +0000288#else
289#error unsupported target CPU
290#endif
bellard3fb2ded2003-06-24 13:22:59 +0000291 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000292
bellard7d132992003-03-06 23:23:54 +0000293 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000294 for(;;) {
295 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000296 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000297 /* if an exception is pending, we execute it here */
298 if (env->exception_index >= 0) {
299 if (env->exception_index >= EXCP_INTERRUPT) {
300 /* exit request from the cpu execution loop */
301 ret = env->exception_index;
302 break;
303 } else if (env->user_mode_only) {
304 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000305 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000306 loop */
bellard83479e72003-06-25 16:12:37 +0000307#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000308 do_interrupt_user(env->exception_index,
309 env->exception_is_int,
310 env->error_code,
311 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000312#endif
bellard3fb2ded2003-06-24 13:22:59 +0000313 ret = env->exception_index;
314 break;
315 } else {
bellard83479e72003-06-25 16:12:37 +0000316#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000317 /* simulate a real cpu exception. On i386, it can
318 trigger new exceptions, but we do not handle
319 double or triple faults yet. */
320 do_interrupt(env->exception_index,
321 env->exception_is_int,
322 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000323 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000324 /* successfully delivered */
325 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000326#elif defined(TARGET_PPC)
327 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000328#elif defined(TARGET_MIPS)
329 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000330#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000331 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000332#elif defined(TARGET_ARM)
333 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000334#elif defined(TARGET_SH4)
335 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000336#elif defined(TARGET_ALPHA)
337 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000338#elif defined(TARGET_M68K)
339 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000340#endif
bellard3fb2ded2003-06-24 13:22:59 +0000341 }
342 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000343 }
344#ifdef USE_KQEMU
345 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
346 int ret;
347 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
348 ret = kqemu_cpu_exec(env);
349 /* put eflags in CPU temporary format */
350 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
351 DF = 1 - (2 * ((env->eflags >> 10) & 1));
352 CC_OP = CC_OP_EFLAGS;
353 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
354 if (ret == 1) {
355 /* exception */
356 longjmp(env->jmp_env, 1);
357 } else if (ret == 2) {
358 /* softmmu execution needed */
359 } else {
360 if (env->interrupt_request != 0) {
361 /* hardware interrupt will be executed just after */
362 } else {
363 /* otherwise, we restart */
364 longjmp(env->jmp_env, 1);
365 }
366 }
bellard9de5e442003-03-23 16:49:39 +0000367 }
bellard9df217a2005-02-10 22:05:51 +0000368#endif
369
bellard3fb2ded2003-06-24 13:22:59 +0000370 T0 = 0; /* force lookup of first TB */
371 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000372#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000373 /* g1 can be modified by some libc? functions */
374 tmp_T0 = T0;
375#endif
bellard68a79312003-06-30 13:12:32 +0000376 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000377 if (__builtin_expect(interrupt_request, 0)) {
pbrook6658ffb2007-03-16 23:58:11 +0000378 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
379 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
380 env->exception_index = EXCP_DEBUG;
381 cpu_loop_exit();
382 }
balroga90b7312007-05-01 01:28:01 +0000383#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
384 defined(TARGET_PPC) || defined(TARGET_ALPHA)
385 if (interrupt_request & CPU_INTERRUPT_HALT) {
386 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
387 env->halted = 1;
388 env->exception_index = EXCP_HLT;
389 cpu_loop_exit();
390 }
391#endif
bellard68a79312003-06-30 13:12:32 +0000392#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000393 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
394 !(env->hflags & HF_SMM_MASK)) {
395 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
396 do_smm_enter();
397#if defined(__sparc__) && !defined(HOST_SOLARIS)
398 tmp_T0 = 0;
399#else
400 T0 = 0;
401#endif
402 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000403 (env->eflags & IF_MASK) &&
404 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000405 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000406 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000407 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000408 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000409 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
410 }
bellardd05e66d2003-08-20 21:34:35 +0000411 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000412 /* ensure that no TB jump will be modified as
413 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000414#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000415 tmp_T0 = 0;
416#else
417 T0 = 0;
418#endif
bellard68a79312003-06-30 13:12:32 +0000419 }
bellardce097762004-01-04 23:53:18 +0000420#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000421#if 0
422 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
423 cpu_ppc_reset(env);
424 }
425#endif
j_mayer47103572007-03-30 09:38:04 +0000426 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000427 ppc_hw_interrupt(env);
428 if (env->pending_interrupts == 0)
429 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000430#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000431 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000432#else
j_mayere9df0142007-04-09 22:45:36 +0000433 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000434#endif
bellardce097762004-01-04 23:53:18 +0000435 }
bellard6af0bf92005-07-02 14:58:51 +0000436#elif defined(TARGET_MIPS)
437 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000438 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000439 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000440 !(env->CP0_Status & (1 << CP0St_EXL)) &&
441 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000442 !(env->hflags & MIPS_HFLAG_DM)) {
443 /* Raise it */
444 env->exception_index = EXCP_EXT_INTERRUPT;
445 env->error_code = 0;
446 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000447#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000448 tmp_T0 = 0;
449#else
450 T0 = 0;
451#endif
bellard6af0bf92005-07-02 14:58:51 +0000452 }
bellarde95c8d52004-09-30 22:22:08 +0000453#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000454 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
455 (env->psret != 0)) {
456 int pil = env->interrupt_index & 15;
457 int type = env->interrupt_index & 0xf0;
458
459 if (((type == TT_EXTINT) &&
460 (pil == 15 || pil > env->psrpil)) ||
461 type != TT_EXTINT) {
462 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
463 do_interrupt(env->interrupt_index);
464 env->interrupt_index = 0;
bellardfdbb4692006-06-14 17:32:25 +0000465#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000466 tmp_T0 = 0;
467#else
468 T0 = 0;
469#endif
bellard66321a12005-04-06 20:47:48 +0000470 }
bellarde95c8d52004-09-30 22:22:08 +0000471 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
472 //do_interrupt(0, 0, 0, 0, 0);
473 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000474 }
bellardb5ff1b32005-11-26 10:38:39 +0000475#elif defined(TARGET_ARM)
476 if (interrupt_request & CPU_INTERRUPT_FIQ
477 && !(env->uncached_cpsr & CPSR_F)) {
478 env->exception_index = EXCP_FIQ;
479 do_interrupt(env);
480 }
481 if (interrupt_request & CPU_INTERRUPT_HARD
482 && !(env->uncached_cpsr & CPSR_I)) {
483 env->exception_index = EXCP_IRQ;
484 do_interrupt(env);
485 }
bellardfdf9b3e2006-04-27 21:07:38 +0000486#elif defined(TARGET_SH4)
487 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000488#elif defined(TARGET_ALPHA)
489 if (interrupt_request & CPU_INTERRUPT_HARD) {
490 do_interrupt(env);
491 }
pbrook06338792007-05-23 19:58:11 +0000492#elif defined(TARGET_M68K)
493 if (interrupt_request & CPU_INTERRUPT_HARD
494 && ((env->sr & SR_I) >> SR_I_SHIFT)
495 < env->pending_level) {
496 /* Real hardware gets the interrupt vector via an
497 IACK cycle at this point. Current emulated
498 hardware doesn't rely on this, so we
499 provide/save the vector when the interrupt is
500 first signalled. */
501 env->exception_index = env->pending_vector;
502 do_interrupt(1);
503 }
bellard68a79312003-06-30 13:12:32 +0000504#endif
bellard9d050952006-05-22 22:03:52 +0000505 /* Don't use the cached interupt_request value,
506 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000507 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000508 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
509 /* ensure that no TB jump will be modified as
510 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000511#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000512 tmp_T0 = 0;
513#else
514 T0 = 0;
515#endif
516 }
bellard68a79312003-06-30 13:12:32 +0000517 if (interrupt_request & CPU_INTERRUPT_EXIT) {
518 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
519 env->exception_index = EXCP_INTERRUPT;
520 cpu_loop_exit();
521 }
bellard3fb2ded2003-06-24 13:22:59 +0000522 }
523#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000524 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000525#if defined(TARGET_I386)
526 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000527#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000528 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000529#endif
530#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000531 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000532#endif
533#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000534 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000535#endif
536#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000537 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000538#endif
539#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000540 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000541#endif
542#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000543 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000544#endif
545#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000546 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000547#endif
548#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000549 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000550#endif
bellard3fb2ded2003-06-24 13:22:59 +0000551 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000552 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000553 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000554#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000555 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000556#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000557 REGWPTR = env->regbase + (env->cwp * 16);
558 env->regwptr = REGWPTR;
559 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000560#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000561 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000562#elif defined(TARGET_M68K)
563 cpu_m68k_flush_flags(env, env->cc_op);
564 env->cc_op = CC_OP_FLAGS;
565 env->sr = (env->sr & 0xffe0)
566 | env->cc_dest | (env->cc_x << 4);
567 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000568#elif defined(TARGET_MIPS)
569 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000570#elif defined(TARGET_SH4)
571 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000572#elif defined(TARGET_ALPHA)
573 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000574#else
575#error unsupported target CPU
576#endif
bellard3fb2ded2003-06-24 13:22:59 +0000577 }
bellard7d132992003-03-06 23:23:54 +0000578#endif
bellard8a40a182005-11-20 10:35:40 +0000579 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000580#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000581 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000582 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
583 (long)tb->tc_ptr, tb->pc,
584 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000585 }
bellard9d27abd2003-05-10 13:13:54 +0000586#endif
bellardfdbb4692006-06-14 17:32:25 +0000587#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000588 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000589#endif
bellard8a40a182005-11-20 10:35:40 +0000590 /* see if we can patch the calling TB. When the TB
591 spans two pages, we cannot safely do a direct
592 jump. */
bellardc27004e2005-01-03 23:35:10 +0000593 {
bellard8a40a182005-11-20 10:35:40 +0000594 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000595#if USE_KQEMU
596 (env->kqemu_enabled != 2) &&
597#endif
bellard8a40a182005-11-20 10:35:40 +0000598 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000599#if defined(TARGET_I386) && defined(USE_CODE_COPY)
600 && (tb->cflags & CF_CODE_COPY) ==
601 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
602#endif
603 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000604 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000605 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000606#if defined(USE_CODE_COPY)
607 /* propagates the FP use info */
608 ((TranslationBlock *)(T0 & ~3))->cflags |=
609 (tb->cflags & CF_FP_USED);
610#endif
bellard3fb2ded2003-06-24 13:22:59 +0000611 spin_unlock(&tb_lock);
612 }
bellardc27004e2005-01-03 23:35:10 +0000613 }
bellard3fb2ded2003-06-24 13:22:59 +0000614 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000615 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000616 /* execute the generated code */
617 gen_func = (void *)tc_ptr;
618#if defined(__sparc__)
619 __asm__ __volatile__("call %0\n\t"
620 "mov %%o7,%%i0"
621 : /* no outputs */
622 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000623 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000624 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000625 "l0", "l1", "l2", "l3", "l4", "l5",
626 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000627#elif defined(__arm__)
628 asm volatile ("mov pc, %0\n\t"
629 ".global exec_loop\n\t"
630 "exec_loop:\n\t"
631 : /* no outputs */
632 : "r" (gen_func)
633 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000634#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
635{
636 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000637 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
638 save_native_fp_state(env);
639 }
bellardbf3e8bf2004-02-16 21:58:54 +0000640 gen_func();
641 } else {
bellard97eb5b12004-02-25 23:19:55 +0000642 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
643 restore_native_fp_state(env);
644 }
bellardbf3e8bf2004-02-16 21:58:54 +0000645 /* we work with native eflags */
646 CC_SRC = cc_table[CC_OP].compute_all();
647 CC_OP = CC_OP_EFLAGS;
648 asm(".globl exec_loop\n"
649 "\n"
650 "debug1:\n"
651 " pushl %%ebp\n"
652 " fs movl %10, %9\n"
653 " fs movl %11, %%eax\n"
654 " andl $0x400, %%eax\n"
655 " fs orl %8, %%eax\n"
656 " pushl %%eax\n"
657 " popf\n"
658 " fs movl %%esp, %12\n"
659 " fs movl %0, %%eax\n"
660 " fs movl %1, %%ecx\n"
661 " fs movl %2, %%edx\n"
662 " fs movl %3, %%ebx\n"
663 " fs movl %4, %%esp\n"
664 " fs movl %5, %%ebp\n"
665 " fs movl %6, %%esi\n"
666 " fs movl %7, %%edi\n"
667 " fs jmp *%9\n"
668 "exec_loop:\n"
669 " fs movl %%esp, %4\n"
670 " fs movl %12, %%esp\n"
671 " fs movl %%eax, %0\n"
672 " fs movl %%ecx, %1\n"
673 " fs movl %%edx, %2\n"
674 " fs movl %%ebx, %3\n"
675 " fs movl %%ebp, %5\n"
676 " fs movl %%esi, %6\n"
677 " fs movl %%edi, %7\n"
678 " pushf\n"
679 " popl %%eax\n"
680 " movl %%eax, %%ecx\n"
681 " andl $0x400, %%ecx\n"
682 " shrl $9, %%ecx\n"
683 " andl $0x8d5, %%eax\n"
684 " fs movl %%eax, %8\n"
685 " movl $1, %%eax\n"
686 " subl %%ecx, %%eax\n"
687 " fs movl %%eax, %11\n"
688 " fs movl %9, %%ebx\n" /* get T0 value */
689 " popl %%ebp\n"
690 :
691 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
692 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
693 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
694 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
695 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
696 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
697 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
698 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
699 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
700 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
701 "a" (gen_func),
702 "m" (*(uint8_t *)offsetof(CPUState, df)),
703 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
704 : "%ecx", "%edx"
705 );
706 }
707}
bellardb8076a72005-04-07 22:20:31 +0000708#elif defined(__ia64)
709 struct fptr {
710 void *ip;
711 void *gp;
712 } fp;
713
714 fp.ip = tc_ptr;
715 fp.gp = code_gen_buffer + 2 * (1 << 20);
716 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000717#else
718 gen_func();
719#endif
bellard83479e72003-06-25 16:12:37 +0000720 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000721 /* reset soft MMU for next block (it can currently
722 only be set by a memory fault) */
723#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000724 if (env->hflags & HF_SOFTMMU_MASK) {
725 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000726 /* do not allow linking to another block */
727 T0 = 0;
728 }
729#endif
bellardf32fc642006-02-08 22:43:39 +0000730#if defined(USE_KQEMU)
731#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
732 if (kqemu_is_ok(env) &&
733 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
734 cpu_loop_exit();
735 }
736#endif
bellard3fb2ded2003-06-24 13:22:59 +0000737 }
738 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000739 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000740 }
bellard3fb2ded2003-06-24 13:22:59 +0000741 } /* for(;;) */
742
bellard7d132992003-03-06 23:23:54 +0000743
bellarde4533c72003-06-15 19:51:39 +0000744#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000745#if defined(USE_CODE_COPY)
746 if (env->native_fp_regs) {
747 save_native_fp_state(env);
748 }
749#endif
bellard9de5e442003-03-23 16:49:39 +0000750 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000751 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000752#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000753 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000754#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000755#if defined(reg_REGWPTR)
756 REGWPTR = saved_regwptr;
757#endif
bellard67867302003-11-23 17:05:30 +0000758#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000759#elif defined(TARGET_M68K)
760 cpu_m68k_flush_flags(env, env->cc_op);
761 env->cc_op = CC_OP_FLAGS;
762 env->sr = (env->sr & 0xffe0)
763 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000764#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000765#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000766#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000767 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000768#else
769#error unsupported target CPU
770#endif
pbrook1057eaa2007-02-04 13:37:44 +0000771
772 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000773#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000774 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
775#endif
pbrook1057eaa2007-02-04 13:37:44 +0000776#include "hostregs_helper.h"
777
bellard6a00d602005-11-21 23:25:50 +0000778 /* fail safe : never use cpu_single_env outside cpu_exec() */
779 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000780 return ret;
781}
bellard6dbad632003-03-16 18:05:05 +0000782
bellardfbf9eeb2004-04-25 21:21:33 +0000783/* must only be called from the generated code as an exception can be
784 generated */
785void tb_invalidate_page_range(target_ulong start, target_ulong end)
786{
bellarddc5d0b32004-06-22 18:43:30 +0000787 /* XXX: cannot enable it yet because it yields to MMU exception
788 where NIP != read address on PowerPC */
789#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000790 target_ulong phys_addr;
791 phys_addr = get_phys_addr_code(env, start);
792 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000793#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000794}
795
bellard1a18c712003-10-30 01:07:51 +0000796#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000797
bellard6dbad632003-03-16 18:05:05 +0000798void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
799{
800 CPUX86State *saved_env;
801
802 saved_env = env;
803 env = s;
bellarda412ac52003-07-26 18:01:40 +0000804 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000805 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000806 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000807 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000808 } else {
bellardb453b702004-01-04 15:45:21 +0000809 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000810 }
bellard6dbad632003-03-16 18:05:05 +0000811 env = saved_env;
812}
bellard9de5e442003-03-23 16:49:39 +0000813
bellardd0a1ffc2003-05-29 20:04:28 +0000814void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
815{
816 CPUX86State *saved_env;
817
818 saved_env = env;
819 env = s;
820
bellardc27004e2005-01-03 23:35:10 +0000821 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000822
823 env = saved_env;
824}
825
826void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
827{
828 CPUX86State *saved_env;
829
830 saved_env = env;
831 env = s;
832
bellardc27004e2005-01-03 23:35:10 +0000833 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000834
835 env = saved_env;
836}
837
bellarde4533c72003-06-15 19:51:39 +0000838#endif /* TARGET_I386 */
839
bellard67b915a2004-03-31 23:37:16 +0000840#if !defined(CONFIG_SOFTMMU)
841
bellard3fb2ded2003-06-24 13:22:59 +0000842#if defined(TARGET_I386)
843
bellardb56dad12003-05-08 15:38:04 +0000844/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000845 the effective address of the memory exception. 'is_write' is 1 if a
846 write caused the exception and otherwise 0'. 'old_set' is the
847 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000848static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000849 int is_write, sigset_t *old_set,
850 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000851{
bellarda513fe12003-05-27 23:29:48 +0000852 TranslationBlock *tb;
853 int ret;
bellard68a79312003-06-30 13:12:32 +0000854
bellard83479e72003-06-25 16:12:37 +0000855 if (cpu_single_env)
856 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000857#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000858 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
859 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000860#endif
bellard25eb4482003-05-14 21:50:54 +0000861 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000862 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000863 return 1;
864 }
bellardfbf9eeb2004-04-25 21:21:33 +0000865
bellard3fb2ded2003-06-24 13:22:59 +0000866 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000867 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
868 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000869 if (ret < 0)
870 return 0; /* not an MMU fault */
871 if (ret == 0)
872 return 1; /* the MMU fault was handled without causing real CPU fault */
873 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000874 tb = tb_find_pc(pc);
875 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000876 /* the PC is inside the translated code. It means that we have
877 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000878 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000879 }
bellard4cbf74b2003-08-10 21:48:43 +0000880 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000881#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000882 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
883 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000884#endif
bellard4cbf74b2003-08-10 21:48:43 +0000885 /* we restore the process signal mask as the sigreturn should
886 do it (XXX: use sigsetjmp) */
887 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000888 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000889 } else {
890 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000891 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000892 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000893 }
bellard3fb2ded2003-06-24 13:22:59 +0000894 /* never comes here */
895 return 1;
896}
897
bellarde4533c72003-06-15 19:51:39 +0000898#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000899static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000900 int is_write, sigset_t *old_set,
901 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000902{
bellard68016c62005-02-07 23:12:27 +0000903 TranslationBlock *tb;
904 int ret;
905
906 if (cpu_single_env)
907 env = cpu_single_env; /* XXX: find a correct solution for multithread */
908#if defined(DEBUG_SIGNAL)
909 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
910 pc, address, is_write, *(unsigned long *)old_set);
911#endif
bellard9f0777e2005-02-02 20:42:01 +0000912 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000913 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000914 return 1;
915 }
bellard68016c62005-02-07 23:12:27 +0000916 /* see if it is an MMU fault */
917 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
918 if (ret < 0)
919 return 0; /* not an MMU fault */
920 if (ret == 0)
921 return 1; /* the MMU fault was handled without causing real CPU fault */
922 /* now we have a real cpu fault */
923 tb = tb_find_pc(pc);
924 if (tb) {
925 /* the PC is inside the translated code. It means that we have
926 a virtual CPU fault */
927 cpu_restore_state(tb, env, pc, puc);
928 }
929 /* we restore the process signal mask as the sigreturn should
930 do it (XXX: use sigsetjmp) */
931 sigprocmask(SIG_SETMASK, old_set, NULL);
932 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000933}
bellard93ac68b2003-09-30 20:57:29 +0000934#elif defined(TARGET_SPARC)
935static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000936 int is_write, sigset_t *old_set,
937 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000938{
bellard68016c62005-02-07 23:12:27 +0000939 TranslationBlock *tb;
940 int ret;
941
942 if (cpu_single_env)
943 env = cpu_single_env; /* XXX: find a correct solution for multithread */
944#if defined(DEBUG_SIGNAL)
945 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
946 pc, address, is_write, *(unsigned long *)old_set);
947#endif
bellardb453b702004-01-04 15:45:21 +0000948 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000949 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000950 return 1;
951 }
bellard68016c62005-02-07 23:12:27 +0000952 /* see if it is an MMU fault */
953 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
954 if (ret < 0)
955 return 0; /* not an MMU fault */
956 if (ret == 0)
957 return 1; /* the MMU fault was handled without causing real CPU fault */
958 /* now we have a real cpu fault */
959 tb = tb_find_pc(pc);
960 if (tb) {
961 /* the PC is inside the translated code. It means that we have
962 a virtual CPU fault */
963 cpu_restore_state(tb, env, pc, puc);
964 }
965 /* we restore the process signal mask as the sigreturn should
966 do it (XXX: use sigsetjmp) */
967 sigprocmask(SIG_SETMASK, old_set, NULL);
968 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000969}
bellard67867302003-11-23 17:05:30 +0000970#elif defined (TARGET_PPC)
971static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000972 int is_write, sigset_t *old_set,
973 void *puc)
bellard67867302003-11-23 17:05:30 +0000974{
975 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000976 int ret;
bellard67867302003-11-23 17:05:30 +0000977
bellard67867302003-11-23 17:05:30 +0000978 if (cpu_single_env)
979 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000980#if defined(DEBUG_SIGNAL)
981 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
982 pc, address, is_write, *(unsigned long *)old_set);
983#endif
984 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000985 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000986 return 1;
987 }
988
bellardce097762004-01-04 23:53:18 +0000989 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000990 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000991 if (ret < 0)
992 return 0; /* not an MMU fault */
993 if (ret == 0)
994 return 1; /* the MMU fault was handled without causing real CPU fault */
995
bellard67867302003-11-23 17:05:30 +0000996 /* now we have a real cpu fault */
997 tb = tb_find_pc(pc);
998 if (tb) {
999 /* the PC is inside the translated code. It means that we have
1000 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001001 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001002 }
bellardce097762004-01-04 23:53:18 +00001003 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001004#if 0
bellardce097762004-01-04 23:53:18 +00001005 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1006 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001007#endif
1008 /* we restore the process signal mask as the sigreturn should
1009 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001010 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001011 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001012 } else {
1013 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001014 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001015 }
bellard67867302003-11-23 17:05:30 +00001016 /* never comes here */
1017 return 1;
1018}
bellard6af0bf92005-07-02 14:58:51 +00001019
pbrooke6e59062006-10-22 00:18:54 +00001020#elif defined(TARGET_M68K)
1021static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1022 int is_write, sigset_t *old_set,
1023 void *puc)
1024{
1025 TranslationBlock *tb;
1026 int ret;
1027
1028 if (cpu_single_env)
1029 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1030#if defined(DEBUG_SIGNAL)
1031 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1032 pc, address, is_write, *(unsigned long *)old_set);
1033#endif
1034 /* XXX: locking issue */
1035 if (is_write && page_unprotect(address, pc, puc)) {
1036 return 1;
1037 }
1038 /* see if it is an MMU fault */
1039 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1040 if (ret < 0)
1041 return 0; /* not an MMU fault */
1042 if (ret == 0)
1043 return 1; /* the MMU fault was handled without causing real CPU fault */
1044 /* now we have a real cpu fault */
1045 tb = tb_find_pc(pc);
1046 if (tb) {
1047 /* the PC is inside the translated code. It means that we have
1048 a virtual CPU fault */
1049 cpu_restore_state(tb, env, pc, puc);
1050 }
1051 /* we restore the process signal mask as the sigreturn should
1052 do it (XXX: use sigsetjmp) */
1053 sigprocmask(SIG_SETMASK, old_set, NULL);
1054 cpu_loop_exit();
1055 /* never comes here */
1056 return 1;
1057}
1058
bellard6af0bf92005-07-02 14:58:51 +00001059#elif defined (TARGET_MIPS)
1060static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1061 int is_write, sigset_t *old_set,
1062 void *puc)
1063{
1064 TranslationBlock *tb;
1065 int ret;
1066
1067 if (cpu_single_env)
1068 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1069#if defined(DEBUG_SIGNAL)
1070 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1071 pc, address, is_write, *(unsigned long *)old_set);
1072#endif
1073 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001074 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001075 return 1;
1076 }
1077
1078 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001079 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001080 if (ret < 0)
1081 return 0; /* not an MMU fault */
1082 if (ret == 0)
1083 return 1; /* the MMU fault was handled without causing real CPU fault */
1084
1085 /* now we have a real cpu fault */
1086 tb = tb_find_pc(pc);
1087 if (tb) {
1088 /* the PC is inside the translated code. It means that we have
1089 a virtual CPU fault */
1090 cpu_restore_state(tb, env, pc, puc);
1091 }
1092 if (ret == 1) {
1093#if 0
ths1eb52072007-05-12 16:57:42 +00001094 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
1095 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001096#endif
1097 /* we restore the process signal mask as the sigreturn should
1098 do it (XXX: use sigsetjmp) */
1099 sigprocmask(SIG_SETMASK, old_set, NULL);
1100 do_raise_exception_err(env->exception_index, env->error_code);
1101 } else {
1102 /* activate soft MMU for this block */
1103 cpu_resume_from_signal(env, puc);
1104 }
1105 /* never comes here */
1106 return 1;
1107}
1108
bellardfdf9b3e2006-04-27 21:07:38 +00001109#elif defined (TARGET_SH4)
1110static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1111 int is_write, sigset_t *old_set,
1112 void *puc)
1113{
1114 TranslationBlock *tb;
1115 int ret;
1116
1117 if (cpu_single_env)
1118 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1119#if defined(DEBUG_SIGNAL)
1120 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1121 pc, address, is_write, *(unsigned long *)old_set);
1122#endif
1123 /* XXX: locking issue */
1124 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1125 return 1;
1126 }
1127
1128 /* see if it is an MMU fault */
1129 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1130 if (ret < 0)
1131 return 0; /* not an MMU fault */
1132 if (ret == 0)
1133 return 1; /* the MMU fault was handled without causing real CPU fault */
1134
1135 /* now we have a real cpu fault */
1136 tb = tb_find_pc(pc);
1137 if (tb) {
1138 /* the PC is inside the translated code. It means that we have
1139 a virtual CPU fault */
1140 cpu_restore_state(tb, env, pc, puc);
1141 }
bellardfdf9b3e2006-04-27 21:07:38 +00001142#if 0
1143 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1144 env->nip, env->error_code, tb);
1145#endif
1146 /* we restore the process signal mask as the sigreturn should
1147 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001148 sigprocmask(SIG_SETMASK, old_set, NULL);
1149 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001150 /* never comes here */
1151 return 1;
1152}
j_mayereddf68a2007-04-05 07:22:49 +00001153
1154#elif defined (TARGET_ALPHA)
1155static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1156 int is_write, sigset_t *old_set,
1157 void *puc)
1158{
1159 TranslationBlock *tb;
1160 int ret;
1161
1162 if (cpu_single_env)
1163 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1164#if defined(DEBUG_SIGNAL)
1165 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1166 pc, address, is_write, *(unsigned long *)old_set);
1167#endif
1168 /* XXX: locking issue */
1169 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1170 return 1;
1171 }
1172
1173 /* see if it is an MMU fault */
1174 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1175 if (ret < 0)
1176 return 0; /* not an MMU fault */
1177 if (ret == 0)
1178 return 1; /* the MMU fault was handled without causing real CPU fault */
1179
1180 /* now we have a real cpu fault */
1181 tb = tb_find_pc(pc);
1182 if (tb) {
1183 /* the PC is inside the translated code. It means that we have
1184 a virtual CPU fault */
1185 cpu_restore_state(tb, env, pc, puc);
1186 }
1187#if 0
1188 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1189 env->nip, env->error_code, tb);
1190#endif
1191 /* we restore the process signal mask as the sigreturn should
1192 do it (XXX: use sigsetjmp) */
1193 sigprocmask(SIG_SETMASK, old_set, NULL);
1194 cpu_loop_exit();
1195 /* never comes here */
1196 return 1;
1197}
bellarde4533c72003-06-15 19:51:39 +00001198#else
1199#error unsupported target CPU
1200#endif
bellard9de5e442003-03-23 16:49:39 +00001201
bellard2b413142003-05-14 23:01:10 +00001202#if defined(__i386__)
1203
bellardd8ecc0b2007-02-05 21:41:46 +00001204#if defined(__APPLE__)
1205# include <sys/ucontext.h>
1206
1207# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1208# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1209# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1210#else
1211# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1212# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1213# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1214#endif
1215
bellardbf3e8bf2004-02-16 21:58:54 +00001216#if defined(USE_CODE_COPY)
1217static void cpu_send_trap(unsigned long pc, int trap,
1218 struct ucontext *uc)
1219{
1220 TranslationBlock *tb;
1221
1222 if (cpu_single_env)
1223 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1224 /* now we have a real cpu fault */
1225 tb = tb_find_pc(pc);
1226 if (tb) {
1227 /* the PC is inside the translated code. It means that we have
1228 a virtual CPU fault */
1229 cpu_restore_state(tb, env, pc, uc);
1230 }
1231 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1232 raise_exception_err(trap, env->error_code);
1233}
1234#endif
1235
ths5a7b5422007-01-31 12:16:51 +00001236int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001237 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001238{
ths5a7b5422007-01-31 12:16:51 +00001239 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001240 struct ucontext *uc = puc;
1241 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001242 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001243
bellardd691f662003-03-24 21:58:34 +00001244#ifndef REG_EIP
1245/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001246#define REG_EIP EIP
1247#define REG_ERR ERR
1248#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001249#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001250 pc = EIP_sig(uc);
1251 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001252#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1253 if (trapno == 0x00 || trapno == 0x05) {
1254 /* send division by zero or bound exception */
1255 cpu_send_trap(pc, trapno, uc);
1256 return 1;
1257 } else
1258#endif
1259 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1260 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001261 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001262 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001263}
1264
bellardbc51c5c2004-03-17 23:46:04 +00001265#elif defined(__x86_64__)
1266
ths5a7b5422007-01-31 12:16:51 +00001267int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001268 void *puc)
1269{
ths5a7b5422007-01-31 12:16:51 +00001270 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001271 struct ucontext *uc = puc;
1272 unsigned long pc;
1273
1274 pc = uc->uc_mcontext.gregs[REG_RIP];
1275 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1276 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1277 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1278 &uc->uc_sigmask, puc);
1279}
1280
bellard83fb7ad2004-07-05 21:25:26 +00001281#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001282
bellard83fb7ad2004-07-05 21:25:26 +00001283/***********************************************************************
1284 * signal context platform-specific definitions
1285 * From Wine
1286 */
1287#ifdef linux
1288/* All Registers access - only for local access */
1289# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1290/* Gpr Registers access */
1291# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1292# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1293# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1294# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1295# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1296# define LR_sig(context) REG_sig(link, context) /* Link register */
1297# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1298/* Float Registers access */
1299# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1300# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1301/* Exception Registers access */
1302# define DAR_sig(context) REG_sig(dar, context)
1303# define DSISR_sig(context) REG_sig(dsisr, context)
1304# define TRAP_sig(context) REG_sig(trap, context)
1305#endif /* linux */
1306
1307#ifdef __APPLE__
1308# include <sys/ucontext.h>
1309typedef struct ucontext SIGCONTEXT;
1310/* All Registers access - only for local access */
1311# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1312# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1313# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1314# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1315/* Gpr Registers access */
1316# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1317# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1318# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1319# define CTR_sig(context) REG_sig(ctr, context)
1320# define XER_sig(context) REG_sig(xer, context) /* Link register */
1321# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1322# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1323/* Float Registers access */
1324# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1325# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1326/* Exception Registers access */
1327# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1328# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1329# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1330#endif /* __APPLE__ */
1331
ths5a7b5422007-01-31 12:16:51 +00001332int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001333 void *puc)
bellard2b413142003-05-14 23:01:10 +00001334{
ths5a7b5422007-01-31 12:16:51 +00001335 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001336 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001337 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001338 int is_write;
1339
bellard83fb7ad2004-07-05 21:25:26 +00001340 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001341 is_write = 0;
1342#if 0
1343 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001344 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001345 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001346#else
bellard83fb7ad2004-07-05 21:25:26 +00001347 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001348 is_write = 1;
1349#endif
1350 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001351 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001352}
bellard2b413142003-05-14 23:01:10 +00001353
bellard2f87c602003-06-02 20:38:09 +00001354#elif defined(__alpha__)
1355
ths5a7b5422007-01-31 12:16:51 +00001356int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001357 void *puc)
1358{
ths5a7b5422007-01-31 12:16:51 +00001359 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001360 struct ucontext *uc = puc;
1361 uint32_t *pc = uc->uc_mcontext.sc_pc;
1362 uint32_t insn = *pc;
1363 int is_write = 0;
1364
bellard8c6939c2003-06-09 15:28:00 +00001365 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001366 switch (insn >> 26) {
1367 case 0x0d: // stw
1368 case 0x0e: // stb
1369 case 0x0f: // stq_u
1370 case 0x24: // stf
1371 case 0x25: // stg
1372 case 0x26: // sts
1373 case 0x27: // stt
1374 case 0x2c: // stl
1375 case 0x2d: // stq
1376 case 0x2e: // stl_c
1377 case 0x2f: // stq_c
1378 is_write = 1;
1379 }
1380
1381 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001382 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001383}
bellard8c6939c2003-06-09 15:28:00 +00001384#elif defined(__sparc__)
1385
ths5a7b5422007-01-31 12:16:51 +00001386int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001387 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001388{
ths5a7b5422007-01-31 12:16:51 +00001389 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001390 uint32_t *regs = (uint32_t *)(info + 1);
1391 void *sigmask = (regs + 20);
1392 unsigned long pc;
1393 int is_write;
1394 uint32_t insn;
1395
1396 /* XXX: is there a standard glibc define ? */
1397 pc = regs[1];
1398 /* XXX: need kernel patch to get write flag faster */
1399 is_write = 0;
1400 insn = *(uint32_t *)pc;
1401 if ((insn >> 30) == 3) {
1402 switch((insn >> 19) & 0x3f) {
1403 case 0x05: // stb
1404 case 0x06: // sth
1405 case 0x04: // st
1406 case 0x07: // std
1407 case 0x24: // stf
1408 case 0x27: // stdf
1409 case 0x25: // stfsr
1410 is_write = 1;
1411 break;
1412 }
1413 }
1414 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001415 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001416}
1417
1418#elif defined(__arm__)
1419
ths5a7b5422007-01-31 12:16:51 +00001420int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001421 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001422{
ths5a7b5422007-01-31 12:16:51 +00001423 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001424 struct ucontext *uc = puc;
1425 unsigned long pc;
1426 int is_write;
1427
1428 pc = uc->uc_mcontext.gregs[R15];
1429 /* XXX: compute is_write */
1430 is_write = 0;
1431 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1432 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001433 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001434}
1435
bellard38e584a2003-08-10 22:14:22 +00001436#elif defined(__mc68000)
1437
ths5a7b5422007-01-31 12:16:51 +00001438int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001439 void *puc)
1440{
ths5a7b5422007-01-31 12:16:51 +00001441 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001442 struct ucontext *uc = puc;
1443 unsigned long pc;
1444 int is_write;
1445
1446 pc = uc->uc_mcontext.gregs[16];
1447 /* XXX: compute is_write */
1448 is_write = 0;
1449 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1450 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001451 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001452}
1453
bellardb8076a72005-04-07 22:20:31 +00001454#elif defined(__ia64)
1455
1456#ifndef __ISR_VALID
1457 /* This ought to be in <bits/siginfo.h>... */
1458# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001459#endif
1460
ths5a7b5422007-01-31 12:16:51 +00001461int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001462{
ths5a7b5422007-01-31 12:16:51 +00001463 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001464 struct ucontext *uc = puc;
1465 unsigned long ip;
1466 int is_write = 0;
1467
1468 ip = uc->uc_mcontext.sc_ip;
1469 switch (host_signum) {
1470 case SIGILL:
1471 case SIGFPE:
1472 case SIGSEGV:
1473 case SIGBUS:
1474 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001475 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001476 /* ISR.W (write-access) is bit 33: */
1477 is_write = (info->si_isr >> 33) & 1;
1478 break;
1479
1480 default:
1481 break;
1482 }
1483 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1484 is_write,
1485 &uc->uc_sigmask, puc);
1486}
1487
bellard90cb9492005-07-24 15:11:38 +00001488#elif defined(__s390__)
1489
ths5a7b5422007-01-31 12:16:51 +00001490int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001491 void *puc)
1492{
ths5a7b5422007-01-31 12:16:51 +00001493 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001494 struct ucontext *uc = puc;
1495 unsigned long pc;
1496 int is_write;
1497
1498 pc = uc->uc_mcontext.psw.addr;
1499 /* XXX: compute is_write */
1500 is_write = 0;
1501 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001502 is_write, &uc->uc_sigmask, puc);
1503}
1504
1505#elif defined(__mips__)
1506
ths9617efe2007-05-08 21:05:55 +00001507int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001508 void *puc)
1509{
ths9617efe2007-05-08 21:05:55 +00001510 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001511 struct ucontext *uc = puc;
1512 greg_t pc = uc->uc_mcontext.pc;
1513 int is_write;
1514
1515 /* XXX: compute is_write */
1516 is_write = 0;
1517 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1518 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001519}
1520
bellard2b413142003-05-14 23:01:10 +00001521#else
1522
bellard3fb2ded2003-06-24 13:22:59 +00001523#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001524
1525#endif
bellard67b915a2004-03-31 23:37:16 +00001526
1527#endif /* !defined(CONFIG_SOFTMMU) */