blob: 9f6487adff3c0211e873395cb5fce29e8057b29d [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
bellard34751872005-07-02 14:31:34 +000050#ifndef TARGET_SPARC
51#define reg_T2
52#endif
bellarde4533c72003-06-15 19:51:39 +000053
bellardfbf9eeb2004-04-25 21:21:33 +000054/* exit the current TB from a signal handler. The host registers are
55 restored in a state compatible with the CPU emulator
56 */
57void cpu_resume_from_signal(CPUState *env1, void *puc)
58{
59#if !defined(CONFIG_SOFTMMU)
60 struct ucontext *uc = puc;
61#endif
62
63 env = env1;
64
65 /* XXX: restore cpu registers saved in host registers */
66
67#if !defined(CONFIG_SOFTMMU)
68 if (puc) {
69 /* XXX: use siglongjmp ? */
70 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
71 }
72#endif
73 longjmp(env->jmp_env, 1);
74}
75
bellard8a40a182005-11-20 10:35:40 +000076
77static TranslationBlock *tb_find_slow(target_ulong pc,
78 target_ulong cs_base,
79 unsigned int flags)
80{
81 TranslationBlock *tb, **ptb1;
82 int code_gen_size;
83 unsigned int h;
84 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
85 uint8_t *tc_ptr;
86
87 spin_lock(&tb_lock);
88
89 tb_invalidated_flag = 0;
90
91 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
92
93 /* find translated block using physical mappings */
94 phys_pc = get_phys_addr_code(env, pc);
95 phys_page1 = phys_pc & TARGET_PAGE_MASK;
96 phys_page2 = -1;
97 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
103 if (tb->pc == pc &&
104 tb->page_addr[0] == phys_page1 &&
105 tb->cs_base == cs_base &&
106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
109 virt_page2 = (pc & TARGET_PAGE_MASK) +
110 TARGET_PAGE_SIZE;
111 phys_page2 = get_phys_addr_code(env, virt_page2);
112 if (tb->page_addr[1] == phys_page2)
113 goto found;
114 } else {
115 goto found;
116 }
117 }
118 ptb1 = &tb->phys_hash_next;
119 }
120 not_found:
121 /* if no translated code available, then translate it now */
122 tb = tb_alloc(pc);
123 if (!tb) {
124 /* flush must be done */
125 tb_flush(env);
126 /* cannot fail at this point */
127 tb = tb_alloc(pc);
128 /* don't forget to invalidate previous TB info */
129 T0 = 0;
130 }
131 tc_ptr = code_gen_ptr;
132 tb->tc_ptr = tc_ptr;
133 tb->cs_base = cs_base;
134 tb->flags = flags;
135 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
136 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
137
138 /* check next page if needed */
139 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
142 phys_page2 = get_phys_addr_code(env, virt_page2);
143 }
144 tb_link_phys(tb, phys_pc, phys_page2);
145
146 found:
147 if (tb_invalidated_flag) {
148 /* as some TB could have been invalidated because
149 of memory exceptions while generating the code, we
150 must recompute the hash index here */
151 T0 = 0;
152 }
153 /* we add the TB in the virtual pc hash table */
154 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
155 spin_unlock(&tb_lock);
156 return tb;
157}
158
159static inline TranslationBlock *tb_find_fast(void)
160{
161 TranslationBlock *tb;
162 target_ulong cs_base, pc;
163 unsigned int flags;
164
165 /* we record a subset of the CPU state. It will
166 always be the same before a given translated block
167 is executed. */
168#if defined(TARGET_I386)
169 flags = env->hflags;
170 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
171 cs_base = env->segs[R_CS].base;
172 pc = cs_base + env->eip;
173#elif defined(TARGET_ARM)
174 flags = env->thumb | (env->vfp.vec_len << 1)
175 | (env->vfp.vec_stride << 4);
176 cs_base = 0;
177 pc = env->regs[15];
178#elif defined(TARGET_SPARC)
179#ifdef TARGET_SPARC64
180 flags = (env->pstate << 2) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
181#else
182 flags = env->psrs | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1);
183#endif
184 cs_base = env->npc;
185 pc = env->pc;
186#elif defined(TARGET_PPC)
187 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
188 (msr_se << MSR_SE) | (msr_le << MSR_LE);
189 cs_base = 0;
190 pc = env->nip;
191#elif defined(TARGET_MIPS)
192 flags = env->hflags & MIPS_HFLAGS_TMASK;
193 cs_base = NULL;
194 pc = env->PC;
195#else
196#error unsupported CPU
197#endif
198 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
199 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
200 tb->flags != flags, 0)) {
201 tb = tb_find_slow(pc, cs_base, flags);
202 }
203 return tb;
204}
205
206
bellard7d132992003-03-06 23:23:54 +0000207/* main execution loop */
208
bellarde4533c72003-06-15 19:51:39 +0000209int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000210{
bellard34751872005-07-02 14:31:34 +0000211 int saved_T0, saved_T1;
212#if defined(reg_T2)
213 int saved_T2;
214#endif
bellarde4533c72003-06-15 19:51:39 +0000215 CPUState *saved_env;
bellard34751872005-07-02 14:31:34 +0000216#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000217#ifdef reg_EAX
218 int saved_EAX;
219#endif
220#ifdef reg_ECX
221 int saved_ECX;
222#endif
223#ifdef reg_EDX
224 int saved_EDX;
225#endif
226#ifdef reg_EBX
227 int saved_EBX;
228#endif
229#ifdef reg_ESP
230 int saved_ESP;
231#endif
232#ifdef reg_EBP
233 int saved_EBP;
234#endif
235#ifdef reg_ESI
236 int saved_ESI;
237#endif
238#ifdef reg_EDI
239 int saved_EDI;
240#endif
bellard34751872005-07-02 14:31:34 +0000241#elif defined(TARGET_SPARC)
242#if defined(reg_REGWPTR)
243 uint32_t *saved_regwptr;
244#endif
245#endif
bellard8c6939c2003-06-09 15:28:00 +0000246#ifdef __sparc__
247 int saved_i7, tmp_T0;
248#endif
bellard8a40a182005-11-20 10:35:40 +0000249 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000250 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000251 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000252 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000253
bellard7d132992003-03-06 23:23:54 +0000254 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000255 saved_env = env;
256 env = env1;
bellard7d132992003-03-06 23:23:54 +0000257 saved_T0 = T0;
258 saved_T1 = T1;
bellard34751872005-07-02 14:31:34 +0000259#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000260 saved_T2 = T2;
bellard34751872005-07-02 14:31:34 +0000261#endif
bellarde4533c72003-06-15 19:51:39 +0000262#ifdef __sparc__
263 /* we also save i7 because longjmp may not restore it */
264 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
265#endif
266
267#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000268#ifdef reg_EAX
269 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000270#endif
271#ifdef reg_ECX
272 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000273#endif
274#ifdef reg_EDX
275 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000276#endif
277#ifdef reg_EBX
278 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000279#endif
280#ifdef reg_ESP
281 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000282#endif
283#ifdef reg_EBP
284 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000285#endif
286#ifdef reg_ESI
287 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000288#endif
289#ifdef reg_EDI
290 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000291#endif
bellard0d1a29f2004-10-12 22:01:28 +0000292
293 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000294 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000295 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
296 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000297 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000298 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000299#elif defined(TARGET_ARM)
300 {
301 unsigned int psr;
302 psr = env->cpsr;
303 env->CF = (psr >> 29) & 1;
304 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
305 env->VF = (psr << 3) & 0x80000000;
bellard99c475a2005-01-31 20:45:13 +0000306 env->QF = (psr >> 27) & 1;
307 env->cpsr = psr & ~CACHED_CPSR_BITS;
bellarde4533c72003-06-15 19:51:39 +0000308 }
bellard93ac68b2003-09-30 20:57:29 +0000309#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000310#if defined(reg_REGWPTR)
311 saved_regwptr = REGWPTR;
312#endif
bellard67867302003-11-23 17:05:30 +0000313#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000314#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000315#else
316#error unsupported target CPU
317#endif
bellard3fb2ded2003-06-24 13:22:59 +0000318 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000319
bellard7d132992003-03-06 23:23:54 +0000320 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000321 for(;;) {
322 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000323 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000324 /* if an exception is pending, we execute it here */
325 if (env->exception_index >= 0) {
326 if (env->exception_index >= EXCP_INTERRUPT) {
327 /* exit request from the cpu execution loop */
328 ret = env->exception_index;
329 break;
330 } else if (env->user_mode_only) {
331 /* if user mode only, we simulate a fake exception
332 which will be hanlded outside the cpu execution
333 loop */
bellard83479e72003-06-25 16:12:37 +0000334#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000335 do_interrupt_user(env->exception_index,
336 env->exception_is_int,
337 env->error_code,
338 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000339#endif
bellard3fb2ded2003-06-24 13:22:59 +0000340 ret = env->exception_index;
341 break;
342 } else {
bellard83479e72003-06-25 16:12:37 +0000343#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000344 /* simulate a real cpu exception. On i386, it can
345 trigger new exceptions, but we do not handle
346 double or triple faults yet. */
347 do_interrupt(env->exception_index,
348 env->exception_is_int,
349 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000350 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000351#elif defined(TARGET_PPC)
352 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000353#elif defined(TARGET_MIPS)
354 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000355#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000356 do_interrupt(env->exception_index);
bellard83479e72003-06-25 16:12:37 +0000357#endif
bellard3fb2ded2003-06-24 13:22:59 +0000358 }
359 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000360 }
361#ifdef USE_KQEMU
362 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
363 int ret;
364 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
365 ret = kqemu_cpu_exec(env);
366 /* put eflags in CPU temporary format */
367 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
368 DF = 1 - (2 * ((env->eflags >> 10) & 1));
369 CC_OP = CC_OP_EFLAGS;
370 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
371 if (ret == 1) {
372 /* exception */
373 longjmp(env->jmp_env, 1);
374 } else if (ret == 2) {
375 /* softmmu execution needed */
376 } else {
377 if (env->interrupt_request != 0) {
378 /* hardware interrupt will be executed just after */
379 } else {
380 /* otherwise, we restart */
381 longjmp(env->jmp_env, 1);
382 }
383 }
bellard9de5e442003-03-23 16:49:39 +0000384 }
bellard9df217a2005-02-10 22:05:51 +0000385#endif
386
bellard3fb2ded2003-06-24 13:22:59 +0000387 T0 = 0; /* force lookup of first TB */
388 for(;;) {
389#ifdef __sparc__
390 /* g1 can be modified by some libc? functions */
391 tmp_T0 = T0;
392#endif
bellard68a79312003-06-30 13:12:32 +0000393 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000394 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000395#if defined(TARGET_I386)
396 /* if hardware interrupt pending, we execute it */
397 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000398 (env->eflags & IF_MASK) &&
399 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000400 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000401 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000402 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000403 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000404 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
405 }
bellardd05e66d2003-08-20 21:34:35 +0000406 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000407 /* ensure that no TB jump will be modified as
408 the program flow was changed */
409#ifdef __sparc__
410 tmp_T0 = 0;
411#else
412 T0 = 0;
413#endif
bellard68a79312003-06-30 13:12:32 +0000414 }
bellardce097762004-01-04 23:53:18 +0000415#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000416#if 0
417 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
418 cpu_ppc_reset(env);
419 }
420#endif
421 if (msr_ee != 0) {
bellard8a40a182005-11-20 10:35:40 +0000422 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000423 /* Raise it */
424 env->exception_index = EXCP_EXTERNAL;
425 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000426 do_interrupt(env);
bellard8a40a182005-11-20 10:35:40 +0000427 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
428#ifdef __sparc__
429 tmp_T0 = 0;
430#else
431 T0 = 0;
432#endif
433 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
434 /* Raise it */
435 env->exception_index = EXCP_DECR;
436 env->error_code = 0;
437 do_interrupt(env);
bellard9fddaa02004-05-21 12:59:32 +0000438 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellard8a40a182005-11-20 10:35:40 +0000439#ifdef __sparc__
440 tmp_T0 = 0;
441#else
442 T0 = 0;
443#endif
444 }
bellardce097762004-01-04 23:53:18 +0000445 }
bellard6af0bf92005-07-02 14:58:51 +0000446#elif defined(TARGET_MIPS)
447 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
448 (env->CP0_Status & (1 << CP0St_IE)) &&
bellard7ebab692005-08-21 09:43:38 +0000449 (env->CP0_Status & env->CP0_Cause & 0x0000FF00) &&
bellard6af0bf92005-07-02 14:58:51 +0000450 !(env->hflags & MIPS_HFLAG_EXL) &&
451 !(env->hflags & MIPS_HFLAG_ERL) &&
452 !(env->hflags & MIPS_HFLAG_DM)) {
453 /* Raise it */
454 env->exception_index = EXCP_EXT_INTERRUPT;
455 env->error_code = 0;
456 do_interrupt(env);
457 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard8a40a182005-11-20 10:35:40 +0000458#ifdef __sparc__
459 tmp_T0 = 0;
460#else
461 T0 = 0;
462#endif
bellard6af0bf92005-07-02 14:58:51 +0000463 }
bellarde95c8d52004-09-30 22:22:08 +0000464#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000465 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
466 (env->psret != 0)) {
467 int pil = env->interrupt_index & 15;
468 int type = env->interrupt_index & 0xf0;
469
470 if (((type == TT_EXTINT) &&
471 (pil == 15 || pil > env->psrpil)) ||
472 type != TT_EXTINT) {
473 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
474 do_interrupt(env->interrupt_index);
475 env->interrupt_index = 0;
bellard8a40a182005-11-20 10:35:40 +0000476#ifdef __sparc__
477 tmp_T0 = 0;
478#else
479 T0 = 0;
480#endif
bellard66321a12005-04-06 20:47:48 +0000481 }
bellarde95c8d52004-09-30 22:22:08 +0000482 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
483 //do_interrupt(0, 0, 0, 0, 0);
484 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
485 }
bellard68a79312003-06-30 13:12:32 +0000486#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000487 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
488 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
489 /* ensure that no TB jump will be modified as
490 the program flow was changed */
491#ifdef __sparc__
492 tmp_T0 = 0;
493#else
494 T0 = 0;
495#endif
496 }
bellard68a79312003-06-30 13:12:32 +0000497 if (interrupt_request & CPU_INTERRUPT_EXIT) {
498 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
499 env->exception_index = EXCP_INTERRUPT;
500 cpu_loop_exit();
501 }
bellard3fb2ded2003-06-24 13:22:59 +0000502 }
503#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000504 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000505#if defined(TARGET_I386)
506 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000507#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000508 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000509#endif
510#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000511 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000512#endif
513#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000514 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000515#endif
516#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000517 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000518#endif
519#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000520 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000521#endif
522#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000523 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000524#endif
525#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000526 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000527#endif
528#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000529 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000530#endif
bellard3fb2ded2003-06-24 13:22:59 +0000531 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000532 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000533 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000534#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000535 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000536 cpu_dump_state(env, logfile, fprintf, 0);
bellard99c475a2005-01-31 20:45:13 +0000537 env->cpsr &= ~CACHED_CPSR_BITS;
bellard93ac68b2003-09-30 20:57:29 +0000538#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000539 REGWPTR = env->regbase + (env->cwp * 16);
540 env->regwptr = REGWPTR;
541 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000542#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000543 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000544#elif defined(TARGET_MIPS)
545 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000546#else
547#error unsupported target CPU
548#endif
bellard3fb2ded2003-06-24 13:22:59 +0000549 }
bellard7d132992003-03-06 23:23:54 +0000550#endif
bellard8a40a182005-11-20 10:35:40 +0000551 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000552#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000553 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000554 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
555 (long)tb->tc_ptr, tb->pc,
556 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000557 }
bellard9d27abd2003-05-10 13:13:54 +0000558#endif
bellard8c6939c2003-06-09 15:28:00 +0000559#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000560 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000561#endif
bellard8a40a182005-11-20 10:35:40 +0000562 /* see if we can patch the calling TB. When the TB
563 spans two pages, we cannot safely do a direct
564 jump. */
bellardc27004e2005-01-03 23:35:10 +0000565 {
bellard8a40a182005-11-20 10:35:40 +0000566 if (T0 != 0 &&
567 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000568#if defined(TARGET_I386) && defined(USE_CODE_COPY)
569 && (tb->cflags & CF_CODE_COPY) ==
570 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
571#endif
572 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000573 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000574 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000575#if defined(USE_CODE_COPY)
576 /* propagates the FP use info */
577 ((TranslationBlock *)(T0 & ~3))->cflags |=
578 (tb->cflags & CF_FP_USED);
579#endif
bellard3fb2ded2003-06-24 13:22:59 +0000580 spin_unlock(&tb_lock);
581 }
bellardc27004e2005-01-03 23:35:10 +0000582 }
bellard3fb2ded2003-06-24 13:22:59 +0000583 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000584 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000585 /* execute the generated code */
586 gen_func = (void *)tc_ptr;
587#if defined(__sparc__)
588 __asm__ __volatile__("call %0\n\t"
589 "mov %%o7,%%i0"
590 : /* no outputs */
591 : "r" (gen_func)
592 : "i0", "i1", "i2", "i3", "i4", "i5");
593#elif defined(__arm__)
594 asm volatile ("mov pc, %0\n\t"
595 ".global exec_loop\n\t"
596 "exec_loop:\n\t"
597 : /* no outputs */
598 : "r" (gen_func)
599 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000600#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
601{
602 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000603 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
604 save_native_fp_state(env);
605 }
bellardbf3e8bf2004-02-16 21:58:54 +0000606 gen_func();
607 } else {
bellard97eb5b12004-02-25 23:19:55 +0000608 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
609 restore_native_fp_state(env);
610 }
bellardbf3e8bf2004-02-16 21:58:54 +0000611 /* we work with native eflags */
612 CC_SRC = cc_table[CC_OP].compute_all();
613 CC_OP = CC_OP_EFLAGS;
614 asm(".globl exec_loop\n"
615 "\n"
616 "debug1:\n"
617 " pushl %%ebp\n"
618 " fs movl %10, %9\n"
619 " fs movl %11, %%eax\n"
620 " andl $0x400, %%eax\n"
621 " fs orl %8, %%eax\n"
622 " pushl %%eax\n"
623 " popf\n"
624 " fs movl %%esp, %12\n"
625 " fs movl %0, %%eax\n"
626 " fs movl %1, %%ecx\n"
627 " fs movl %2, %%edx\n"
628 " fs movl %3, %%ebx\n"
629 " fs movl %4, %%esp\n"
630 " fs movl %5, %%ebp\n"
631 " fs movl %6, %%esi\n"
632 " fs movl %7, %%edi\n"
633 " fs jmp *%9\n"
634 "exec_loop:\n"
635 " fs movl %%esp, %4\n"
636 " fs movl %12, %%esp\n"
637 " fs movl %%eax, %0\n"
638 " fs movl %%ecx, %1\n"
639 " fs movl %%edx, %2\n"
640 " fs movl %%ebx, %3\n"
641 " fs movl %%ebp, %5\n"
642 " fs movl %%esi, %6\n"
643 " fs movl %%edi, %7\n"
644 " pushf\n"
645 " popl %%eax\n"
646 " movl %%eax, %%ecx\n"
647 " andl $0x400, %%ecx\n"
648 " shrl $9, %%ecx\n"
649 " andl $0x8d5, %%eax\n"
650 " fs movl %%eax, %8\n"
651 " movl $1, %%eax\n"
652 " subl %%ecx, %%eax\n"
653 " fs movl %%eax, %11\n"
654 " fs movl %9, %%ebx\n" /* get T0 value */
655 " popl %%ebp\n"
656 :
657 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
658 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
659 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
660 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
661 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
662 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
663 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
664 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
665 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
666 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
667 "a" (gen_func),
668 "m" (*(uint8_t *)offsetof(CPUState, df)),
669 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
670 : "%ecx", "%edx"
671 );
672 }
673}
bellardb8076a72005-04-07 22:20:31 +0000674#elif defined(__ia64)
675 struct fptr {
676 void *ip;
677 void *gp;
678 } fp;
679
680 fp.ip = tc_ptr;
681 fp.gp = code_gen_buffer + 2 * (1 << 20);
682 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000683#else
684 gen_func();
685#endif
bellard83479e72003-06-25 16:12:37 +0000686 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000687 /* reset soft MMU for next block (it can currently
688 only be set by a memory fault) */
689#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000690 if (env->hflags & HF_SOFTMMU_MASK) {
691 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000692 /* do not allow linking to another block */
693 T0 = 0;
694 }
695#endif
bellard3fb2ded2003-06-24 13:22:59 +0000696 }
697 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000698 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000699 }
bellard3fb2ded2003-06-24 13:22:59 +0000700 } /* for(;;) */
701
bellard7d132992003-03-06 23:23:54 +0000702
bellarde4533c72003-06-15 19:51:39 +0000703#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000704#if defined(USE_CODE_COPY)
705 if (env->native_fp_regs) {
706 save_native_fp_state(env);
707 }
708#endif
bellard9de5e442003-03-23 16:49:39 +0000709 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000710 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000711
bellard7d132992003-03-06 23:23:54 +0000712 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000713#ifdef reg_EAX
714 EAX = saved_EAX;
715#endif
716#ifdef reg_ECX
717 ECX = saved_ECX;
718#endif
719#ifdef reg_EDX
720 EDX = saved_EDX;
721#endif
722#ifdef reg_EBX
723 EBX = saved_EBX;
724#endif
725#ifdef reg_ESP
726 ESP = saved_ESP;
727#endif
728#ifdef reg_EBP
729 EBP = saved_EBP;
730#endif
731#ifdef reg_ESI
732 ESI = saved_ESI;
733#endif
734#ifdef reg_EDI
735 EDI = saved_EDI;
736#endif
bellarde4533c72003-06-15 19:51:39 +0000737#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000738 env->cpsr = compute_cpsr();
bellardb7bcbe92005-02-22 19:27:29 +0000739 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000740#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000741#if defined(reg_REGWPTR)
742 REGWPTR = saved_regwptr;
743#endif
bellard67867302003-11-23 17:05:30 +0000744#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000745#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000746#else
747#error unsupported target CPU
748#endif
bellard8c6939c2003-06-09 15:28:00 +0000749#ifdef __sparc__
750 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
751#endif
bellard7d132992003-03-06 23:23:54 +0000752 T0 = saved_T0;
753 T1 = saved_T1;
bellard34751872005-07-02 14:31:34 +0000754#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000755 T2 = saved_T2;
bellard34751872005-07-02 14:31:34 +0000756#endif
bellard7d132992003-03-06 23:23:54 +0000757 env = saved_env;
758 return ret;
759}
bellard6dbad632003-03-16 18:05:05 +0000760
bellardfbf9eeb2004-04-25 21:21:33 +0000761/* must only be called from the generated code as an exception can be
762 generated */
763void tb_invalidate_page_range(target_ulong start, target_ulong end)
764{
bellarddc5d0b32004-06-22 18:43:30 +0000765 /* XXX: cannot enable it yet because it yields to MMU exception
766 where NIP != read address on PowerPC */
767#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000768 target_ulong phys_addr;
769 phys_addr = get_phys_addr_code(env, start);
770 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000771#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000772}
773
bellard1a18c712003-10-30 01:07:51 +0000774#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000775
bellard6dbad632003-03-16 18:05:05 +0000776void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
777{
778 CPUX86State *saved_env;
779
780 saved_env = env;
781 env = s;
bellarda412ac52003-07-26 18:01:40 +0000782 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000783 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000784 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000785 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000786 } else {
bellardb453b702004-01-04 15:45:21 +0000787 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000788 }
bellard6dbad632003-03-16 18:05:05 +0000789 env = saved_env;
790}
bellard9de5e442003-03-23 16:49:39 +0000791
bellardd0a1ffc2003-05-29 20:04:28 +0000792void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
793{
794 CPUX86State *saved_env;
795
796 saved_env = env;
797 env = s;
798
bellardc27004e2005-01-03 23:35:10 +0000799 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000800
801 env = saved_env;
802}
803
804void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
805{
806 CPUX86State *saved_env;
807
808 saved_env = env;
809 env = s;
810
bellardc27004e2005-01-03 23:35:10 +0000811 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000812
813 env = saved_env;
814}
815
bellarde4533c72003-06-15 19:51:39 +0000816#endif /* TARGET_I386 */
817
bellard67b915a2004-03-31 23:37:16 +0000818#if !defined(CONFIG_SOFTMMU)
819
bellard3fb2ded2003-06-24 13:22:59 +0000820#if defined(TARGET_I386)
821
bellardb56dad12003-05-08 15:38:04 +0000822/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000823 the effective address of the memory exception. 'is_write' is 1 if a
824 write caused the exception and otherwise 0'. 'old_set' is the
825 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000826static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000827 int is_write, sigset_t *old_set,
828 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000829{
bellarda513fe12003-05-27 23:29:48 +0000830 TranslationBlock *tb;
831 int ret;
bellard68a79312003-06-30 13:12:32 +0000832
bellard83479e72003-06-25 16:12:37 +0000833 if (cpu_single_env)
834 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000835#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000836 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
837 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000838#endif
bellard25eb4482003-05-14 21:50:54 +0000839 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000840 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000841 return 1;
842 }
bellardfbf9eeb2004-04-25 21:21:33 +0000843
bellard3fb2ded2003-06-24 13:22:59 +0000844 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000845 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
846 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000847 if (ret < 0)
848 return 0; /* not an MMU fault */
849 if (ret == 0)
850 return 1; /* the MMU fault was handled without causing real CPU fault */
851 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000852 tb = tb_find_pc(pc);
853 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000854 /* the PC is inside the translated code. It means that we have
855 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000856 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000857 }
bellard4cbf74b2003-08-10 21:48:43 +0000858 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000859#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000860 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
861 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000862#endif
bellard4cbf74b2003-08-10 21:48:43 +0000863 /* we restore the process signal mask as the sigreturn should
864 do it (XXX: use sigsetjmp) */
865 sigprocmask(SIG_SETMASK, old_set, NULL);
866 raise_exception_err(EXCP0E_PAGE, env->error_code);
867 } else {
868 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000869 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000870 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000871 }
bellard3fb2ded2003-06-24 13:22:59 +0000872 /* never comes here */
873 return 1;
874}
875
bellarde4533c72003-06-15 19:51:39 +0000876#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000877static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000878 int is_write, sigset_t *old_set,
879 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000880{
bellard68016c62005-02-07 23:12:27 +0000881 TranslationBlock *tb;
882 int ret;
883
884 if (cpu_single_env)
885 env = cpu_single_env; /* XXX: find a correct solution for multithread */
886#if defined(DEBUG_SIGNAL)
887 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
888 pc, address, is_write, *(unsigned long *)old_set);
889#endif
bellard9f0777e2005-02-02 20:42:01 +0000890 /* XXX: locking issue */
891 if (is_write && page_unprotect(address, pc, puc)) {
892 return 1;
893 }
bellard68016c62005-02-07 23:12:27 +0000894 /* see if it is an MMU fault */
895 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
896 if (ret < 0)
897 return 0; /* not an MMU fault */
898 if (ret == 0)
899 return 1; /* the MMU fault was handled without causing real CPU fault */
900 /* now we have a real cpu fault */
901 tb = tb_find_pc(pc);
902 if (tb) {
903 /* the PC is inside the translated code. It means that we have
904 a virtual CPU fault */
905 cpu_restore_state(tb, env, pc, puc);
906 }
907 /* we restore the process signal mask as the sigreturn should
908 do it (XXX: use sigsetjmp) */
909 sigprocmask(SIG_SETMASK, old_set, NULL);
910 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000911}
bellard93ac68b2003-09-30 20:57:29 +0000912#elif defined(TARGET_SPARC)
913static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000914 int is_write, sigset_t *old_set,
915 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000916{
bellard68016c62005-02-07 23:12:27 +0000917 TranslationBlock *tb;
918 int ret;
919
920 if (cpu_single_env)
921 env = cpu_single_env; /* XXX: find a correct solution for multithread */
922#if defined(DEBUG_SIGNAL)
923 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
924 pc, address, is_write, *(unsigned long *)old_set);
925#endif
bellardb453b702004-01-04 15:45:21 +0000926 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000927 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000928 return 1;
929 }
bellard68016c62005-02-07 23:12:27 +0000930 /* see if it is an MMU fault */
931 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
932 if (ret < 0)
933 return 0; /* not an MMU fault */
934 if (ret == 0)
935 return 1; /* the MMU fault was handled without causing real CPU fault */
936 /* now we have a real cpu fault */
937 tb = tb_find_pc(pc);
938 if (tb) {
939 /* the PC is inside the translated code. It means that we have
940 a virtual CPU fault */
941 cpu_restore_state(tb, env, pc, puc);
942 }
943 /* we restore the process signal mask as the sigreturn should
944 do it (XXX: use sigsetjmp) */
945 sigprocmask(SIG_SETMASK, old_set, NULL);
946 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000947}
bellard67867302003-11-23 17:05:30 +0000948#elif defined (TARGET_PPC)
949static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000950 int is_write, sigset_t *old_set,
951 void *puc)
bellard67867302003-11-23 17:05:30 +0000952{
953 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000954 int ret;
bellard67867302003-11-23 17:05:30 +0000955
bellard67867302003-11-23 17:05:30 +0000956 if (cpu_single_env)
957 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000958#if defined(DEBUG_SIGNAL)
959 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
960 pc, address, is_write, *(unsigned long *)old_set);
961#endif
962 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000963 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000964 return 1;
965 }
966
bellardce097762004-01-04 23:53:18 +0000967 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000968 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000969 if (ret < 0)
970 return 0; /* not an MMU fault */
971 if (ret == 0)
972 return 1; /* the MMU fault was handled without causing real CPU fault */
973
bellard67867302003-11-23 17:05:30 +0000974 /* now we have a real cpu fault */
975 tb = tb_find_pc(pc);
976 if (tb) {
977 /* the PC is inside the translated code. It means that we have
978 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000979 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000980 }
bellardce097762004-01-04 23:53:18 +0000981 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000982#if 0
bellardce097762004-01-04 23:53:18 +0000983 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
984 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000985#endif
986 /* we restore the process signal mask as the sigreturn should
987 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000988 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000989 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000990 } else {
991 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000992 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000993 }
bellard67867302003-11-23 17:05:30 +0000994 /* never comes here */
995 return 1;
996}
bellard6af0bf92005-07-02 14:58:51 +0000997
998#elif defined (TARGET_MIPS)
999static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1000 int is_write, sigset_t *old_set,
1001 void *puc)
1002{
1003 TranslationBlock *tb;
1004 int ret;
1005
1006 if (cpu_single_env)
1007 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1008#if defined(DEBUG_SIGNAL)
1009 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1010 pc, address, is_write, *(unsigned long *)old_set);
1011#endif
1012 /* XXX: locking issue */
1013 if (is_write && page_unprotect(address, pc, puc)) {
1014 return 1;
1015 }
1016
1017 /* see if it is an MMU fault */
1018 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
1019 if (ret < 0)
1020 return 0; /* not an MMU fault */
1021 if (ret == 0)
1022 return 1; /* the MMU fault was handled without causing real CPU fault */
1023
1024 /* now we have a real cpu fault */
1025 tb = tb_find_pc(pc);
1026 if (tb) {
1027 /* the PC is inside the translated code. It means that we have
1028 a virtual CPU fault */
1029 cpu_restore_state(tb, env, pc, puc);
1030 }
1031 if (ret == 1) {
1032#if 0
1033 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1034 env->nip, env->error_code, tb);
1035#endif
1036 /* we restore the process signal mask as the sigreturn should
1037 do it (XXX: use sigsetjmp) */
1038 sigprocmask(SIG_SETMASK, old_set, NULL);
1039 do_raise_exception_err(env->exception_index, env->error_code);
1040 } else {
1041 /* activate soft MMU for this block */
1042 cpu_resume_from_signal(env, puc);
1043 }
1044 /* never comes here */
1045 return 1;
1046}
1047
bellarde4533c72003-06-15 19:51:39 +00001048#else
1049#error unsupported target CPU
1050#endif
bellard9de5e442003-03-23 16:49:39 +00001051
bellard2b413142003-05-14 23:01:10 +00001052#if defined(__i386__)
1053
bellardbf3e8bf2004-02-16 21:58:54 +00001054#if defined(USE_CODE_COPY)
1055static void cpu_send_trap(unsigned long pc, int trap,
1056 struct ucontext *uc)
1057{
1058 TranslationBlock *tb;
1059
1060 if (cpu_single_env)
1061 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1062 /* now we have a real cpu fault */
1063 tb = tb_find_pc(pc);
1064 if (tb) {
1065 /* the PC is inside the translated code. It means that we have
1066 a virtual CPU fault */
1067 cpu_restore_state(tb, env, pc, uc);
1068 }
1069 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1070 raise_exception_err(trap, env->error_code);
1071}
1072#endif
1073
bellarde4533c72003-06-15 19:51:39 +00001074int cpu_signal_handler(int host_signum, struct siginfo *info,
1075 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001076{
bellard9de5e442003-03-23 16:49:39 +00001077 struct ucontext *uc = puc;
1078 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001079 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001080
bellardd691f662003-03-24 21:58:34 +00001081#ifndef REG_EIP
1082/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001083#define REG_EIP EIP
1084#define REG_ERR ERR
1085#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001086#endif
bellardfc2b4c42003-03-29 16:52:44 +00001087 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +00001088 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
1089#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1090 if (trapno == 0x00 || trapno == 0x05) {
1091 /* send division by zero or bound exception */
1092 cpu_send_trap(pc, trapno, uc);
1093 return 1;
1094 } else
1095#endif
1096 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1097 trapno == 0xe ?
1098 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1099 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001100}
1101
bellardbc51c5c2004-03-17 23:46:04 +00001102#elif defined(__x86_64__)
1103
1104int cpu_signal_handler(int host_signum, struct siginfo *info,
1105 void *puc)
1106{
1107 struct ucontext *uc = puc;
1108 unsigned long pc;
1109
1110 pc = uc->uc_mcontext.gregs[REG_RIP];
1111 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1112 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1113 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1114 &uc->uc_sigmask, puc);
1115}
1116
bellard83fb7ad2004-07-05 21:25:26 +00001117#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001118
bellard83fb7ad2004-07-05 21:25:26 +00001119/***********************************************************************
1120 * signal context platform-specific definitions
1121 * From Wine
1122 */
1123#ifdef linux
1124/* All Registers access - only for local access */
1125# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1126/* Gpr Registers access */
1127# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1128# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1129# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1130# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1131# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1132# define LR_sig(context) REG_sig(link, context) /* Link register */
1133# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1134/* Float Registers access */
1135# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1136# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1137/* Exception Registers access */
1138# define DAR_sig(context) REG_sig(dar, context)
1139# define DSISR_sig(context) REG_sig(dsisr, context)
1140# define TRAP_sig(context) REG_sig(trap, context)
1141#endif /* linux */
1142
1143#ifdef __APPLE__
1144# include <sys/ucontext.h>
1145typedef struct ucontext SIGCONTEXT;
1146/* All Registers access - only for local access */
1147# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1148# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1149# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1150# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1151/* Gpr Registers access */
1152# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1153# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1154# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1155# define CTR_sig(context) REG_sig(ctr, context)
1156# define XER_sig(context) REG_sig(xer, context) /* Link register */
1157# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1158# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1159/* Float Registers access */
1160# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1161# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1162/* Exception Registers access */
1163# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1164# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1165# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1166#endif /* __APPLE__ */
1167
bellardd1d9f422004-07-14 17:20:55 +00001168int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +00001169 void *puc)
bellard2b413142003-05-14 23:01:10 +00001170{
bellard25eb4482003-05-14 21:50:54 +00001171 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001172 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001173 int is_write;
1174
bellard83fb7ad2004-07-05 21:25:26 +00001175 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001176 is_write = 0;
1177#if 0
1178 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001179 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001180 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001181#else
bellard83fb7ad2004-07-05 21:25:26 +00001182 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001183 is_write = 1;
1184#endif
1185 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001186 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001187}
bellard2b413142003-05-14 23:01:10 +00001188
bellard2f87c602003-06-02 20:38:09 +00001189#elif defined(__alpha__)
1190
bellarde4533c72003-06-15 19:51:39 +00001191int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001192 void *puc)
1193{
1194 struct ucontext *uc = puc;
1195 uint32_t *pc = uc->uc_mcontext.sc_pc;
1196 uint32_t insn = *pc;
1197 int is_write = 0;
1198
bellard8c6939c2003-06-09 15:28:00 +00001199 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001200 switch (insn >> 26) {
1201 case 0x0d: // stw
1202 case 0x0e: // stb
1203 case 0x0f: // stq_u
1204 case 0x24: // stf
1205 case 0x25: // stg
1206 case 0x26: // sts
1207 case 0x27: // stt
1208 case 0x2c: // stl
1209 case 0x2d: // stq
1210 case 0x2e: // stl_c
1211 case 0x2f: // stq_c
1212 is_write = 1;
1213 }
1214
1215 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001216 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001217}
bellard8c6939c2003-06-09 15:28:00 +00001218#elif defined(__sparc__)
1219
bellarde4533c72003-06-15 19:51:39 +00001220int cpu_signal_handler(int host_signum, struct siginfo *info,
1221 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001222{
1223 uint32_t *regs = (uint32_t *)(info + 1);
1224 void *sigmask = (regs + 20);
1225 unsigned long pc;
1226 int is_write;
1227 uint32_t insn;
1228
1229 /* XXX: is there a standard glibc define ? */
1230 pc = regs[1];
1231 /* XXX: need kernel patch to get write flag faster */
1232 is_write = 0;
1233 insn = *(uint32_t *)pc;
1234 if ((insn >> 30) == 3) {
1235 switch((insn >> 19) & 0x3f) {
1236 case 0x05: // stb
1237 case 0x06: // sth
1238 case 0x04: // st
1239 case 0x07: // std
1240 case 0x24: // stf
1241 case 0x27: // stdf
1242 case 0x25: // stfsr
1243 is_write = 1;
1244 break;
1245 }
1246 }
1247 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001248 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001249}
1250
1251#elif defined(__arm__)
1252
bellarde4533c72003-06-15 19:51:39 +00001253int cpu_signal_handler(int host_signum, struct siginfo *info,
1254 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001255{
1256 struct ucontext *uc = puc;
1257 unsigned long pc;
1258 int is_write;
1259
1260 pc = uc->uc_mcontext.gregs[R15];
1261 /* XXX: compute is_write */
1262 is_write = 0;
1263 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1264 is_write,
1265 &uc->uc_sigmask);
1266}
1267
bellard38e584a2003-08-10 22:14:22 +00001268#elif defined(__mc68000)
1269
1270int cpu_signal_handler(int host_signum, struct siginfo *info,
1271 void *puc)
1272{
1273 struct ucontext *uc = puc;
1274 unsigned long pc;
1275 int is_write;
1276
1277 pc = uc->uc_mcontext.gregs[16];
1278 /* XXX: compute is_write */
1279 is_write = 0;
1280 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1281 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001282 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001283}
1284
bellardb8076a72005-04-07 22:20:31 +00001285#elif defined(__ia64)
1286
1287#ifndef __ISR_VALID
1288 /* This ought to be in <bits/siginfo.h>... */
1289# define __ISR_VALID 1
1290# define si_flags _sifields._sigfault._si_pad0
1291#endif
1292
1293int cpu_signal_handler(int host_signum, struct siginfo *info, void *puc)
1294{
1295 struct ucontext *uc = puc;
1296 unsigned long ip;
1297 int is_write = 0;
1298
1299 ip = uc->uc_mcontext.sc_ip;
1300 switch (host_signum) {
1301 case SIGILL:
1302 case SIGFPE:
1303 case SIGSEGV:
1304 case SIGBUS:
1305 case SIGTRAP:
1306 if (info->si_code && (info->si_flags & __ISR_VALID))
1307 /* ISR.W (write-access) is bit 33: */
1308 is_write = (info->si_isr >> 33) & 1;
1309 break;
1310
1311 default:
1312 break;
1313 }
1314 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1315 is_write,
1316 &uc->uc_sigmask, puc);
1317}
1318
bellard90cb9492005-07-24 15:11:38 +00001319#elif defined(__s390__)
1320
1321int cpu_signal_handler(int host_signum, struct siginfo *info,
1322 void *puc)
1323{
1324 struct ucontext *uc = puc;
1325 unsigned long pc;
1326 int is_write;
1327
1328 pc = uc->uc_mcontext.psw.addr;
1329 /* XXX: compute is_write */
1330 is_write = 0;
1331 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1332 is_write,
1333 &uc->uc_sigmask, puc);
1334}
1335
bellard2b413142003-05-14 23:01:10 +00001336#else
1337
bellard3fb2ded2003-06-24 13:22:59 +00001338#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001339
1340#endif
bellard67b915a2004-03-31 23:37:16 +00001341
1342#endif /* !defined(CONFIG_SOFTMMU) */