blob: ea18b73ff01edb928e9033c60b6ce781411df45b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
j_mayereddf68a2007-04-05 07:22:49 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_M68K) || \
44 defined(TARGET_ALPHA)
bellarde4533c72003-06-15 19:51:39 +000045/* XXX: unify with i386 target */
46void cpu_loop_exit(void)
47{
48 longjmp(env->jmp_env, 1);
49}
50#endif
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
58void cpu_resume_from_signal(CPUState *env1, void *puc)
59{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
80 unsigned int flags)
81{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
87
88 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
91
92 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
93
94 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
104 if (tb->pc == pc &&
105 tb->page_addr[0] == phys_page1 &&
106 tb->cs_base == cs_base &&
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
110 virt_page2 = (pc & TARGET_PAGE_MASK) +
111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
138
139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
146
147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
158 unsigned int flags;
159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
166 cs_base = env->segs[R_CS].base;
167 pc = cs_base + env->eip;
168#elif defined(TARGET_ARM)
169 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000170 | (env->vfp.vec_stride << 4);
171 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
172 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000173 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
174 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000175 cs_base = 0;
176 pc = env->regs[15];
177#elif defined(TARGET_SPARC)
178#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000179 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
180 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
181 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000182#else
bellarda80dde02006-06-26 19:53:29 +0000183 // FPU enable . MMU enabled . MMU no-fault . Supervisor
184 flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
185 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000186#endif
187 cs_base = env->npc;
188 pc = env->pc;
189#elif defined(TARGET_PPC)
190 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
191 (msr_se << MSR_SE) | (msr_le << MSR_LE);
192 cs_base = 0;
193 pc = env->nip;
194#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000195 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000196 cs_base = 0;
bellard8a40a182005-11-20 10:35:40 +0000197 pc = env->PC;
pbrooke6e59062006-10-22 00:18:54 +0000198#elif defined(TARGET_M68K)
pbrook06338792007-05-23 19:58:11 +0000199 flags = (env->fpcr & M68K_FPCR_PREC) | (env->sr & SR_S);
pbrooke6e59062006-10-22 00:18:54 +0000200 cs_base = 0;
201 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000202#elif defined(TARGET_SH4)
203 flags = env->sr & (SR_MD | SR_RB);
204 cs_base = 0; /* XXXXX */
205 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000206#elif defined(TARGET_ALPHA)
207 flags = env->ps;
208 cs_base = 0;
209 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000210#else
211#error unsupported CPU
212#endif
213 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
214 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
215 tb->flags != flags, 0)) {
216 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000217 /* Note: we do it here to avoid a gcc bug on Mac OS X when
218 doing it in tb_find_slow */
219 if (tb_invalidated_flag) {
220 /* as some TB could have been invalidated because
221 of memory exceptions while generating the code, we
222 must recompute the hash index here */
223 T0 = 0;
224 }
bellard8a40a182005-11-20 10:35:40 +0000225 }
226 return tb;
227}
228
229
bellard7d132992003-03-06 23:23:54 +0000230/* main execution loop */
231
bellarde4533c72003-06-15 19:51:39 +0000232int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000233{
pbrook1057eaa2007-02-04 13:37:44 +0000234#define DECLARE_HOST_REGS 1
235#include "hostregs_helper.h"
236#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000237#if defined(reg_REGWPTR)
238 uint32_t *saved_regwptr;
239#endif
240#endif
bellardfdbb4692006-06-14 17:32:25 +0000241#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000242 int saved_i7;
243 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000244#endif
bellard8a40a182005-11-20 10:35:40 +0000245 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000246 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000247 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000248 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000249
bellard5a1e3cf2005-11-23 21:02:53 +0000250#if defined(TARGET_I386)
251 /* handle exit of HALTED state */
252 if (env1->hflags & HF_HALTED_MASK) {
253 /* disable halt condition */
254 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
255 (env1->eflags & IF_MASK)) {
256 env1->hflags &= ~HF_HALTED_MASK;
257 } else {
258 return EXCP_HALTED;
259 }
260 }
bellarde80e1cc2005-11-23 22:05:28 +0000261#elif defined(TARGET_PPC)
bellard50443c92005-11-26 20:15:14 +0000262 if (env1->halted) {
bellarde80e1cc2005-11-23 22:05:28 +0000263 if (env1->msr[MSR_EE] &&
j_mayer47103572007-03-30 09:38:04 +0000264 (env1->interrupt_request & CPU_INTERRUPT_HARD)) {
bellard50443c92005-11-26 20:15:14 +0000265 env1->halted = 0;
bellarde80e1cc2005-11-23 22:05:28 +0000266 } else {
267 return EXCP_HALTED;
268 }
269 }
bellardba3c64f2005-12-05 20:31:52 +0000270#elif defined(TARGET_SPARC)
271 if (env1->halted) {
272 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
273 (env1->psret != 0)) {
274 env1->halted = 0;
275 } else {
276 return EXCP_HALTED;
277 }
278 }
bellard9332f9d2005-11-26 10:46:39 +0000279#elif defined(TARGET_ARM)
280 if (env1->halted) {
281 /* An interrupt wakes the CPU even if the I and F CPSR bits are
balroga90b7312007-05-01 01:28:01 +0000282 set. We use EXITTB to silently wake CPU without causing an
283 actual interrupt. */
284 if (env1->interrupt_request &
285 (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD | CPU_INTERRUPT_EXITTB)) {
bellard9332f9d2005-11-26 10:46:39 +0000286 env1->halted = 0;
287 } else {
288 return EXCP_HALTED;
289 }
290 }
bellard6810e152005-12-05 19:59:05 +0000291#elif defined(TARGET_MIPS)
292 if (env1->halted) {
293 if (env1->interrupt_request &
294 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
295 env1->halted = 0;
296 } else {
297 return EXCP_HALTED;
298 }
299 }
pbrook06338792007-05-23 19:58:11 +0000300#elif defined(TARGET_ALPHA) || defined(TARGET_M68K)
j_mayereddf68a2007-04-05 07:22:49 +0000301 if (env1->halted) {
302 if (env1->interrupt_request & CPU_INTERRUPT_HARD) {
303 env1->halted = 0;
304 } else {
305 return EXCP_HALTED;
306 }
307 }
bellard5a1e3cf2005-11-23 21:02:53 +0000308#endif
309
bellard6a00d602005-11-21 23:25:50 +0000310 cpu_single_env = env1;
311
bellard7d132992003-03-06 23:23:54 +0000312 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000313#define SAVE_HOST_REGS 1
314#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000315 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000316#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000317 /* we also save i7 because longjmp may not restore it */
318 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
319#endif
320
321#if defined(TARGET_I386)
bellard0d1a29f2004-10-12 22:01:28 +0000322 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000323 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000324 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
325 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000326 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000327 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000328#elif defined(TARGET_ARM)
bellard93ac68b2003-09-30 20:57:29 +0000329#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000330#if defined(reg_REGWPTR)
331 saved_regwptr = REGWPTR;
332#endif
bellard67867302003-11-23 17:05:30 +0000333#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000334#elif defined(TARGET_M68K)
335 env->cc_op = CC_OP_FLAGS;
336 env->cc_dest = env->sr & 0xf;
337 env->cc_x = (env->sr >> 4) & 1;
bellard6af0bf92005-07-02 14:58:51 +0000338#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000339#elif defined(TARGET_SH4)
340 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000341#elif defined(TARGET_ALPHA)
342 env_to_regs();
bellarde4533c72003-06-15 19:51:39 +0000343#else
344#error unsupported target CPU
345#endif
bellard3fb2ded2003-06-24 13:22:59 +0000346 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000347
bellard7d132992003-03-06 23:23:54 +0000348 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000349 for(;;) {
350 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000351 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000352 /* if an exception is pending, we execute it here */
353 if (env->exception_index >= 0) {
354 if (env->exception_index >= EXCP_INTERRUPT) {
355 /* exit request from the cpu execution loop */
356 ret = env->exception_index;
357 break;
358 } else if (env->user_mode_only) {
359 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000360 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000361 loop */
bellard83479e72003-06-25 16:12:37 +0000362#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000363 do_interrupt_user(env->exception_index,
364 env->exception_is_int,
365 env->error_code,
366 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000367#endif
bellard3fb2ded2003-06-24 13:22:59 +0000368 ret = env->exception_index;
369 break;
370 } else {
bellard83479e72003-06-25 16:12:37 +0000371#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000372 /* simulate a real cpu exception. On i386, it can
373 trigger new exceptions, but we do not handle
374 double or triple faults yet. */
375 do_interrupt(env->exception_index,
376 env->exception_is_int,
377 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000378 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000379 /* successfully delivered */
380 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000381#elif defined(TARGET_PPC)
382 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000383#elif defined(TARGET_MIPS)
384 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000385#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000386 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000387#elif defined(TARGET_ARM)
388 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000389#elif defined(TARGET_SH4)
390 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000391#elif defined(TARGET_ALPHA)
392 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000393#elif defined(TARGET_M68K)
394 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000395#endif
bellard3fb2ded2003-06-24 13:22:59 +0000396 }
397 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000398 }
399#ifdef USE_KQEMU
400 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
401 int ret;
402 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
403 ret = kqemu_cpu_exec(env);
404 /* put eflags in CPU temporary format */
405 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
406 DF = 1 - (2 * ((env->eflags >> 10) & 1));
407 CC_OP = CC_OP_EFLAGS;
408 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
409 if (ret == 1) {
410 /* exception */
411 longjmp(env->jmp_env, 1);
412 } else if (ret == 2) {
413 /* softmmu execution needed */
414 } else {
415 if (env->interrupt_request != 0) {
416 /* hardware interrupt will be executed just after */
417 } else {
418 /* otherwise, we restart */
419 longjmp(env->jmp_env, 1);
420 }
421 }
bellard9de5e442003-03-23 16:49:39 +0000422 }
bellard9df217a2005-02-10 22:05:51 +0000423#endif
424
bellard3fb2ded2003-06-24 13:22:59 +0000425 T0 = 0; /* force lookup of first TB */
426 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000427#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000428 /* g1 can be modified by some libc? functions */
429 tmp_T0 = T0;
430#endif
bellard68a79312003-06-30 13:12:32 +0000431 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000432 if (__builtin_expect(interrupt_request, 0)) {
pbrook6658ffb2007-03-16 23:58:11 +0000433 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
434 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
435 env->exception_index = EXCP_DEBUG;
436 cpu_loop_exit();
437 }
balroga90b7312007-05-01 01:28:01 +0000438#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
439 defined(TARGET_PPC) || defined(TARGET_ALPHA)
440 if (interrupt_request & CPU_INTERRUPT_HALT) {
441 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
442 env->halted = 1;
443 env->exception_index = EXCP_HLT;
444 cpu_loop_exit();
445 }
446#endif
bellard68a79312003-06-30 13:12:32 +0000447#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000448 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
449 !(env->hflags & HF_SMM_MASK)) {
450 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
451 do_smm_enter();
452#if defined(__sparc__) && !defined(HOST_SOLARIS)
453 tmp_T0 = 0;
454#else
455 T0 = 0;
456#endif
457 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000458 (env->eflags & IF_MASK) &&
459 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000460 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000461 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000462 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000463 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000464 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
465 }
bellardd05e66d2003-08-20 21:34:35 +0000466 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000467 /* ensure that no TB jump will be modified as
468 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000469#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000470 tmp_T0 = 0;
471#else
472 T0 = 0;
473#endif
bellard68a79312003-06-30 13:12:32 +0000474 }
bellardce097762004-01-04 23:53:18 +0000475#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000476#if 0
477 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
478 cpu_ppc_reset(env);
479 }
480#endif
j_mayer47103572007-03-30 09:38:04 +0000481 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000482 ppc_hw_interrupt(env);
483 if (env->pending_interrupts == 0)
484 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000485#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000486 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000487#else
j_mayere9df0142007-04-09 22:45:36 +0000488 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000489#endif
bellardce097762004-01-04 23:53:18 +0000490 }
bellard6af0bf92005-07-02 14:58:51 +0000491#elif defined(TARGET_MIPS)
492 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000493 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000494 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000495 !(env->CP0_Status & (1 << CP0St_EXL)) &&
496 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000497 !(env->hflags & MIPS_HFLAG_DM)) {
498 /* Raise it */
499 env->exception_index = EXCP_EXT_INTERRUPT;
500 env->error_code = 0;
501 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000502#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000503 tmp_T0 = 0;
504#else
505 T0 = 0;
506#endif
bellard6af0bf92005-07-02 14:58:51 +0000507 }
bellarde95c8d52004-09-30 22:22:08 +0000508#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000509 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
510 (env->psret != 0)) {
511 int pil = env->interrupt_index & 15;
512 int type = env->interrupt_index & 0xf0;
513
514 if (((type == TT_EXTINT) &&
515 (pil == 15 || pil > env->psrpil)) ||
516 type != TT_EXTINT) {
517 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
518 do_interrupt(env->interrupt_index);
519 env->interrupt_index = 0;
bellardfdbb4692006-06-14 17:32:25 +0000520#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000521 tmp_T0 = 0;
522#else
523 T0 = 0;
524#endif
bellard66321a12005-04-06 20:47:48 +0000525 }
bellarde95c8d52004-09-30 22:22:08 +0000526 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
527 //do_interrupt(0, 0, 0, 0, 0);
528 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000529 }
bellardb5ff1b32005-11-26 10:38:39 +0000530#elif defined(TARGET_ARM)
531 if (interrupt_request & CPU_INTERRUPT_FIQ
532 && !(env->uncached_cpsr & CPSR_F)) {
533 env->exception_index = EXCP_FIQ;
534 do_interrupt(env);
535 }
536 if (interrupt_request & CPU_INTERRUPT_HARD
537 && !(env->uncached_cpsr & CPSR_I)) {
538 env->exception_index = EXCP_IRQ;
539 do_interrupt(env);
540 }
bellardfdf9b3e2006-04-27 21:07:38 +0000541#elif defined(TARGET_SH4)
542 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000543#elif defined(TARGET_ALPHA)
544 if (interrupt_request & CPU_INTERRUPT_HARD) {
545 do_interrupt(env);
546 }
pbrook06338792007-05-23 19:58:11 +0000547#elif defined(TARGET_M68K)
548 if (interrupt_request & CPU_INTERRUPT_HARD
549 && ((env->sr & SR_I) >> SR_I_SHIFT)
550 < env->pending_level) {
551 /* Real hardware gets the interrupt vector via an
552 IACK cycle at this point. Current emulated
553 hardware doesn't rely on this, so we
554 provide/save the vector when the interrupt is
555 first signalled. */
556 env->exception_index = env->pending_vector;
557 do_interrupt(1);
558 }
bellard68a79312003-06-30 13:12:32 +0000559#endif
bellard9d050952006-05-22 22:03:52 +0000560 /* Don't use the cached interupt_request value,
561 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000562 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000563 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
564 /* ensure that no TB jump will be modified as
565 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000566#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000567 tmp_T0 = 0;
568#else
569 T0 = 0;
570#endif
571 }
bellard68a79312003-06-30 13:12:32 +0000572 if (interrupt_request & CPU_INTERRUPT_EXIT) {
573 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
574 env->exception_index = EXCP_INTERRUPT;
575 cpu_loop_exit();
576 }
bellard3fb2ded2003-06-24 13:22:59 +0000577 }
578#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000579 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000580#if defined(TARGET_I386)
581 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000582#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000583 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000584#endif
585#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000586 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000587#endif
588#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000589 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000590#endif
591#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000592 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000593#endif
594#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000595 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000596#endif
597#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000598 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000599#endif
600#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000601 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000602#endif
603#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000604 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000605#endif
bellard3fb2ded2003-06-24 13:22:59 +0000606 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000607 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000608 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000609#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000610 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000611#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000612 REGWPTR = env->regbase + (env->cwp * 16);
613 env->regwptr = REGWPTR;
614 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000615#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000616 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000617#elif defined(TARGET_M68K)
618 cpu_m68k_flush_flags(env, env->cc_op);
619 env->cc_op = CC_OP_FLAGS;
620 env->sr = (env->sr & 0xffe0)
621 | env->cc_dest | (env->cc_x << 4);
622 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000623#elif defined(TARGET_MIPS)
624 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000625#elif defined(TARGET_SH4)
626 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000627#elif defined(TARGET_ALPHA)
628 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000629#else
630#error unsupported target CPU
631#endif
bellard3fb2ded2003-06-24 13:22:59 +0000632 }
bellard7d132992003-03-06 23:23:54 +0000633#endif
bellard8a40a182005-11-20 10:35:40 +0000634 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000635#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000636 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000637 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
638 (long)tb->tc_ptr, tb->pc,
639 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000640 }
bellard9d27abd2003-05-10 13:13:54 +0000641#endif
bellardfdbb4692006-06-14 17:32:25 +0000642#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000643 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000644#endif
bellard8a40a182005-11-20 10:35:40 +0000645 /* see if we can patch the calling TB. When the TB
646 spans two pages, we cannot safely do a direct
647 jump. */
bellardc27004e2005-01-03 23:35:10 +0000648 {
bellard8a40a182005-11-20 10:35:40 +0000649 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000650#if USE_KQEMU
651 (env->kqemu_enabled != 2) &&
652#endif
bellard8a40a182005-11-20 10:35:40 +0000653 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000654#if defined(TARGET_I386) && defined(USE_CODE_COPY)
655 && (tb->cflags & CF_CODE_COPY) ==
656 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
657#endif
658 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000659 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000660 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000661#if defined(USE_CODE_COPY)
662 /* propagates the FP use info */
663 ((TranslationBlock *)(T0 & ~3))->cflags |=
664 (tb->cflags & CF_FP_USED);
665#endif
bellard3fb2ded2003-06-24 13:22:59 +0000666 spin_unlock(&tb_lock);
667 }
bellardc27004e2005-01-03 23:35:10 +0000668 }
bellard3fb2ded2003-06-24 13:22:59 +0000669 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000670 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000671 /* execute the generated code */
672 gen_func = (void *)tc_ptr;
673#if defined(__sparc__)
674 __asm__ __volatile__("call %0\n\t"
675 "mov %%o7,%%i0"
676 : /* no outputs */
677 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000678 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000679 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000680 "l0", "l1", "l2", "l3", "l4", "l5",
681 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000682#elif defined(__arm__)
683 asm volatile ("mov pc, %0\n\t"
684 ".global exec_loop\n\t"
685 "exec_loop:\n\t"
686 : /* no outputs */
687 : "r" (gen_func)
688 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000689#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
690{
691 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000692 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
693 save_native_fp_state(env);
694 }
bellardbf3e8bf2004-02-16 21:58:54 +0000695 gen_func();
696 } else {
bellard97eb5b12004-02-25 23:19:55 +0000697 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
698 restore_native_fp_state(env);
699 }
bellardbf3e8bf2004-02-16 21:58:54 +0000700 /* we work with native eflags */
701 CC_SRC = cc_table[CC_OP].compute_all();
702 CC_OP = CC_OP_EFLAGS;
703 asm(".globl exec_loop\n"
704 "\n"
705 "debug1:\n"
706 " pushl %%ebp\n"
707 " fs movl %10, %9\n"
708 " fs movl %11, %%eax\n"
709 " andl $0x400, %%eax\n"
710 " fs orl %8, %%eax\n"
711 " pushl %%eax\n"
712 " popf\n"
713 " fs movl %%esp, %12\n"
714 " fs movl %0, %%eax\n"
715 " fs movl %1, %%ecx\n"
716 " fs movl %2, %%edx\n"
717 " fs movl %3, %%ebx\n"
718 " fs movl %4, %%esp\n"
719 " fs movl %5, %%ebp\n"
720 " fs movl %6, %%esi\n"
721 " fs movl %7, %%edi\n"
722 " fs jmp *%9\n"
723 "exec_loop:\n"
724 " fs movl %%esp, %4\n"
725 " fs movl %12, %%esp\n"
726 " fs movl %%eax, %0\n"
727 " fs movl %%ecx, %1\n"
728 " fs movl %%edx, %2\n"
729 " fs movl %%ebx, %3\n"
730 " fs movl %%ebp, %5\n"
731 " fs movl %%esi, %6\n"
732 " fs movl %%edi, %7\n"
733 " pushf\n"
734 " popl %%eax\n"
735 " movl %%eax, %%ecx\n"
736 " andl $0x400, %%ecx\n"
737 " shrl $9, %%ecx\n"
738 " andl $0x8d5, %%eax\n"
739 " fs movl %%eax, %8\n"
740 " movl $1, %%eax\n"
741 " subl %%ecx, %%eax\n"
742 " fs movl %%eax, %11\n"
743 " fs movl %9, %%ebx\n" /* get T0 value */
744 " popl %%ebp\n"
745 :
746 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
747 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
748 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
749 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
750 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
751 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
752 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
753 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
754 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
755 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
756 "a" (gen_func),
757 "m" (*(uint8_t *)offsetof(CPUState, df)),
758 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
759 : "%ecx", "%edx"
760 );
761 }
762}
bellardb8076a72005-04-07 22:20:31 +0000763#elif defined(__ia64)
764 struct fptr {
765 void *ip;
766 void *gp;
767 } fp;
768
769 fp.ip = tc_ptr;
770 fp.gp = code_gen_buffer + 2 * (1 << 20);
771 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000772#else
773 gen_func();
774#endif
bellard83479e72003-06-25 16:12:37 +0000775 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000776 /* reset soft MMU for next block (it can currently
777 only be set by a memory fault) */
778#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000779 if (env->hflags & HF_SOFTMMU_MASK) {
780 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000781 /* do not allow linking to another block */
782 T0 = 0;
783 }
784#endif
bellardf32fc642006-02-08 22:43:39 +0000785#if defined(USE_KQEMU)
786#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
787 if (kqemu_is_ok(env) &&
788 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
789 cpu_loop_exit();
790 }
791#endif
bellard3fb2ded2003-06-24 13:22:59 +0000792 }
793 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000794 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000795 }
bellard3fb2ded2003-06-24 13:22:59 +0000796 } /* for(;;) */
797
bellard7d132992003-03-06 23:23:54 +0000798
bellarde4533c72003-06-15 19:51:39 +0000799#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000800#if defined(USE_CODE_COPY)
801 if (env->native_fp_regs) {
802 save_native_fp_state(env);
803 }
804#endif
bellard9de5e442003-03-23 16:49:39 +0000805 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000806 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000807#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000808 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000809#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000810#if defined(reg_REGWPTR)
811 REGWPTR = saved_regwptr;
812#endif
bellard67867302003-11-23 17:05:30 +0000813#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000814#elif defined(TARGET_M68K)
815 cpu_m68k_flush_flags(env, env->cc_op);
816 env->cc_op = CC_OP_FLAGS;
817 env->sr = (env->sr & 0xffe0)
818 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000819#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000820#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000821#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000822 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000823#else
824#error unsupported target CPU
825#endif
pbrook1057eaa2007-02-04 13:37:44 +0000826
827 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000828#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000829 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
830#endif
pbrook1057eaa2007-02-04 13:37:44 +0000831#include "hostregs_helper.h"
832
bellard6a00d602005-11-21 23:25:50 +0000833 /* fail safe : never use cpu_single_env outside cpu_exec() */
834 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000835 return ret;
836}
bellard6dbad632003-03-16 18:05:05 +0000837
bellardfbf9eeb2004-04-25 21:21:33 +0000838/* must only be called from the generated code as an exception can be
839 generated */
840void tb_invalidate_page_range(target_ulong start, target_ulong end)
841{
bellarddc5d0b32004-06-22 18:43:30 +0000842 /* XXX: cannot enable it yet because it yields to MMU exception
843 where NIP != read address on PowerPC */
844#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000845 target_ulong phys_addr;
846 phys_addr = get_phys_addr_code(env, start);
847 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000848#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000849}
850
bellard1a18c712003-10-30 01:07:51 +0000851#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000852
bellard6dbad632003-03-16 18:05:05 +0000853void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
854{
855 CPUX86State *saved_env;
856
857 saved_env = env;
858 env = s;
bellarda412ac52003-07-26 18:01:40 +0000859 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000860 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000861 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000862 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000863 } else {
bellardb453b702004-01-04 15:45:21 +0000864 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000865 }
bellard6dbad632003-03-16 18:05:05 +0000866 env = saved_env;
867}
bellard9de5e442003-03-23 16:49:39 +0000868
bellardd0a1ffc2003-05-29 20:04:28 +0000869void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
870{
871 CPUX86State *saved_env;
872
873 saved_env = env;
874 env = s;
875
bellardc27004e2005-01-03 23:35:10 +0000876 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000877
878 env = saved_env;
879}
880
881void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
882{
883 CPUX86State *saved_env;
884
885 saved_env = env;
886 env = s;
887
bellardc27004e2005-01-03 23:35:10 +0000888 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000889
890 env = saved_env;
891}
892
bellarde4533c72003-06-15 19:51:39 +0000893#endif /* TARGET_I386 */
894
bellard67b915a2004-03-31 23:37:16 +0000895#if !defined(CONFIG_SOFTMMU)
896
bellard3fb2ded2003-06-24 13:22:59 +0000897#if defined(TARGET_I386)
898
bellardb56dad12003-05-08 15:38:04 +0000899/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000900 the effective address of the memory exception. 'is_write' is 1 if a
901 write caused the exception and otherwise 0'. 'old_set' is the
902 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000903static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000904 int is_write, sigset_t *old_set,
905 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000906{
bellarda513fe12003-05-27 23:29:48 +0000907 TranslationBlock *tb;
908 int ret;
bellard68a79312003-06-30 13:12:32 +0000909
bellard83479e72003-06-25 16:12:37 +0000910 if (cpu_single_env)
911 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000912#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000913 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
914 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000915#endif
bellard25eb4482003-05-14 21:50:54 +0000916 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000917 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000918 return 1;
919 }
bellardfbf9eeb2004-04-25 21:21:33 +0000920
bellard3fb2ded2003-06-24 13:22:59 +0000921 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000922 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
923 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000924 if (ret < 0)
925 return 0; /* not an MMU fault */
926 if (ret == 0)
927 return 1; /* the MMU fault was handled without causing real CPU fault */
928 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000929 tb = tb_find_pc(pc);
930 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000931 /* the PC is inside the translated code. It means that we have
932 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000933 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000934 }
bellard4cbf74b2003-08-10 21:48:43 +0000935 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000936#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000937 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
938 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000939#endif
bellard4cbf74b2003-08-10 21:48:43 +0000940 /* we restore the process signal mask as the sigreturn should
941 do it (XXX: use sigsetjmp) */
942 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000943 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000944 } else {
945 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000946 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000947 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000948 }
bellard3fb2ded2003-06-24 13:22:59 +0000949 /* never comes here */
950 return 1;
951}
952
bellarde4533c72003-06-15 19:51:39 +0000953#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000954static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000955 int is_write, sigset_t *old_set,
956 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000957{
bellard68016c62005-02-07 23:12:27 +0000958 TranslationBlock *tb;
959 int ret;
960
961 if (cpu_single_env)
962 env = cpu_single_env; /* XXX: find a correct solution for multithread */
963#if defined(DEBUG_SIGNAL)
964 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
965 pc, address, is_write, *(unsigned long *)old_set);
966#endif
bellard9f0777e2005-02-02 20:42:01 +0000967 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000968 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000969 return 1;
970 }
bellard68016c62005-02-07 23:12:27 +0000971 /* see if it is an MMU fault */
972 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
973 if (ret < 0)
974 return 0; /* not an MMU fault */
975 if (ret == 0)
976 return 1; /* the MMU fault was handled without causing real CPU fault */
977 /* now we have a real cpu fault */
978 tb = tb_find_pc(pc);
979 if (tb) {
980 /* the PC is inside the translated code. It means that we have
981 a virtual CPU fault */
982 cpu_restore_state(tb, env, pc, puc);
983 }
984 /* we restore the process signal mask as the sigreturn should
985 do it (XXX: use sigsetjmp) */
986 sigprocmask(SIG_SETMASK, old_set, NULL);
987 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000988}
bellard93ac68b2003-09-30 20:57:29 +0000989#elif defined(TARGET_SPARC)
990static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000991 int is_write, sigset_t *old_set,
992 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000993{
bellard68016c62005-02-07 23:12:27 +0000994 TranslationBlock *tb;
995 int ret;
996
997 if (cpu_single_env)
998 env = cpu_single_env; /* XXX: find a correct solution for multithread */
999#if defined(DEBUG_SIGNAL)
1000 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1001 pc, address, is_write, *(unsigned long *)old_set);
1002#endif
bellardb453b702004-01-04 15:45:21 +00001003 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001004 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +00001005 return 1;
1006 }
bellard68016c62005-02-07 23:12:27 +00001007 /* see if it is an MMU fault */
1008 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
1009 if (ret < 0)
1010 return 0; /* not an MMU fault */
1011 if (ret == 0)
1012 return 1; /* the MMU fault was handled without causing real CPU fault */
1013 /* now we have a real cpu fault */
1014 tb = tb_find_pc(pc);
1015 if (tb) {
1016 /* the PC is inside the translated code. It means that we have
1017 a virtual CPU fault */
1018 cpu_restore_state(tb, env, pc, puc);
1019 }
1020 /* we restore the process signal mask as the sigreturn should
1021 do it (XXX: use sigsetjmp) */
1022 sigprocmask(SIG_SETMASK, old_set, NULL);
1023 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +00001024}
bellard67867302003-11-23 17:05:30 +00001025#elif defined (TARGET_PPC)
1026static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +00001027 int is_write, sigset_t *old_set,
1028 void *puc)
bellard67867302003-11-23 17:05:30 +00001029{
1030 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +00001031 int ret;
bellard67867302003-11-23 17:05:30 +00001032
bellard67867302003-11-23 17:05:30 +00001033 if (cpu_single_env)
1034 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +00001035#if defined(DEBUG_SIGNAL)
1036 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1037 pc, address, is_write, *(unsigned long *)old_set);
1038#endif
1039 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001040 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +00001041 return 1;
1042 }
1043
bellardce097762004-01-04 23:53:18 +00001044 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +00001045 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +00001046 if (ret < 0)
1047 return 0; /* not an MMU fault */
1048 if (ret == 0)
1049 return 1; /* the MMU fault was handled without causing real CPU fault */
1050
bellard67867302003-11-23 17:05:30 +00001051 /* now we have a real cpu fault */
1052 tb = tb_find_pc(pc);
1053 if (tb) {
1054 /* the PC is inside the translated code. It means that we have
1055 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001056 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001057 }
bellardce097762004-01-04 23:53:18 +00001058 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001059#if 0
bellardce097762004-01-04 23:53:18 +00001060 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1061 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001062#endif
1063 /* we restore the process signal mask as the sigreturn should
1064 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001065 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001066 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001067 } else {
1068 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001069 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001070 }
bellard67867302003-11-23 17:05:30 +00001071 /* never comes here */
1072 return 1;
1073}
bellard6af0bf92005-07-02 14:58:51 +00001074
pbrooke6e59062006-10-22 00:18:54 +00001075#elif defined(TARGET_M68K)
1076static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1077 int is_write, sigset_t *old_set,
1078 void *puc)
1079{
1080 TranslationBlock *tb;
1081 int ret;
1082
1083 if (cpu_single_env)
1084 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1085#if defined(DEBUG_SIGNAL)
1086 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1087 pc, address, is_write, *(unsigned long *)old_set);
1088#endif
1089 /* XXX: locking issue */
1090 if (is_write && page_unprotect(address, pc, puc)) {
1091 return 1;
1092 }
1093 /* see if it is an MMU fault */
1094 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1095 if (ret < 0)
1096 return 0; /* not an MMU fault */
1097 if (ret == 0)
1098 return 1; /* the MMU fault was handled without causing real CPU fault */
1099 /* now we have a real cpu fault */
1100 tb = tb_find_pc(pc);
1101 if (tb) {
1102 /* the PC is inside the translated code. It means that we have
1103 a virtual CPU fault */
1104 cpu_restore_state(tb, env, pc, puc);
1105 }
1106 /* we restore the process signal mask as the sigreturn should
1107 do it (XXX: use sigsetjmp) */
1108 sigprocmask(SIG_SETMASK, old_set, NULL);
1109 cpu_loop_exit();
1110 /* never comes here */
1111 return 1;
1112}
1113
bellard6af0bf92005-07-02 14:58:51 +00001114#elif defined (TARGET_MIPS)
1115static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1116 int is_write, sigset_t *old_set,
1117 void *puc)
1118{
1119 TranslationBlock *tb;
1120 int ret;
1121
1122 if (cpu_single_env)
1123 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1124#if defined(DEBUG_SIGNAL)
1125 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1126 pc, address, is_write, *(unsigned long *)old_set);
1127#endif
1128 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001129 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001130 return 1;
1131 }
1132
1133 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001134 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001135 if (ret < 0)
1136 return 0; /* not an MMU fault */
1137 if (ret == 0)
1138 return 1; /* the MMU fault was handled without causing real CPU fault */
1139
1140 /* now we have a real cpu fault */
1141 tb = tb_find_pc(pc);
1142 if (tb) {
1143 /* the PC is inside the translated code. It means that we have
1144 a virtual CPU fault */
1145 cpu_restore_state(tb, env, pc, puc);
1146 }
1147 if (ret == 1) {
1148#if 0
ths1eb52072007-05-12 16:57:42 +00001149 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
1150 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001151#endif
1152 /* we restore the process signal mask as the sigreturn should
1153 do it (XXX: use sigsetjmp) */
1154 sigprocmask(SIG_SETMASK, old_set, NULL);
1155 do_raise_exception_err(env->exception_index, env->error_code);
1156 } else {
1157 /* activate soft MMU for this block */
1158 cpu_resume_from_signal(env, puc);
1159 }
1160 /* never comes here */
1161 return 1;
1162}
1163
bellardfdf9b3e2006-04-27 21:07:38 +00001164#elif defined (TARGET_SH4)
1165static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1166 int is_write, sigset_t *old_set,
1167 void *puc)
1168{
1169 TranslationBlock *tb;
1170 int ret;
1171
1172 if (cpu_single_env)
1173 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1174#if defined(DEBUG_SIGNAL)
1175 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1176 pc, address, is_write, *(unsigned long *)old_set);
1177#endif
1178 /* XXX: locking issue */
1179 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1180 return 1;
1181 }
1182
1183 /* see if it is an MMU fault */
1184 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1185 if (ret < 0)
1186 return 0; /* not an MMU fault */
1187 if (ret == 0)
1188 return 1; /* the MMU fault was handled without causing real CPU fault */
1189
1190 /* now we have a real cpu fault */
1191 tb = tb_find_pc(pc);
1192 if (tb) {
1193 /* the PC is inside the translated code. It means that we have
1194 a virtual CPU fault */
1195 cpu_restore_state(tb, env, pc, puc);
1196 }
bellardfdf9b3e2006-04-27 21:07:38 +00001197#if 0
1198 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1199 env->nip, env->error_code, tb);
1200#endif
1201 /* we restore the process signal mask as the sigreturn should
1202 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001203 sigprocmask(SIG_SETMASK, old_set, NULL);
1204 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001205 /* never comes here */
1206 return 1;
1207}
j_mayereddf68a2007-04-05 07:22:49 +00001208
1209#elif defined (TARGET_ALPHA)
1210static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1211 int is_write, sigset_t *old_set,
1212 void *puc)
1213{
1214 TranslationBlock *tb;
1215 int ret;
1216
1217 if (cpu_single_env)
1218 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1219#if defined(DEBUG_SIGNAL)
1220 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1221 pc, address, is_write, *(unsigned long *)old_set);
1222#endif
1223 /* XXX: locking issue */
1224 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1225 return 1;
1226 }
1227
1228 /* see if it is an MMU fault */
1229 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1230 if (ret < 0)
1231 return 0; /* not an MMU fault */
1232 if (ret == 0)
1233 return 1; /* the MMU fault was handled without causing real CPU fault */
1234
1235 /* now we have a real cpu fault */
1236 tb = tb_find_pc(pc);
1237 if (tb) {
1238 /* the PC is inside the translated code. It means that we have
1239 a virtual CPU fault */
1240 cpu_restore_state(tb, env, pc, puc);
1241 }
1242#if 0
1243 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1244 env->nip, env->error_code, tb);
1245#endif
1246 /* we restore the process signal mask as the sigreturn should
1247 do it (XXX: use sigsetjmp) */
1248 sigprocmask(SIG_SETMASK, old_set, NULL);
1249 cpu_loop_exit();
1250 /* never comes here */
1251 return 1;
1252}
bellarde4533c72003-06-15 19:51:39 +00001253#else
1254#error unsupported target CPU
1255#endif
bellard9de5e442003-03-23 16:49:39 +00001256
bellard2b413142003-05-14 23:01:10 +00001257#if defined(__i386__)
1258
bellardd8ecc0b2007-02-05 21:41:46 +00001259#if defined(__APPLE__)
1260# include <sys/ucontext.h>
1261
1262# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1263# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1264# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1265#else
1266# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1267# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1268# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1269#endif
1270
bellardbf3e8bf2004-02-16 21:58:54 +00001271#if defined(USE_CODE_COPY)
1272static void cpu_send_trap(unsigned long pc, int trap,
1273 struct ucontext *uc)
1274{
1275 TranslationBlock *tb;
1276
1277 if (cpu_single_env)
1278 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1279 /* now we have a real cpu fault */
1280 tb = tb_find_pc(pc);
1281 if (tb) {
1282 /* the PC is inside the translated code. It means that we have
1283 a virtual CPU fault */
1284 cpu_restore_state(tb, env, pc, uc);
1285 }
1286 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1287 raise_exception_err(trap, env->error_code);
1288}
1289#endif
1290
ths5a7b5422007-01-31 12:16:51 +00001291int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001292 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001293{
ths5a7b5422007-01-31 12:16:51 +00001294 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001295 struct ucontext *uc = puc;
1296 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001297 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001298
bellardd691f662003-03-24 21:58:34 +00001299#ifndef REG_EIP
1300/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001301#define REG_EIP EIP
1302#define REG_ERR ERR
1303#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001304#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001305 pc = EIP_sig(uc);
1306 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001307#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1308 if (trapno == 0x00 || trapno == 0x05) {
1309 /* send division by zero or bound exception */
1310 cpu_send_trap(pc, trapno, uc);
1311 return 1;
1312 } else
1313#endif
1314 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1315 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001316 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001317 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001318}
1319
bellardbc51c5c2004-03-17 23:46:04 +00001320#elif defined(__x86_64__)
1321
ths5a7b5422007-01-31 12:16:51 +00001322int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001323 void *puc)
1324{
ths5a7b5422007-01-31 12:16:51 +00001325 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001326 struct ucontext *uc = puc;
1327 unsigned long pc;
1328
1329 pc = uc->uc_mcontext.gregs[REG_RIP];
1330 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1331 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1332 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1333 &uc->uc_sigmask, puc);
1334}
1335
bellard83fb7ad2004-07-05 21:25:26 +00001336#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001337
bellard83fb7ad2004-07-05 21:25:26 +00001338/***********************************************************************
1339 * signal context platform-specific definitions
1340 * From Wine
1341 */
1342#ifdef linux
1343/* All Registers access - only for local access */
1344# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1345/* Gpr Registers access */
1346# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1347# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1348# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1349# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1350# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1351# define LR_sig(context) REG_sig(link, context) /* Link register */
1352# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1353/* Float Registers access */
1354# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1355# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1356/* Exception Registers access */
1357# define DAR_sig(context) REG_sig(dar, context)
1358# define DSISR_sig(context) REG_sig(dsisr, context)
1359# define TRAP_sig(context) REG_sig(trap, context)
1360#endif /* linux */
1361
1362#ifdef __APPLE__
1363# include <sys/ucontext.h>
1364typedef struct ucontext SIGCONTEXT;
1365/* All Registers access - only for local access */
1366# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1367# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1368# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1369# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1370/* Gpr Registers access */
1371# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1372# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1373# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1374# define CTR_sig(context) REG_sig(ctr, context)
1375# define XER_sig(context) REG_sig(xer, context) /* Link register */
1376# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1377# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1378/* Float Registers access */
1379# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1380# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1381/* Exception Registers access */
1382# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1383# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1384# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1385#endif /* __APPLE__ */
1386
ths5a7b5422007-01-31 12:16:51 +00001387int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001388 void *puc)
bellard2b413142003-05-14 23:01:10 +00001389{
ths5a7b5422007-01-31 12:16:51 +00001390 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001391 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001392 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001393 int is_write;
1394
bellard83fb7ad2004-07-05 21:25:26 +00001395 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001396 is_write = 0;
1397#if 0
1398 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001399 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001400 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001401#else
bellard83fb7ad2004-07-05 21:25:26 +00001402 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001403 is_write = 1;
1404#endif
1405 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001406 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001407}
bellard2b413142003-05-14 23:01:10 +00001408
bellard2f87c602003-06-02 20:38:09 +00001409#elif defined(__alpha__)
1410
ths5a7b5422007-01-31 12:16:51 +00001411int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001412 void *puc)
1413{
ths5a7b5422007-01-31 12:16:51 +00001414 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001415 struct ucontext *uc = puc;
1416 uint32_t *pc = uc->uc_mcontext.sc_pc;
1417 uint32_t insn = *pc;
1418 int is_write = 0;
1419
bellard8c6939c2003-06-09 15:28:00 +00001420 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001421 switch (insn >> 26) {
1422 case 0x0d: // stw
1423 case 0x0e: // stb
1424 case 0x0f: // stq_u
1425 case 0x24: // stf
1426 case 0x25: // stg
1427 case 0x26: // sts
1428 case 0x27: // stt
1429 case 0x2c: // stl
1430 case 0x2d: // stq
1431 case 0x2e: // stl_c
1432 case 0x2f: // stq_c
1433 is_write = 1;
1434 }
1435
1436 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001437 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001438}
bellard8c6939c2003-06-09 15:28:00 +00001439#elif defined(__sparc__)
1440
ths5a7b5422007-01-31 12:16:51 +00001441int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001442 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001443{
ths5a7b5422007-01-31 12:16:51 +00001444 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001445 uint32_t *regs = (uint32_t *)(info + 1);
1446 void *sigmask = (regs + 20);
1447 unsigned long pc;
1448 int is_write;
1449 uint32_t insn;
1450
1451 /* XXX: is there a standard glibc define ? */
1452 pc = regs[1];
1453 /* XXX: need kernel patch to get write flag faster */
1454 is_write = 0;
1455 insn = *(uint32_t *)pc;
1456 if ((insn >> 30) == 3) {
1457 switch((insn >> 19) & 0x3f) {
1458 case 0x05: // stb
1459 case 0x06: // sth
1460 case 0x04: // st
1461 case 0x07: // std
1462 case 0x24: // stf
1463 case 0x27: // stdf
1464 case 0x25: // stfsr
1465 is_write = 1;
1466 break;
1467 }
1468 }
1469 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001470 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001471}
1472
1473#elif defined(__arm__)
1474
ths5a7b5422007-01-31 12:16:51 +00001475int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001476 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001477{
ths5a7b5422007-01-31 12:16:51 +00001478 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001479 struct ucontext *uc = puc;
1480 unsigned long pc;
1481 int is_write;
1482
1483 pc = uc->uc_mcontext.gregs[R15];
1484 /* XXX: compute is_write */
1485 is_write = 0;
1486 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1487 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001488 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001489}
1490
bellard38e584a2003-08-10 22:14:22 +00001491#elif defined(__mc68000)
1492
ths5a7b5422007-01-31 12:16:51 +00001493int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001494 void *puc)
1495{
ths5a7b5422007-01-31 12:16:51 +00001496 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001497 struct ucontext *uc = puc;
1498 unsigned long pc;
1499 int is_write;
1500
1501 pc = uc->uc_mcontext.gregs[16];
1502 /* XXX: compute is_write */
1503 is_write = 0;
1504 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1505 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001506 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001507}
1508
bellardb8076a72005-04-07 22:20:31 +00001509#elif defined(__ia64)
1510
1511#ifndef __ISR_VALID
1512 /* This ought to be in <bits/siginfo.h>... */
1513# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001514#endif
1515
ths5a7b5422007-01-31 12:16:51 +00001516int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001517{
ths5a7b5422007-01-31 12:16:51 +00001518 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001519 struct ucontext *uc = puc;
1520 unsigned long ip;
1521 int is_write = 0;
1522
1523 ip = uc->uc_mcontext.sc_ip;
1524 switch (host_signum) {
1525 case SIGILL:
1526 case SIGFPE:
1527 case SIGSEGV:
1528 case SIGBUS:
1529 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001530 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001531 /* ISR.W (write-access) is bit 33: */
1532 is_write = (info->si_isr >> 33) & 1;
1533 break;
1534
1535 default:
1536 break;
1537 }
1538 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1539 is_write,
1540 &uc->uc_sigmask, puc);
1541}
1542
bellard90cb9492005-07-24 15:11:38 +00001543#elif defined(__s390__)
1544
ths5a7b5422007-01-31 12:16:51 +00001545int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001546 void *puc)
1547{
ths5a7b5422007-01-31 12:16:51 +00001548 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001549 struct ucontext *uc = puc;
1550 unsigned long pc;
1551 int is_write;
1552
1553 pc = uc->uc_mcontext.psw.addr;
1554 /* XXX: compute is_write */
1555 is_write = 0;
1556 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001557 is_write, &uc->uc_sigmask, puc);
1558}
1559
1560#elif defined(__mips__)
1561
ths9617efe2007-05-08 21:05:55 +00001562int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001563 void *puc)
1564{
ths9617efe2007-05-08 21:05:55 +00001565 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001566 struct ucontext *uc = puc;
1567 greg_t pc = uc->uc_mcontext.pc;
1568 int is_write;
1569
1570 /* XXX: compute is_write */
1571 is_write = 0;
1572 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1573 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001574}
1575
bellard2b413142003-05-14 23:01:10 +00001576#else
1577
bellard3fb2ded2003-06-24 13:22:59 +00001578#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001579
1580#endif
bellard67b915a2004-03-31 23:37:16 +00001581
1582#endif /* !defined(CONFIG_SOFTMMU) */