blob: 740037e4bb34166a222142a18d3428591b47e78f [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
bellard34751872005-07-02 14:31:34 +000050#ifndef TARGET_SPARC
51#define reg_T2
52#endif
bellarde4533c72003-06-15 19:51:39 +000053
bellardfbf9eeb2004-04-25 21:21:33 +000054/* exit the current TB from a signal handler. The host registers are
55 restored in a state compatible with the CPU emulator
56 */
57void cpu_resume_from_signal(CPUState *env1, void *puc)
58{
59#if !defined(CONFIG_SOFTMMU)
60 struct ucontext *uc = puc;
61#endif
62
63 env = env1;
64
65 /* XXX: restore cpu registers saved in host registers */
66
67#if !defined(CONFIG_SOFTMMU)
68 if (puc) {
69 /* XXX: use siglongjmp ? */
70 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
71 }
72#endif
73 longjmp(env->jmp_env, 1);
74}
75
bellard8a40a182005-11-20 10:35:40 +000076
77static TranslationBlock *tb_find_slow(target_ulong pc,
78 target_ulong cs_base,
79 unsigned int flags)
80{
81 TranslationBlock *tb, **ptb1;
82 int code_gen_size;
83 unsigned int h;
84 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
85 uint8_t *tc_ptr;
86
87 spin_lock(&tb_lock);
88
89 tb_invalidated_flag = 0;
90
91 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
92
93 /* find translated block using physical mappings */
94 phys_pc = get_phys_addr_code(env, pc);
95 phys_page1 = phys_pc & TARGET_PAGE_MASK;
96 phys_page2 = -1;
97 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
103 if (tb->pc == pc &&
104 tb->page_addr[0] == phys_page1 &&
105 tb->cs_base == cs_base &&
106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
109 virt_page2 = (pc & TARGET_PAGE_MASK) +
110 TARGET_PAGE_SIZE;
111 phys_page2 = get_phys_addr_code(env, virt_page2);
112 if (tb->page_addr[1] == phys_page2)
113 goto found;
114 } else {
115 goto found;
116 }
117 }
118 ptb1 = &tb->phys_hash_next;
119 }
120 not_found:
121 /* if no translated code available, then translate it now */
122 tb = tb_alloc(pc);
123 if (!tb) {
124 /* flush must be done */
125 tb_flush(env);
126 /* cannot fail at this point */
127 tb = tb_alloc(pc);
128 /* don't forget to invalidate previous TB info */
129 T0 = 0;
130 }
131 tc_ptr = code_gen_ptr;
132 tb->tc_ptr = tc_ptr;
133 tb->cs_base = cs_base;
134 tb->flags = flags;
135 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
136 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
137
138 /* check next page if needed */
139 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
142 phys_page2 = get_phys_addr_code(env, virt_page2);
143 }
144 tb_link_phys(tb, phys_pc, phys_page2);
145
146 found:
147 if (tb_invalidated_flag) {
148 /* as some TB could have been invalidated because
149 of memory exceptions while generating the code, we
150 must recompute the hash index here */
151 T0 = 0;
152 }
153 /* we add the TB in the virtual pc hash table */
154 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
155 spin_unlock(&tb_lock);
156 return tb;
157}
158
159static inline TranslationBlock *tb_find_fast(void)
160{
161 TranslationBlock *tb;
162 target_ulong cs_base, pc;
163 unsigned int flags;
164
165 /* we record a subset of the CPU state. It will
166 always be the same before a given translated block
167 is executed. */
168#if defined(TARGET_I386)
169 flags = env->hflags;
170 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
171 cs_base = env->segs[R_CS].base;
172 pc = cs_base + env->eip;
173#elif defined(TARGET_ARM)
174 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000175 | (env->vfp.vec_stride << 4);
176 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
177 flags |= (1 << 6);
bellard8a40a182005-11-20 10:35:40 +0000178 cs_base = 0;
179 pc = env->regs[15];
180#elif defined(TARGET_SPARC)
181#ifdef TARGET_SPARC64
182 flags = (env->pstate << 2) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
183#else
184 flags = env->psrs | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1);
185#endif
186 cs_base = env->npc;
187 pc = env->pc;
188#elif defined(TARGET_PPC)
189 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
190 (msr_se << MSR_SE) | (msr_le << MSR_LE);
191 cs_base = 0;
192 pc = env->nip;
193#elif defined(TARGET_MIPS)
bellard6810e152005-12-05 19:59:05 +0000194 flags = env->hflags & (MIPS_HFLAGS_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000195 cs_base = 0;
bellard8a40a182005-11-20 10:35:40 +0000196 pc = env->PC;
197#else
198#error unsupported CPU
199#endif
200 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
201 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
202 tb->flags != flags, 0)) {
203 tb = tb_find_slow(pc, cs_base, flags);
204 }
205 return tb;
206}
207
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
bellard34751872005-07-02 14:31:34 +0000213 int saved_T0, saved_T1;
214#if defined(reg_T2)
215 int saved_T2;
216#endif
bellarde4533c72003-06-15 19:51:39 +0000217 CPUState *saved_env;
bellard34751872005-07-02 14:31:34 +0000218#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000219#ifdef reg_EAX
220 int saved_EAX;
221#endif
222#ifdef reg_ECX
223 int saved_ECX;
224#endif
225#ifdef reg_EDX
226 int saved_EDX;
227#endif
228#ifdef reg_EBX
229 int saved_EBX;
230#endif
231#ifdef reg_ESP
232 int saved_ESP;
233#endif
234#ifdef reg_EBP
235 int saved_EBP;
236#endif
237#ifdef reg_ESI
238 int saved_ESI;
239#endif
240#ifdef reg_EDI
241 int saved_EDI;
242#endif
bellard34751872005-07-02 14:31:34 +0000243#elif defined(TARGET_SPARC)
244#if defined(reg_REGWPTR)
245 uint32_t *saved_regwptr;
246#endif
247#endif
bellard8c6939c2003-06-09 15:28:00 +0000248#ifdef __sparc__
249 int saved_i7, tmp_T0;
250#endif
bellard8a40a182005-11-20 10:35:40 +0000251 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000252 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000253 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000254 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000255
bellard5a1e3cf2005-11-23 21:02:53 +0000256#if defined(TARGET_I386)
257 /* handle exit of HALTED state */
258 if (env1->hflags & HF_HALTED_MASK) {
259 /* disable halt condition */
260 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
261 (env1->eflags & IF_MASK)) {
262 env1->hflags &= ~HF_HALTED_MASK;
263 } else {
264 return EXCP_HALTED;
265 }
266 }
bellarde80e1cc2005-11-23 22:05:28 +0000267#elif defined(TARGET_PPC)
bellard50443c92005-11-26 20:15:14 +0000268 if (env1->halted) {
bellarde80e1cc2005-11-23 22:05:28 +0000269 if (env1->msr[MSR_EE] &&
270 (env1->interrupt_request &
271 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER))) {
bellard50443c92005-11-26 20:15:14 +0000272 env1->halted = 0;
bellarde80e1cc2005-11-23 22:05:28 +0000273 } else {
274 return EXCP_HALTED;
275 }
276 }
bellardba3c64f2005-12-05 20:31:52 +0000277#elif defined(TARGET_SPARC)
278 if (env1->halted) {
279 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
280 (env1->psret != 0)) {
281 env1->halted = 0;
282 } else {
283 return EXCP_HALTED;
284 }
285 }
bellard9332f9d2005-11-26 10:46:39 +0000286#elif defined(TARGET_ARM)
287 if (env1->halted) {
288 /* An interrupt wakes the CPU even if the I and F CPSR bits are
289 set. */
290 if (env1->interrupt_request
291 & (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD)) {
292 env1->halted = 0;
293 } else {
294 return EXCP_HALTED;
295 }
296 }
bellard6810e152005-12-05 19:59:05 +0000297#elif defined(TARGET_MIPS)
298 if (env1->halted) {
299 if (env1->interrupt_request &
300 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
301 env1->halted = 0;
302 } else {
303 return EXCP_HALTED;
304 }
305 }
bellard5a1e3cf2005-11-23 21:02:53 +0000306#endif
307
bellard6a00d602005-11-21 23:25:50 +0000308 cpu_single_env = env1;
309
bellard7d132992003-03-06 23:23:54 +0000310 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000311 saved_env = env;
312 env = env1;
bellard7d132992003-03-06 23:23:54 +0000313 saved_T0 = T0;
314 saved_T1 = T1;
bellard34751872005-07-02 14:31:34 +0000315#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000316 saved_T2 = T2;
bellard34751872005-07-02 14:31:34 +0000317#endif
bellarde4533c72003-06-15 19:51:39 +0000318#ifdef __sparc__
319 /* we also save i7 because longjmp may not restore it */
320 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
321#endif
322
323#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000324#ifdef reg_EAX
325 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000326#endif
327#ifdef reg_ECX
328 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000329#endif
330#ifdef reg_EDX
331 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000332#endif
333#ifdef reg_EBX
334 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000335#endif
336#ifdef reg_ESP
337 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000338#endif
339#ifdef reg_EBP
340 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000341#endif
342#ifdef reg_ESI
343 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000344#endif
345#ifdef reg_EDI
346 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000347#endif
bellard0d1a29f2004-10-12 22:01:28 +0000348
349 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000350 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000351 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
352 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000353 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000354 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000355#elif defined(TARGET_ARM)
bellard93ac68b2003-09-30 20:57:29 +0000356#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000357#if defined(reg_REGWPTR)
358 saved_regwptr = REGWPTR;
359#endif
bellard67867302003-11-23 17:05:30 +0000360#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000361#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000362#else
363#error unsupported target CPU
364#endif
bellard3fb2ded2003-06-24 13:22:59 +0000365 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000366
bellard7d132992003-03-06 23:23:54 +0000367 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000368 for(;;) {
369 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000370 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000371 /* if an exception is pending, we execute it here */
372 if (env->exception_index >= 0) {
373 if (env->exception_index >= EXCP_INTERRUPT) {
374 /* exit request from the cpu execution loop */
375 ret = env->exception_index;
376 break;
377 } else if (env->user_mode_only) {
378 /* if user mode only, we simulate a fake exception
379 which will be hanlded outside the cpu execution
380 loop */
bellard83479e72003-06-25 16:12:37 +0000381#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000382 do_interrupt_user(env->exception_index,
383 env->exception_is_int,
384 env->error_code,
385 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000386#endif
bellard3fb2ded2003-06-24 13:22:59 +0000387 ret = env->exception_index;
388 break;
389 } else {
bellard83479e72003-06-25 16:12:37 +0000390#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000391 /* simulate a real cpu exception. On i386, it can
392 trigger new exceptions, but we do not handle
393 double or triple faults yet. */
394 do_interrupt(env->exception_index,
395 env->exception_is_int,
396 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000397 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000398#elif defined(TARGET_PPC)
399 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000400#elif defined(TARGET_MIPS)
401 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000402#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000403 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000404#elif defined(TARGET_ARM)
405 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000406#endif
bellard3fb2ded2003-06-24 13:22:59 +0000407 }
408 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000409 }
410#ifdef USE_KQEMU
411 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
412 int ret;
413 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
414 ret = kqemu_cpu_exec(env);
415 /* put eflags in CPU temporary format */
416 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
417 DF = 1 - (2 * ((env->eflags >> 10) & 1));
418 CC_OP = CC_OP_EFLAGS;
419 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
420 if (ret == 1) {
421 /* exception */
422 longjmp(env->jmp_env, 1);
423 } else if (ret == 2) {
424 /* softmmu execution needed */
425 } else {
426 if (env->interrupt_request != 0) {
427 /* hardware interrupt will be executed just after */
428 } else {
429 /* otherwise, we restart */
430 longjmp(env->jmp_env, 1);
431 }
432 }
bellard9de5e442003-03-23 16:49:39 +0000433 }
bellard9df217a2005-02-10 22:05:51 +0000434#endif
435
bellard3fb2ded2003-06-24 13:22:59 +0000436 T0 = 0; /* force lookup of first TB */
437 for(;;) {
438#ifdef __sparc__
439 /* g1 can be modified by some libc? functions */
440 tmp_T0 = T0;
441#endif
bellard68a79312003-06-30 13:12:32 +0000442 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000443 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000444#if defined(TARGET_I386)
445 /* if hardware interrupt pending, we execute it */
446 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000447 (env->eflags & IF_MASK) &&
448 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000449 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000450 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000451 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000452 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000453 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
454 }
bellardd05e66d2003-08-20 21:34:35 +0000455 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000456 /* ensure that no TB jump will be modified as
457 the program flow was changed */
458#ifdef __sparc__
459 tmp_T0 = 0;
460#else
461 T0 = 0;
462#endif
bellard68a79312003-06-30 13:12:32 +0000463 }
bellardce097762004-01-04 23:53:18 +0000464#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000465#if 0
466 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
467 cpu_ppc_reset(env);
468 }
469#endif
470 if (msr_ee != 0) {
bellard8a40a182005-11-20 10:35:40 +0000471 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000472 /* Raise it */
473 env->exception_index = EXCP_EXTERNAL;
474 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000475 do_interrupt(env);
bellard8a40a182005-11-20 10:35:40 +0000476 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
477#ifdef __sparc__
478 tmp_T0 = 0;
479#else
480 T0 = 0;
481#endif
482 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
483 /* Raise it */
484 env->exception_index = EXCP_DECR;
485 env->error_code = 0;
486 do_interrupt(env);
bellard9fddaa02004-05-21 12:59:32 +0000487 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellard8a40a182005-11-20 10:35:40 +0000488#ifdef __sparc__
489 tmp_T0 = 0;
490#else
491 T0 = 0;
492#endif
493 }
bellardce097762004-01-04 23:53:18 +0000494 }
bellard6af0bf92005-07-02 14:58:51 +0000495#elif defined(TARGET_MIPS)
496 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
497 (env->CP0_Status & (1 << CP0St_IE)) &&
bellard7ebab692005-08-21 09:43:38 +0000498 (env->CP0_Status & env->CP0_Cause & 0x0000FF00) &&
bellard6af0bf92005-07-02 14:58:51 +0000499 !(env->hflags & MIPS_HFLAG_EXL) &&
500 !(env->hflags & MIPS_HFLAG_ERL) &&
501 !(env->hflags & MIPS_HFLAG_DM)) {
502 /* Raise it */
503 env->exception_index = EXCP_EXT_INTERRUPT;
504 env->error_code = 0;
505 do_interrupt(env);
506 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard8a40a182005-11-20 10:35:40 +0000507#ifdef __sparc__
508 tmp_T0 = 0;
509#else
510 T0 = 0;
511#endif
bellard6af0bf92005-07-02 14:58:51 +0000512 }
bellarde95c8d52004-09-30 22:22:08 +0000513#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000514 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
515 (env->psret != 0)) {
516 int pil = env->interrupt_index & 15;
517 int type = env->interrupt_index & 0xf0;
518
519 if (((type == TT_EXTINT) &&
520 (pil == 15 || pil > env->psrpil)) ||
521 type != TT_EXTINT) {
522 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
523 do_interrupt(env->interrupt_index);
524 env->interrupt_index = 0;
bellard8a40a182005-11-20 10:35:40 +0000525#ifdef __sparc__
526 tmp_T0 = 0;
527#else
528 T0 = 0;
529#endif
bellard66321a12005-04-06 20:47:48 +0000530 }
bellarde95c8d52004-09-30 22:22:08 +0000531 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
532 //do_interrupt(0, 0, 0, 0, 0);
533 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellardba3c64f2005-12-05 20:31:52 +0000534 } else if (interrupt_request & CPU_INTERRUPT_HALT) {
535 env1->halted = 1;
536 return EXCP_HALTED;
537 }
bellardb5ff1b32005-11-26 10:38:39 +0000538#elif defined(TARGET_ARM)
539 if (interrupt_request & CPU_INTERRUPT_FIQ
540 && !(env->uncached_cpsr & CPSR_F)) {
541 env->exception_index = EXCP_FIQ;
542 do_interrupt(env);
543 }
544 if (interrupt_request & CPU_INTERRUPT_HARD
545 && !(env->uncached_cpsr & CPSR_I)) {
546 env->exception_index = EXCP_IRQ;
547 do_interrupt(env);
548 }
bellard68a79312003-06-30 13:12:32 +0000549#endif
bellardb5ff1b32005-11-26 10:38:39 +0000550 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000551 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
552 /* ensure that no TB jump will be modified as
553 the program flow was changed */
554#ifdef __sparc__
555 tmp_T0 = 0;
556#else
557 T0 = 0;
558#endif
559 }
bellard68a79312003-06-30 13:12:32 +0000560 if (interrupt_request & CPU_INTERRUPT_EXIT) {
561 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
562 env->exception_index = EXCP_INTERRUPT;
563 cpu_loop_exit();
564 }
bellard3fb2ded2003-06-24 13:22:59 +0000565 }
566#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000567 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000568#if defined(TARGET_I386)
569 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000570#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000571 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000572#endif
573#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000574 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000575#endif
576#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000577 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000578#endif
579#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000580 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000581#endif
582#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000583 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000584#endif
585#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000586 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000587#endif
588#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000589 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000590#endif
591#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000592 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000593#endif
bellard3fb2ded2003-06-24 13:22:59 +0000594 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000595 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000596 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000597#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000598 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000599#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000600 REGWPTR = env->regbase + (env->cwp * 16);
601 env->regwptr = REGWPTR;
602 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000603#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000604 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000605#elif defined(TARGET_MIPS)
606 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000607#else
608#error unsupported target CPU
609#endif
bellard3fb2ded2003-06-24 13:22:59 +0000610 }
bellard7d132992003-03-06 23:23:54 +0000611#endif
bellard8a40a182005-11-20 10:35:40 +0000612 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000613#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000614 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000615 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
616 (long)tb->tc_ptr, tb->pc,
617 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000618 }
bellard9d27abd2003-05-10 13:13:54 +0000619#endif
bellard8c6939c2003-06-09 15:28:00 +0000620#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000621 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000622#endif
bellard8a40a182005-11-20 10:35:40 +0000623 /* see if we can patch the calling TB. When the TB
624 spans two pages, we cannot safely do a direct
625 jump. */
bellardc27004e2005-01-03 23:35:10 +0000626 {
bellard8a40a182005-11-20 10:35:40 +0000627 if (T0 != 0 &&
628 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000629#if defined(TARGET_I386) && defined(USE_CODE_COPY)
630 && (tb->cflags & CF_CODE_COPY) ==
631 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
632#endif
633 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000634 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000635 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000636#if defined(USE_CODE_COPY)
637 /* propagates the FP use info */
638 ((TranslationBlock *)(T0 & ~3))->cflags |=
639 (tb->cflags & CF_FP_USED);
640#endif
bellard3fb2ded2003-06-24 13:22:59 +0000641 spin_unlock(&tb_lock);
642 }
bellardc27004e2005-01-03 23:35:10 +0000643 }
bellard3fb2ded2003-06-24 13:22:59 +0000644 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000645 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000646 /* execute the generated code */
647 gen_func = (void *)tc_ptr;
648#if defined(__sparc__)
649 __asm__ __volatile__("call %0\n\t"
650 "mov %%o7,%%i0"
651 : /* no outputs */
652 : "r" (gen_func)
653 : "i0", "i1", "i2", "i3", "i4", "i5");
654#elif defined(__arm__)
655 asm volatile ("mov pc, %0\n\t"
656 ".global exec_loop\n\t"
657 "exec_loop:\n\t"
658 : /* no outputs */
659 : "r" (gen_func)
660 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000661#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
662{
663 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000664 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
665 save_native_fp_state(env);
666 }
bellardbf3e8bf2004-02-16 21:58:54 +0000667 gen_func();
668 } else {
bellard97eb5b12004-02-25 23:19:55 +0000669 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
670 restore_native_fp_state(env);
671 }
bellardbf3e8bf2004-02-16 21:58:54 +0000672 /* we work with native eflags */
673 CC_SRC = cc_table[CC_OP].compute_all();
674 CC_OP = CC_OP_EFLAGS;
675 asm(".globl exec_loop\n"
676 "\n"
677 "debug1:\n"
678 " pushl %%ebp\n"
679 " fs movl %10, %9\n"
680 " fs movl %11, %%eax\n"
681 " andl $0x400, %%eax\n"
682 " fs orl %8, %%eax\n"
683 " pushl %%eax\n"
684 " popf\n"
685 " fs movl %%esp, %12\n"
686 " fs movl %0, %%eax\n"
687 " fs movl %1, %%ecx\n"
688 " fs movl %2, %%edx\n"
689 " fs movl %3, %%ebx\n"
690 " fs movl %4, %%esp\n"
691 " fs movl %5, %%ebp\n"
692 " fs movl %6, %%esi\n"
693 " fs movl %7, %%edi\n"
694 " fs jmp *%9\n"
695 "exec_loop:\n"
696 " fs movl %%esp, %4\n"
697 " fs movl %12, %%esp\n"
698 " fs movl %%eax, %0\n"
699 " fs movl %%ecx, %1\n"
700 " fs movl %%edx, %2\n"
701 " fs movl %%ebx, %3\n"
702 " fs movl %%ebp, %5\n"
703 " fs movl %%esi, %6\n"
704 " fs movl %%edi, %7\n"
705 " pushf\n"
706 " popl %%eax\n"
707 " movl %%eax, %%ecx\n"
708 " andl $0x400, %%ecx\n"
709 " shrl $9, %%ecx\n"
710 " andl $0x8d5, %%eax\n"
711 " fs movl %%eax, %8\n"
712 " movl $1, %%eax\n"
713 " subl %%ecx, %%eax\n"
714 " fs movl %%eax, %11\n"
715 " fs movl %9, %%ebx\n" /* get T0 value */
716 " popl %%ebp\n"
717 :
718 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
719 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
720 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
721 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
722 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
723 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
724 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
725 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
726 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
727 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
728 "a" (gen_func),
729 "m" (*(uint8_t *)offsetof(CPUState, df)),
730 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
731 : "%ecx", "%edx"
732 );
733 }
734}
bellardb8076a72005-04-07 22:20:31 +0000735#elif defined(__ia64)
736 struct fptr {
737 void *ip;
738 void *gp;
739 } fp;
740
741 fp.ip = tc_ptr;
742 fp.gp = code_gen_buffer + 2 * (1 << 20);
743 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000744#else
745 gen_func();
746#endif
bellard83479e72003-06-25 16:12:37 +0000747 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000748 /* reset soft MMU for next block (it can currently
749 only be set by a memory fault) */
750#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000751 if (env->hflags & HF_SOFTMMU_MASK) {
752 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000753 /* do not allow linking to another block */
754 T0 = 0;
755 }
756#endif
bellard3fb2ded2003-06-24 13:22:59 +0000757 }
758 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000759 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000760 }
bellard3fb2ded2003-06-24 13:22:59 +0000761 } /* for(;;) */
762
bellard7d132992003-03-06 23:23:54 +0000763
bellarde4533c72003-06-15 19:51:39 +0000764#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000765#if defined(USE_CODE_COPY)
766 if (env->native_fp_regs) {
767 save_native_fp_state(env);
768 }
769#endif
bellard9de5e442003-03-23 16:49:39 +0000770 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000771 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000772
bellard7d132992003-03-06 23:23:54 +0000773 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000774#ifdef reg_EAX
775 EAX = saved_EAX;
776#endif
777#ifdef reg_ECX
778 ECX = saved_ECX;
779#endif
780#ifdef reg_EDX
781 EDX = saved_EDX;
782#endif
783#ifdef reg_EBX
784 EBX = saved_EBX;
785#endif
786#ifdef reg_ESP
787 ESP = saved_ESP;
788#endif
789#ifdef reg_EBP
790 EBP = saved_EBP;
791#endif
792#ifdef reg_ESI
793 ESI = saved_ESI;
794#endif
795#ifdef reg_EDI
796 EDI = saved_EDI;
797#endif
bellarde4533c72003-06-15 19:51:39 +0000798#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000799 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000800#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000801#if defined(reg_REGWPTR)
802 REGWPTR = saved_regwptr;
803#endif
bellard67867302003-11-23 17:05:30 +0000804#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000805#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000806#else
807#error unsupported target CPU
808#endif
bellard8c6939c2003-06-09 15:28:00 +0000809#ifdef __sparc__
810 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
811#endif
bellard7d132992003-03-06 23:23:54 +0000812 T0 = saved_T0;
813 T1 = saved_T1;
bellard34751872005-07-02 14:31:34 +0000814#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000815 T2 = saved_T2;
bellard34751872005-07-02 14:31:34 +0000816#endif
bellard7d132992003-03-06 23:23:54 +0000817 env = saved_env;
bellard6a00d602005-11-21 23:25:50 +0000818 /* fail safe : never use cpu_single_env outside cpu_exec() */
819 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000820 return ret;
821}
bellard6dbad632003-03-16 18:05:05 +0000822
bellardfbf9eeb2004-04-25 21:21:33 +0000823/* must only be called from the generated code as an exception can be
824 generated */
825void tb_invalidate_page_range(target_ulong start, target_ulong end)
826{
bellarddc5d0b32004-06-22 18:43:30 +0000827 /* XXX: cannot enable it yet because it yields to MMU exception
828 where NIP != read address on PowerPC */
829#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000830 target_ulong phys_addr;
831 phys_addr = get_phys_addr_code(env, start);
832 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000833#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000834}
835
bellard1a18c712003-10-30 01:07:51 +0000836#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000837
bellard6dbad632003-03-16 18:05:05 +0000838void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
839{
840 CPUX86State *saved_env;
841
842 saved_env = env;
843 env = s;
bellarda412ac52003-07-26 18:01:40 +0000844 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000845 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000846 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000847 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000848 } else {
bellardb453b702004-01-04 15:45:21 +0000849 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000850 }
bellard6dbad632003-03-16 18:05:05 +0000851 env = saved_env;
852}
bellard9de5e442003-03-23 16:49:39 +0000853
bellardd0a1ffc2003-05-29 20:04:28 +0000854void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
855{
856 CPUX86State *saved_env;
857
858 saved_env = env;
859 env = s;
860
bellardc27004e2005-01-03 23:35:10 +0000861 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000862
863 env = saved_env;
864}
865
866void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
867{
868 CPUX86State *saved_env;
869
870 saved_env = env;
871 env = s;
872
bellardc27004e2005-01-03 23:35:10 +0000873 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000874
875 env = saved_env;
876}
877
bellarde4533c72003-06-15 19:51:39 +0000878#endif /* TARGET_I386 */
879
bellard67b915a2004-03-31 23:37:16 +0000880#if !defined(CONFIG_SOFTMMU)
881
bellard3fb2ded2003-06-24 13:22:59 +0000882#if defined(TARGET_I386)
883
bellardb56dad12003-05-08 15:38:04 +0000884/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000885 the effective address of the memory exception. 'is_write' is 1 if a
886 write caused the exception and otherwise 0'. 'old_set' is the
887 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000888static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000889 int is_write, sigset_t *old_set,
890 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000891{
bellarda513fe12003-05-27 23:29:48 +0000892 TranslationBlock *tb;
893 int ret;
bellard68a79312003-06-30 13:12:32 +0000894
bellard83479e72003-06-25 16:12:37 +0000895 if (cpu_single_env)
896 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000897#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000898 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
899 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000900#endif
bellard25eb4482003-05-14 21:50:54 +0000901 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000902 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000903 return 1;
904 }
bellardfbf9eeb2004-04-25 21:21:33 +0000905
bellard3fb2ded2003-06-24 13:22:59 +0000906 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000907 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
908 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000909 if (ret < 0)
910 return 0; /* not an MMU fault */
911 if (ret == 0)
912 return 1; /* the MMU fault was handled without causing real CPU fault */
913 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000914 tb = tb_find_pc(pc);
915 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000916 /* the PC is inside the translated code. It means that we have
917 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000918 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000919 }
bellard4cbf74b2003-08-10 21:48:43 +0000920 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000921#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000922 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
923 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000924#endif
bellard4cbf74b2003-08-10 21:48:43 +0000925 /* we restore the process signal mask as the sigreturn should
926 do it (XXX: use sigsetjmp) */
927 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000928 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000929 } else {
930 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000931 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000932 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000933 }
bellard3fb2ded2003-06-24 13:22:59 +0000934 /* never comes here */
935 return 1;
936}
937
bellarde4533c72003-06-15 19:51:39 +0000938#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000939static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000940 int is_write, sigset_t *old_set,
941 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000942{
bellard68016c62005-02-07 23:12:27 +0000943 TranslationBlock *tb;
944 int ret;
945
946 if (cpu_single_env)
947 env = cpu_single_env; /* XXX: find a correct solution for multithread */
948#if defined(DEBUG_SIGNAL)
949 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
950 pc, address, is_write, *(unsigned long *)old_set);
951#endif
bellard9f0777e2005-02-02 20:42:01 +0000952 /* XXX: locking issue */
953 if (is_write && page_unprotect(address, pc, puc)) {
954 return 1;
955 }
bellard68016c62005-02-07 23:12:27 +0000956 /* see if it is an MMU fault */
957 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
958 if (ret < 0)
959 return 0; /* not an MMU fault */
960 if (ret == 0)
961 return 1; /* the MMU fault was handled without causing real CPU fault */
962 /* now we have a real cpu fault */
963 tb = tb_find_pc(pc);
964 if (tb) {
965 /* the PC is inside the translated code. It means that we have
966 a virtual CPU fault */
967 cpu_restore_state(tb, env, pc, puc);
968 }
969 /* we restore the process signal mask as the sigreturn should
970 do it (XXX: use sigsetjmp) */
971 sigprocmask(SIG_SETMASK, old_set, NULL);
972 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000973}
bellard93ac68b2003-09-30 20:57:29 +0000974#elif defined(TARGET_SPARC)
975static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000976 int is_write, sigset_t *old_set,
977 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000978{
bellard68016c62005-02-07 23:12:27 +0000979 TranslationBlock *tb;
980 int ret;
981
982 if (cpu_single_env)
983 env = cpu_single_env; /* XXX: find a correct solution for multithread */
984#if defined(DEBUG_SIGNAL)
985 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
986 pc, address, is_write, *(unsigned long *)old_set);
987#endif
bellardb453b702004-01-04 15:45:21 +0000988 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000989 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000990 return 1;
991 }
bellard68016c62005-02-07 23:12:27 +0000992 /* see if it is an MMU fault */
993 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
994 if (ret < 0)
995 return 0; /* not an MMU fault */
996 if (ret == 0)
997 return 1; /* the MMU fault was handled without causing real CPU fault */
998 /* now we have a real cpu fault */
999 tb = tb_find_pc(pc);
1000 if (tb) {
1001 /* the PC is inside the translated code. It means that we have
1002 a virtual CPU fault */
1003 cpu_restore_state(tb, env, pc, puc);
1004 }
1005 /* we restore the process signal mask as the sigreturn should
1006 do it (XXX: use sigsetjmp) */
1007 sigprocmask(SIG_SETMASK, old_set, NULL);
1008 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +00001009}
bellard67867302003-11-23 17:05:30 +00001010#elif defined (TARGET_PPC)
1011static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +00001012 int is_write, sigset_t *old_set,
1013 void *puc)
bellard67867302003-11-23 17:05:30 +00001014{
1015 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +00001016 int ret;
bellard67867302003-11-23 17:05:30 +00001017
bellard67867302003-11-23 17:05:30 +00001018 if (cpu_single_env)
1019 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +00001020#if defined(DEBUG_SIGNAL)
1021 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1022 pc, address, is_write, *(unsigned long *)old_set);
1023#endif
1024 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +00001025 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +00001026 return 1;
1027 }
1028
bellardce097762004-01-04 23:53:18 +00001029 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +00001030 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +00001031 if (ret < 0)
1032 return 0; /* not an MMU fault */
1033 if (ret == 0)
1034 return 1; /* the MMU fault was handled without causing real CPU fault */
1035
bellard67867302003-11-23 17:05:30 +00001036 /* now we have a real cpu fault */
1037 tb = tb_find_pc(pc);
1038 if (tb) {
1039 /* the PC is inside the translated code. It means that we have
1040 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001041 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001042 }
bellardce097762004-01-04 23:53:18 +00001043 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001044#if 0
bellardce097762004-01-04 23:53:18 +00001045 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1046 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001047#endif
1048 /* we restore the process signal mask as the sigreturn should
1049 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001050 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001051 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001052 } else {
1053 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001054 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001055 }
bellard67867302003-11-23 17:05:30 +00001056 /* never comes here */
1057 return 1;
1058}
bellard6af0bf92005-07-02 14:58:51 +00001059
1060#elif defined (TARGET_MIPS)
1061static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1062 int is_write, sigset_t *old_set,
1063 void *puc)
1064{
1065 TranslationBlock *tb;
1066 int ret;
1067
1068 if (cpu_single_env)
1069 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1070#if defined(DEBUG_SIGNAL)
1071 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1072 pc, address, is_write, *(unsigned long *)old_set);
1073#endif
1074 /* XXX: locking issue */
1075 if (is_write && page_unprotect(address, pc, puc)) {
1076 return 1;
1077 }
1078
1079 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001080 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001081 if (ret < 0)
1082 return 0; /* not an MMU fault */
1083 if (ret == 0)
1084 return 1; /* the MMU fault was handled without causing real CPU fault */
1085
1086 /* now we have a real cpu fault */
1087 tb = tb_find_pc(pc);
1088 if (tb) {
1089 /* the PC is inside the translated code. It means that we have
1090 a virtual CPU fault */
1091 cpu_restore_state(tb, env, pc, puc);
1092 }
1093 if (ret == 1) {
1094#if 0
1095 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1096 env->nip, env->error_code, tb);
1097#endif
1098 /* we restore the process signal mask as the sigreturn should
1099 do it (XXX: use sigsetjmp) */
1100 sigprocmask(SIG_SETMASK, old_set, NULL);
1101 do_raise_exception_err(env->exception_index, env->error_code);
1102 } else {
1103 /* activate soft MMU for this block */
1104 cpu_resume_from_signal(env, puc);
1105 }
1106 /* never comes here */
1107 return 1;
1108}
1109
bellarde4533c72003-06-15 19:51:39 +00001110#else
1111#error unsupported target CPU
1112#endif
bellard9de5e442003-03-23 16:49:39 +00001113
bellard2b413142003-05-14 23:01:10 +00001114#if defined(__i386__)
1115
bellardbf3e8bf2004-02-16 21:58:54 +00001116#if defined(USE_CODE_COPY)
1117static void cpu_send_trap(unsigned long pc, int trap,
1118 struct ucontext *uc)
1119{
1120 TranslationBlock *tb;
1121
1122 if (cpu_single_env)
1123 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1124 /* now we have a real cpu fault */
1125 tb = tb_find_pc(pc);
1126 if (tb) {
1127 /* the PC is inside the translated code. It means that we have
1128 a virtual CPU fault */
1129 cpu_restore_state(tb, env, pc, uc);
1130 }
1131 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1132 raise_exception_err(trap, env->error_code);
1133}
1134#endif
1135
bellarde4533c72003-06-15 19:51:39 +00001136int cpu_signal_handler(int host_signum, struct siginfo *info,
1137 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001138{
bellard9de5e442003-03-23 16:49:39 +00001139 struct ucontext *uc = puc;
1140 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001141 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001142
bellardd691f662003-03-24 21:58:34 +00001143#ifndef REG_EIP
1144/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001145#define REG_EIP EIP
1146#define REG_ERR ERR
1147#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001148#endif
bellardfc2b4c42003-03-29 16:52:44 +00001149 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +00001150 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
1151#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1152 if (trapno == 0x00 || trapno == 0x05) {
1153 /* send division by zero or bound exception */
1154 cpu_send_trap(pc, trapno, uc);
1155 return 1;
1156 } else
1157#endif
1158 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1159 trapno == 0xe ?
1160 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1161 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001162}
1163
bellardbc51c5c2004-03-17 23:46:04 +00001164#elif defined(__x86_64__)
1165
1166int cpu_signal_handler(int host_signum, struct siginfo *info,
1167 void *puc)
1168{
1169 struct ucontext *uc = puc;
1170 unsigned long pc;
1171
1172 pc = uc->uc_mcontext.gregs[REG_RIP];
1173 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1174 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1175 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1176 &uc->uc_sigmask, puc);
1177}
1178
bellard83fb7ad2004-07-05 21:25:26 +00001179#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001180
bellard83fb7ad2004-07-05 21:25:26 +00001181/***********************************************************************
1182 * signal context platform-specific definitions
1183 * From Wine
1184 */
1185#ifdef linux
1186/* All Registers access - only for local access */
1187# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1188/* Gpr Registers access */
1189# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1190# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1191# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1192# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1193# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1194# define LR_sig(context) REG_sig(link, context) /* Link register */
1195# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1196/* Float Registers access */
1197# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1198# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1199/* Exception Registers access */
1200# define DAR_sig(context) REG_sig(dar, context)
1201# define DSISR_sig(context) REG_sig(dsisr, context)
1202# define TRAP_sig(context) REG_sig(trap, context)
1203#endif /* linux */
1204
1205#ifdef __APPLE__
1206# include <sys/ucontext.h>
1207typedef struct ucontext SIGCONTEXT;
1208/* All Registers access - only for local access */
1209# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1210# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1211# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1212# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1213/* Gpr Registers access */
1214# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1215# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1216# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1217# define CTR_sig(context) REG_sig(ctr, context)
1218# define XER_sig(context) REG_sig(xer, context) /* Link register */
1219# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1220# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1221/* Float Registers access */
1222# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1223# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1224/* Exception Registers access */
1225# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1226# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1227# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1228#endif /* __APPLE__ */
1229
bellardd1d9f422004-07-14 17:20:55 +00001230int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +00001231 void *puc)
bellard2b413142003-05-14 23:01:10 +00001232{
bellard25eb4482003-05-14 21:50:54 +00001233 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001234 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001235 int is_write;
1236
bellard83fb7ad2004-07-05 21:25:26 +00001237 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001238 is_write = 0;
1239#if 0
1240 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001241 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001242 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001243#else
bellard83fb7ad2004-07-05 21:25:26 +00001244 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001245 is_write = 1;
1246#endif
1247 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001248 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001249}
bellard2b413142003-05-14 23:01:10 +00001250
bellard2f87c602003-06-02 20:38:09 +00001251#elif defined(__alpha__)
1252
bellarde4533c72003-06-15 19:51:39 +00001253int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001254 void *puc)
1255{
1256 struct ucontext *uc = puc;
1257 uint32_t *pc = uc->uc_mcontext.sc_pc;
1258 uint32_t insn = *pc;
1259 int is_write = 0;
1260
bellard8c6939c2003-06-09 15:28:00 +00001261 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001262 switch (insn >> 26) {
1263 case 0x0d: // stw
1264 case 0x0e: // stb
1265 case 0x0f: // stq_u
1266 case 0x24: // stf
1267 case 0x25: // stg
1268 case 0x26: // sts
1269 case 0x27: // stt
1270 case 0x2c: // stl
1271 case 0x2d: // stq
1272 case 0x2e: // stl_c
1273 case 0x2f: // stq_c
1274 is_write = 1;
1275 }
1276
1277 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001278 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001279}
bellard8c6939c2003-06-09 15:28:00 +00001280#elif defined(__sparc__)
1281
bellarde4533c72003-06-15 19:51:39 +00001282int cpu_signal_handler(int host_signum, struct siginfo *info,
1283 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001284{
1285 uint32_t *regs = (uint32_t *)(info + 1);
1286 void *sigmask = (regs + 20);
1287 unsigned long pc;
1288 int is_write;
1289 uint32_t insn;
1290
1291 /* XXX: is there a standard glibc define ? */
1292 pc = regs[1];
1293 /* XXX: need kernel patch to get write flag faster */
1294 is_write = 0;
1295 insn = *(uint32_t *)pc;
1296 if ((insn >> 30) == 3) {
1297 switch((insn >> 19) & 0x3f) {
1298 case 0x05: // stb
1299 case 0x06: // sth
1300 case 0x04: // st
1301 case 0x07: // std
1302 case 0x24: // stf
1303 case 0x27: // stdf
1304 case 0x25: // stfsr
1305 is_write = 1;
1306 break;
1307 }
1308 }
1309 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001310 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001311}
1312
1313#elif defined(__arm__)
1314
bellarde4533c72003-06-15 19:51:39 +00001315int cpu_signal_handler(int host_signum, struct siginfo *info,
1316 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001317{
1318 struct ucontext *uc = puc;
1319 unsigned long pc;
1320 int is_write;
1321
1322 pc = uc->uc_mcontext.gregs[R15];
1323 /* XXX: compute is_write */
1324 is_write = 0;
1325 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1326 is_write,
1327 &uc->uc_sigmask);
1328}
1329
bellard38e584a2003-08-10 22:14:22 +00001330#elif defined(__mc68000)
1331
1332int cpu_signal_handler(int host_signum, struct siginfo *info,
1333 void *puc)
1334{
1335 struct ucontext *uc = puc;
1336 unsigned long pc;
1337 int is_write;
1338
1339 pc = uc->uc_mcontext.gregs[16];
1340 /* XXX: compute is_write */
1341 is_write = 0;
1342 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1343 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001344 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001345}
1346
bellardb8076a72005-04-07 22:20:31 +00001347#elif defined(__ia64)
1348
1349#ifndef __ISR_VALID
1350 /* This ought to be in <bits/siginfo.h>... */
1351# define __ISR_VALID 1
1352# define si_flags _sifields._sigfault._si_pad0
1353#endif
1354
1355int cpu_signal_handler(int host_signum, struct siginfo *info, void *puc)
1356{
1357 struct ucontext *uc = puc;
1358 unsigned long ip;
1359 int is_write = 0;
1360
1361 ip = uc->uc_mcontext.sc_ip;
1362 switch (host_signum) {
1363 case SIGILL:
1364 case SIGFPE:
1365 case SIGSEGV:
1366 case SIGBUS:
1367 case SIGTRAP:
1368 if (info->si_code && (info->si_flags & __ISR_VALID))
1369 /* ISR.W (write-access) is bit 33: */
1370 is_write = (info->si_isr >> 33) & 1;
1371 break;
1372
1373 default:
1374 break;
1375 }
1376 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1377 is_write,
1378 &uc->uc_sigmask, puc);
1379}
1380
bellard90cb9492005-07-24 15:11:38 +00001381#elif defined(__s390__)
1382
1383int cpu_signal_handler(int host_signum, struct siginfo *info,
1384 void *puc)
1385{
1386 struct ucontext *uc = puc;
1387 unsigned long pc;
1388 int is_write;
1389
1390 pc = uc->uc_mcontext.psw.addr;
1391 /* XXX: compute is_write */
1392 is_write = 0;
1393 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1394 is_write,
1395 &uc->uc_sigmask, puc);
1396}
1397
bellard2b413142003-05-14 23:01:10 +00001398#else
1399
bellard3fb2ded2003-06-24 13:22:59 +00001400#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001401
1402#endif
bellard67b915a2004-03-31 23:37:16 +00001403
1404#endif /* !defined(CONFIG_SOFTMMU) */