blob: 128b5ff7a8b52ea8fd1d70b96fcdd06e1a0245d7 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
bellard34751872005-07-02 14:31:34 +000050#ifndef TARGET_SPARC
51#define reg_T2
52#endif
bellarde4533c72003-06-15 19:51:39 +000053
bellardfbf9eeb2004-04-25 21:21:33 +000054/* exit the current TB from a signal handler. The host registers are
55 restored in a state compatible with the CPU emulator
56 */
57void cpu_resume_from_signal(CPUState *env1, void *puc)
58{
59#if !defined(CONFIG_SOFTMMU)
60 struct ucontext *uc = puc;
61#endif
62
63 env = env1;
64
65 /* XXX: restore cpu registers saved in host registers */
66
67#if !defined(CONFIG_SOFTMMU)
68 if (puc) {
69 /* XXX: use siglongjmp ? */
70 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
71 }
72#endif
73 longjmp(env->jmp_env, 1);
74}
75
bellard8a40a182005-11-20 10:35:40 +000076
77static TranslationBlock *tb_find_slow(target_ulong pc,
78 target_ulong cs_base,
79 unsigned int flags)
80{
81 TranslationBlock *tb, **ptb1;
82 int code_gen_size;
83 unsigned int h;
84 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
85 uint8_t *tc_ptr;
86
87 spin_lock(&tb_lock);
88
89 tb_invalidated_flag = 0;
90
91 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
92
93 /* find translated block using physical mappings */
94 phys_pc = get_phys_addr_code(env, pc);
95 phys_page1 = phys_pc & TARGET_PAGE_MASK;
96 phys_page2 = -1;
97 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
103 if (tb->pc == pc &&
104 tb->page_addr[0] == phys_page1 &&
105 tb->cs_base == cs_base &&
106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
109 virt_page2 = (pc & TARGET_PAGE_MASK) +
110 TARGET_PAGE_SIZE;
111 phys_page2 = get_phys_addr_code(env, virt_page2);
112 if (tb->page_addr[1] == phys_page2)
113 goto found;
114 } else {
115 goto found;
116 }
117 }
118 ptb1 = &tb->phys_hash_next;
119 }
120 not_found:
121 /* if no translated code available, then translate it now */
122 tb = tb_alloc(pc);
123 if (!tb) {
124 /* flush must be done */
125 tb_flush(env);
126 /* cannot fail at this point */
127 tb = tb_alloc(pc);
128 /* don't forget to invalidate previous TB info */
129 T0 = 0;
130 }
131 tc_ptr = code_gen_ptr;
132 tb->tc_ptr = tc_ptr;
133 tb->cs_base = cs_base;
134 tb->flags = flags;
135 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
136 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
137
138 /* check next page if needed */
139 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
142 phys_page2 = get_phys_addr_code(env, virt_page2);
143 }
144 tb_link_phys(tb, phys_pc, phys_page2);
145
146 found:
147 if (tb_invalidated_flag) {
148 /* as some TB could have been invalidated because
149 of memory exceptions while generating the code, we
150 must recompute the hash index here */
151 T0 = 0;
152 }
153 /* we add the TB in the virtual pc hash table */
154 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
155 spin_unlock(&tb_lock);
156 return tb;
157}
158
159static inline TranslationBlock *tb_find_fast(void)
160{
161 TranslationBlock *tb;
162 target_ulong cs_base, pc;
163 unsigned int flags;
164
165 /* we record a subset of the CPU state. It will
166 always be the same before a given translated block
167 is executed. */
168#if defined(TARGET_I386)
169 flags = env->hflags;
170 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
171 cs_base = env->segs[R_CS].base;
172 pc = cs_base + env->eip;
173#elif defined(TARGET_ARM)
174 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000175 | (env->vfp.vec_stride << 4);
176 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
177 flags |= (1 << 6);
bellard8a40a182005-11-20 10:35:40 +0000178 cs_base = 0;
179 pc = env->regs[15];
180#elif defined(TARGET_SPARC)
181#ifdef TARGET_SPARC64
182 flags = (env->pstate << 2) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
183#else
184 flags = env->psrs | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1);
185#endif
186 cs_base = env->npc;
187 pc = env->pc;
188#elif defined(TARGET_PPC)
189 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
190 (msr_se << MSR_SE) | (msr_le << MSR_LE);
191 cs_base = 0;
192 pc = env->nip;
193#elif defined(TARGET_MIPS)
bellard6810e152005-12-05 19:59:05 +0000194 flags = env->hflags & (MIPS_HFLAGS_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000195 cs_base = 0;
bellard8a40a182005-11-20 10:35:40 +0000196 pc = env->PC;
197#else
198#error unsupported CPU
199#endif
200 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
201 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
202 tb->flags != flags, 0)) {
203 tb = tb_find_slow(pc, cs_base, flags);
204 }
205 return tb;
206}
207
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
bellard34751872005-07-02 14:31:34 +0000213 int saved_T0, saved_T1;
214#if defined(reg_T2)
215 int saved_T2;
216#endif
bellarde4533c72003-06-15 19:51:39 +0000217 CPUState *saved_env;
bellard34751872005-07-02 14:31:34 +0000218#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000219#ifdef reg_EAX
220 int saved_EAX;
221#endif
222#ifdef reg_ECX
223 int saved_ECX;
224#endif
225#ifdef reg_EDX
226 int saved_EDX;
227#endif
228#ifdef reg_EBX
229 int saved_EBX;
230#endif
231#ifdef reg_ESP
232 int saved_ESP;
233#endif
234#ifdef reg_EBP
235 int saved_EBP;
236#endif
237#ifdef reg_ESI
238 int saved_ESI;
239#endif
240#ifdef reg_EDI
241 int saved_EDI;
242#endif
bellard34751872005-07-02 14:31:34 +0000243#elif defined(TARGET_SPARC)
244#if defined(reg_REGWPTR)
245 uint32_t *saved_regwptr;
246#endif
247#endif
bellard8c6939c2003-06-09 15:28:00 +0000248#ifdef __sparc__
249 int saved_i7, tmp_T0;
250#endif
bellard8a40a182005-11-20 10:35:40 +0000251 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000252 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000253 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000254 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000255
bellard5a1e3cf2005-11-23 21:02:53 +0000256#if defined(TARGET_I386)
257 /* handle exit of HALTED state */
258 if (env1->hflags & HF_HALTED_MASK) {
259 /* disable halt condition */
260 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
261 (env1->eflags & IF_MASK)) {
262 env1->hflags &= ~HF_HALTED_MASK;
263 } else {
264 return EXCP_HALTED;
265 }
266 }
bellarde80e1cc2005-11-23 22:05:28 +0000267#elif defined(TARGET_PPC)
bellard50443c92005-11-26 20:15:14 +0000268 if (env1->halted) {
bellarde80e1cc2005-11-23 22:05:28 +0000269 if (env1->msr[MSR_EE] &&
270 (env1->interrupt_request &
271 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER))) {
bellard50443c92005-11-26 20:15:14 +0000272 env1->halted = 0;
bellarde80e1cc2005-11-23 22:05:28 +0000273 } else {
274 return EXCP_HALTED;
275 }
276 }
bellard9332f9d2005-11-26 10:46:39 +0000277#elif defined(TARGET_ARM)
278 if (env1->halted) {
279 /* An interrupt wakes the CPU even if the I and F CPSR bits are
280 set. */
281 if (env1->interrupt_request
282 & (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD)) {
283 env1->halted = 0;
284 } else {
285 return EXCP_HALTED;
286 }
287 }
bellard6810e152005-12-05 19:59:05 +0000288#elif defined(TARGET_MIPS)
289 if (env1->halted) {
290 if (env1->interrupt_request &
291 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
292 env1->halted = 0;
293 } else {
294 return EXCP_HALTED;
295 }
296 }
bellard5a1e3cf2005-11-23 21:02:53 +0000297#endif
298
bellard6a00d602005-11-21 23:25:50 +0000299 cpu_single_env = env1;
300
bellard7d132992003-03-06 23:23:54 +0000301 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000302 saved_env = env;
303 env = env1;
bellard7d132992003-03-06 23:23:54 +0000304 saved_T0 = T0;
305 saved_T1 = T1;
bellard34751872005-07-02 14:31:34 +0000306#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000307 saved_T2 = T2;
bellard34751872005-07-02 14:31:34 +0000308#endif
bellarde4533c72003-06-15 19:51:39 +0000309#ifdef __sparc__
310 /* we also save i7 because longjmp may not restore it */
311 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
312#endif
313
314#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000315#ifdef reg_EAX
316 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000317#endif
318#ifdef reg_ECX
319 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000320#endif
321#ifdef reg_EDX
322 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000323#endif
324#ifdef reg_EBX
325 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000326#endif
327#ifdef reg_ESP
328 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000329#endif
330#ifdef reg_EBP
331 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000332#endif
333#ifdef reg_ESI
334 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000335#endif
336#ifdef reg_EDI
337 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000338#endif
bellard0d1a29f2004-10-12 22:01:28 +0000339
340 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000341 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000342 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
343 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000344 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000345 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000346#elif defined(TARGET_ARM)
bellard93ac68b2003-09-30 20:57:29 +0000347#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000348#if defined(reg_REGWPTR)
349 saved_regwptr = REGWPTR;
350#endif
bellard67867302003-11-23 17:05:30 +0000351#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000352#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000353#else
354#error unsupported target CPU
355#endif
bellard3fb2ded2003-06-24 13:22:59 +0000356 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000357
bellard7d132992003-03-06 23:23:54 +0000358 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000359 for(;;) {
360 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000361 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000362 /* if an exception is pending, we execute it here */
363 if (env->exception_index >= 0) {
364 if (env->exception_index >= EXCP_INTERRUPT) {
365 /* exit request from the cpu execution loop */
366 ret = env->exception_index;
367 break;
368 } else if (env->user_mode_only) {
369 /* if user mode only, we simulate a fake exception
370 which will be hanlded outside the cpu execution
371 loop */
bellard83479e72003-06-25 16:12:37 +0000372#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000373 do_interrupt_user(env->exception_index,
374 env->exception_is_int,
375 env->error_code,
376 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000377#endif
bellard3fb2ded2003-06-24 13:22:59 +0000378 ret = env->exception_index;
379 break;
380 } else {
bellard83479e72003-06-25 16:12:37 +0000381#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000382 /* simulate a real cpu exception. On i386, it can
383 trigger new exceptions, but we do not handle
384 double or triple faults yet. */
385 do_interrupt(env->exception_index,
386 env->exception_is_int,
387 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000388 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000389#elif defined(TARGET_PPC)
390 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000391#elif defined(TARGET_MIPS)
392 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000393#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000394 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000395#elif defined(TARGET_ARM)
396 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000397#endif
bellard3fb2ded2003-06-24 13:22:59 +0000398 }
399 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000400 }
401#ifdef USE_KQEMU
402 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
403 int ret;
404 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
405 ret = kqemu_cpu_exec(env);
406 /* put eflags in CPU temporary format */
407 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
408 DF = 1 - (2 * ((env->eflags >> 10) & 1));
409 CC_OP = CC_OP_EFLAGS;
410 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
411 if (ret == 1) {
412 /* exception */
413 longjmp(env->jmp_env, 1);
414 } else if (ret == 2) {
415 /* softmmu execution needed */
416 } else {
417 if (env->interrupt_request != 0) {
418 /* hardware interrupt will be executed just after */
419 } else {
420 /* otherwise, we restart */
421 longjmp(env->jmp_env, 1);
422 }
423 }
bellard9de5e442003-03-23 16:49:39 +0000424 }
bellard9df217a2005-02-10 22:05:51 +0000425#endif
426
bellard3fb2ded2003-06-24 13:22:59 +0000427 T0 = 0; /* force lookup of first TB */
428 for(;;) {
429#ifdef __sparc__
430 /* g1 can be modified by some libc? functions */
431 tmp_T0 = T0;
432#endif
bellard68a79312003-06-30 13:12:32 +0000433 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000434 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000435#if defined(TARGET_I386)
436 /* if hardware interrupt pending, we execute it */
437 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000438 (env->eflags & IF_MASK) &&
439 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000440 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000441 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000442 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000443 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000444 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
445 }
bellardd05e66d2003-08-20 21:34:35 +0000446 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000447 /* ensure that no TB jump will be modified as
448 the program flow was changed */
449#ifdef __sparc__
450 tmp_T0 = 0;
451#else
452 T0 = 0;
453#endif
bellard68a79312003-06-30 13:12:32 +0000454 }
bellardce097762004-01-04 23:53:18 +0000455#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000456#if 0
457 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
458 cpu_ppc_reset(env);
459 }
460#endif
461 if (msr_ee != 0) {
bellard8a40a182005-11-20 10:35:40 +0000462 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000463 /* Raise it */
464 env->exception_index = EXCP_EXTERNAL;
465 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000466 do_interrupt(env);
bellard8a40a182005-11-20 10:35:40 +0000467 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
468#ifdef __sparc__
469 tmp_T0 = 0;
470#else
471 T0 = 0;
472#endif
473 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
474 /* Raise it */
475 env->exception_index = EXCP_DECR;
476 env->error_code = 0;
477 do_interrupt(env);
bellard9fddaa02004-05-21 12:59:32 +0000478 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellard8a40a182005-11-20 10:35:40 +0000479#ifdef __sparc__
480 tmp_T0 = 0;
481#else
482 T0 = 0;
483#endif
484 }
bellardce097762004-01-04 23:53:18 +0000485 }
bellard6af0bf92005-07-02 14:58:51 +0000486#elif defined(TARGET_MIPS)
487 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
488 (env->CP0_Status & (1 << CP0St_IE)) &&
bellard7ebab692005-08-21 09:43:38 +0000489 (env->CP0_Status & env->CP0_Cause & 0x0000FF00) &&
bellard6af0bf92005-07-02 14:58:51 +0000490 !(env->hflags & MIPS_HFLAG_EXL) &&
491 !(env->hflags & MIPS_HFLAG_ERL) &&
492 !(env->hflags & MIPS_HFLAG_DM)) {
493 /* Raise it */
494 env->exception_index = EXCP_EXT_INTERRUPT;
495 env->error_code = 0;
496 do_interrupt(env);
497 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard8a40a182005-11-20 10:35:40 +0000498#ifdef __sparc__
499 tmp_T0 = 0;
500#else
501 T0 = 0;
502#endif
bellard6af0bf92005-07-02 14:58:51 +0000503 }
bellarde95c8d52004-09-30 22:22:08 +0000504#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000505 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
506 (env->psret != 0)) {
507 int pil = env->interrupt_index & 15;
508 int type = env->interrupt_index & 0xf0;
509
510 if (((type == TT_EXTINT) &&
511 (pil == 15 || pil > env->psrpil)) ||
512 type != TT_EXTINT) {
513 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
514 do_interrupt(env->interrupt_index);
515 env->interrupt_index = 0;
bellard8a40a182005-11-20 10:35:40 +0000516#ifdef __sparc__
517 tmp_T0 = 0;
518#else
519 T0 = 0;
520#endif
bellard66321a12005-04-06 20:47:48 +0000521 }
bellarde95c8d52004-09-30 22:22:08 +0000522 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
523 //do_interrupt(0, 0, 0, 0, 0);
524 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
525 }
bellardb5ff1b32005-11-26 10:38:39 +0000526#elif defined(TARGET_ARM)
527 if (interrupt_request & CPU_INTERRUPT_FIQ
528 && !(env->uncached_cpsr & CPSR_F)) {
529 env->exception_index = EXCP_FIQ;
530 do_interrupt(env);
531 }
532 if (interrupt_request & CPU_INTERRUPT_HARD
533 && !(env->uncached_cpsr & CPSR_I)) {
534 env->exception_index = EXCP_IRQ;
535 do_interrupt(env);
536 }
bellard68a79312003-06-30 13:12:32 +0000537#endif
bellardb5ff1b32005-11-26 10:38:39 +0000538 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000539 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
540 /* ensure that no TB jump will be modified as
541 the program flow was changed */
542#ifdef __sparc__
543 tmp_T0 = 0;
544#else
545 T0 = 0;
546#endif
547 }
bellard68a79312003-06-30 13:12:32 +0000548 if (interrupt_request & CPU_INTERRUPT_EXIT) {
549 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
550 env->exception_index = EXCP_INTERRUPT;
551 cpu_loop_exit();
552 }
bellard3fb2ded2003-06-24 13:22:59 +0000553 }
554#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000555 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000556#if defined(TARGET_I386)
557 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000558#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000559 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000560#endif
561#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000562 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000563#endif
564#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000565 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000566#endif
567#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000568 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000569#endif
570#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000571 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000572#endif
573#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000574 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000575#endif
576#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000577 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000578#endif
579#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000580 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000581#endif
bellard3fb2ded2003-06-24 13:22:59 +0000582 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000583 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000584 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000585#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000586 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000587#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000588 REGWPTR = env->regbase + (env->cwp * 16);
589 env->regwptr = REGWPTR;
590 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000591#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000592 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000593#elif defined(TARGET_MIPS)
594 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000595#else
596#error unsupported target CPU
597#endif
bellard3fb2ded2003-06-24 13:22:59 +0000598 }
bellard7d132992003-03-06 23:23:54 +0000599#endif
bellard8a40a182005-11-20 10:35:40 +0000600 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000601#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000602 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000603 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
604 (long)tb->tc_ptr, tb->pc,
605 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000606 }
bellard9d27abd2003-05-10 13:13:54 +0000607#endif
bellard8c6939c2003-06-09 15:28:00 +0000608#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000609 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000610#endif
bellard8a40a182005-11-20 10:35:40 +0000611 /* see if we can patch the calling TB. When the TB
612 spans two pages, we cannot safely do a direct
613 jump. */
bellardc27004e2005-01-03 23:35:10 +0000614 {
bellard8a40a182005-11-20 10:35:40 +0000615 if (T0 != 0 &&
616 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000617#if defined(TARGET_I386) && defined(USE_CODE_COPY)
618 && (tb->cflags & CF_CODE_COPY) ==
619 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
620#endif
621 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000622 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000623 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000624#if defined(USE_CODE_COPY)
625 /* propagates the FP use info */
626 ((TranslationBlock *)(T0 & ~3))->cflags |=
627 (tb->cflags & CF_FP_USED);
628#endif
bellard3fb2ded2003-06-24 13:22:59 +0000629 spin_unlock(&tb_lock);
630 }
bellardc27004e2005-01-03 23:35:10 +0000631 }
bellard3fb2ded2003-06-24 13:22:59 +0000632 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000633 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000634 /* execute the generated code */
635 gen_func = (void *)tc_ptr;
636#if defined(__sparc__)
637 __asm__ __volatile__("call %0\n\t"
638 "mov %%o7,%%i0"
639 : /* no outputs */
640 : "r" (gen_func)
641 : "i0", "i1", "i2", "i3", "i4", "i5");
642#elif defined(__arm__)
643 asm volatile ("mov pc, %0\n\t"
644 ".global exec_loop\n\t"
645 "exec_loop:\n\t"
646 : /* no outputs */
647 : "r" (gen_func)
648 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000649#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
650{
651 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000652 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
653 save_native_fp_state(env);
654 }
bellardbf3e8bf2004-02-16 21:58:54 +0000655 gen_func();
656 } else {
bellard97eb5b12004-02-25 23:19:55 +0000657 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
658 restore_native_fp_state(env);
659 }
bellardbf3e8bf2004-02-16 21:58:54 +0000660 /* we work with native eflags */
661 CC_SRC = cc_table[CC_OP].compute_all();
662 CC_OP = CC_OP_EFLAGS;
663 asm(".globl exec_loop\n"
664 "\n"
665 "debug1:\n"
666 " pushl %%ebp\n"
667 " fs movl %10, %9\n"
668 " fs movl %11, %%eax\n"
669 " andl $0x400, %%eax\n"
670 " fs orl %8, %%eax\n"
671 " pushl %%eax\n"
672 " popf\n"
673 " fs movl %%esp, %12\n"
674 " fs movl %0, %%eax\n"
675 " fs movl %1, %%ecx\n"
676 " fs movl %2, %%edx\n"
677 " fs movl %3, %%ebx\n"
678 " fs movl %4, %%esp\n"
679 " fs movl %5, %%ebp\n"
680 " fs movl %6, %%esi\n"
681 " fs movl %7, %%edi\n"
682 " fs jmp *%9\n"
683 "exec_loop:\n"
684 " fs movl %%esp, %4\n"
685 " fs movl %12, %%esp\n"
686 " fs movl %%eax, %0\n"
687 " fs movl %%ecx, %1\n"
688 " fs movl %%edx, %2\n"
689 " fs movl %%ebx, %3\n"
690 " fs movl %%ebp, %5\n"
691 " fs movl %%esi, %6\n"
692 " fs movl %%edi, %7\n"
693 " pushf\n"
694 " popl %%eax\n"
695 " movl %%eax, %%ecx\n"
696 " andl $0x400, %%ecx\n"
697 " shrl $9, %%ecx\n"
698 " andl $0x8d5, %%eax\n"
699 " fs movl %%eax, %8\n"
700 " movl $1, %%eax\n"
701 " subl %%ecx, %%eax\n"
702 " fs movl %%eax, %11\n"
703 " fs movl %9, %%ebx\n" /* get T0 value */
704 " popl %%ebp\n"
705 :
706 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
707 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
708 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
709 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
710 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
711 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
712 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
713 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
714 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
715 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
716 "a" (gen_func),
717 "m" (*(uint8_t *)offsetof(CPUState, df)),
718 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
719 : "%ecx", "%edx"
720 );
721 }
722}
bellardb8076a72005-04-07 22:20:31 +0000723#elif defined(__ia64)
724 struct fptr {
725 void *ip;
726 void *gp;
727 } fp;
728
729 fp.ip = tc_ptr;
730 fp.gp = code_gen_buffer + 2 * (1 << 20);
731 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000732#else
733 gen_func();
734#endif
bellard83479e72003-06-25 16:12:37 +0000735 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000736 /* reset soft MMU for next block (it can currently
737 only be set by a memory fault) */
738#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000739 if (env->hflags & HF_SOFTMMU_MASK) {
740 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000741 /* do not allow linking to another block */
742 T0 = 0;
743 }
744#endif
bellard3fb2ded2003-06-24 13:22:59 +0000745 }
746 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000747 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000748 }
bellard3fb2ded2003-06-24 13:22:59 +0000749 } /* for(;;) */
750
bellard7d132992003-03-06 23:23:54 +0000751
bellarde4533c72003-06-15 19:51:39 +0000752#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000753#if defined(USE_CODE_COPY)
754 if (env->native_fp_regs) {
755 save_native_fp_state(env);
756 }
757#endif
bellard9de5e442003-03-23 16:49:39 +0000758 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000759 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000760
bellard7d132992003-03-06 23:23:54 +0000761 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000762#ifdef reg_EAX
763 EAX = saved_EAX;
764#endif
765#ifdef reg_ECX
766 ECX = saved_ECX;
767#endif
768#ifdef reg_EDX
769 EDX = saved_EDX;
770#endif
771#ifdef reg_EBX
772 EBX = saved_EBX;
773#endif
774#ifdef reg_ESP
775 ESP = saved_ESP;
776#endif
777#ifdef reg_EBP
778 EBP = saved_EBP;
779#endif
780#ifdef reg_ESI
781 ESI = saved_ESI;
782#endif
783#ifdef reg_EDI
784 EDI = saved_EDI;
785#endif
bellarde4533c72003-06-15 19:51:39 +0000786#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000787 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000788#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000789#if defined(reg_REGWPTR)
790 REGWPTR = saved_regwptr;
791#endif
bellard67867302003-11-23 17:05:30 +0000792#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000793#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000794#else
795#error unsupported target CPU
796#endif
bellard8c6939c2003-06-09 15:28:00 +0000797#ifdef __sparc__
798 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
799#endif
bellard7d132992003-03-06 23:23:54 +0000800 T0 = saved_T0;
801 T1 = saved_T1;
bellard34751872005-07-02 14:31:34 +0000802#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000803 T2 = saved_T2;
bellard34751872005-07-02 14:31:34 +0000804#endif
bellard7d132992003-03-06 23:23:54 +0000805 env = saved_env;
bellard6a00d602005-11-21 23:25:50 +0000806 /* fail safe : never use cpu_single_env outside cpu_exec() */
807 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000808 return ret;
809}
bellard6dbad632003-03-16 18:05:05 +0000810
bellardfbf9eeb2004-04-25 21:21:33 +0000811/* must only be called from the generated code as an exception can be
812 generated */
813void tb_invalidate_page_range(target_ulong start, target_ulong end)
814{
bellarddc5d0b32004-06-22 18:43:30 +0000815 /* XXX: cannot enable it yet because it yields to MMU exception
816 where NIP != read address on PowerPC */
817#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000818 target_ulong phys_addr;
819 phys_addr = get_phys_addr_code(env, start);
820 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000821#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000822}
823
bellard1a18c712003-10-30 01:07:51 +0000824#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000825
bellard6dbad632003-03-16 18:05:05 +0000826void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
827{
828 CPUX86State *saved_env;
829
830 saved_env = env;
831 env = s;
bellarda412ac52003-07-26 18:01:40 +0000832 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000833 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000834 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000835 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000836 } else {
bellardb453b702004-01-04 15:45:21 +0000837 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000838 }
bellard6dbad632003-03-16 18:05:05 +0000839 env = saved_env;
840}
bellard9de5e442003-03-23 16:49:39 +0000841
bellardd0a1ffc2003-05-29 20:04:28 +0000842void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
843{
844 CPUX86State *saved_env;
845
846 saved_env = env;
847 env = s;
848
bellardc27004e2005-01-03 23:35:10 +0000849 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000850
851 env = saved_env;
852}
853
854void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
855{
856 CPUX86State *saved_env;
857
858 saved_env = env;
859 env = s;
860
bellardc27004e2005-01-03 23:35:10 +0000861 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000862
863 env = saved_env;
864}
865
bellarde4533c72003-06-15 19:51:39 +0000866#endif /* TARGET_I386 */
867
bellard67b915a2004-03-31 23:37:16 +0000868#if !defined(CONFIG_SOFTMMU)
869
bellard3fb2ded2003-06-24 13:22:59 +0000870#if defined(TARGET_I386)
871
bellardb56dad12003-05-08 15:38:04 +0000872/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000873 the effective address of the memory exception. 'is_write' is 1 if a
874 write caused the exception and otherwise 0'. 'old_set' is the
875 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000876static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000877 int is_write, sigset_t *old_set,
878 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000879{
bellarda513fe12003-05-27 23:29:48 +0000880 TranslationBlock *tb;
881 int ret;
bellard68a79312003-06-30 13:12:32 +0000882
bellard83479e72003-06-25 16:12:37 +0000883 if (cpu_single_env)
884 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000885#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000886 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
887 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000888#endif
bellard25eb4482003-05-14 21:50:54 +0000889 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000890 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000891 return 1;
892 }
bellardfbf9eeb2004-04-25 21:21:33 +0000893
bellard3fb2ded2003-06-24 13:22:59 +0000894 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000895 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
896 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000897 if (ret < 0)
898 return 0; /* not an MMU fault */
899 if (ret == 0)
900 return 1; /* the MMU fault was handled without causing real CPU fault */
901 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000902 tb = tb_find_pc(pc);
903 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000904 /* the PC is inside the translated code. It means that we have
905 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000906 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000907 }
bellard4cbf74b2003-08-10 21:48:43 +0000908 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000909#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000910 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
911 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000912#endif
bellard4cbf74b2003-08-10 21:48:43 +0000913 /* we restore the process signal mask as the sigreturn should
914 do it (XXX: use sigsetjmp) */
915 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000916 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000917 } else {
918 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000919 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000920 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000921 }
bellard3fb2ded2003-06-24 13:22:59 +0000922 /* never comes here */
923 return 1;
924}
925
bellarde4533c72003-06-15 19:51:39 +0000926#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000927static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000928 int is_write, sigset_t *old_set,
929 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000930{
bellard68016c62005-02-07 23:12:27 +0000931 TranslationBlock *tb;
932 int ret;
933
934 if (cpu_single_env)
935 env = cpu_single_env; /* XXX: find a correct solution for multithread */
936#if defined(DEBUG_SIGNAL)
937 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
938 pc, address, is_write, *(unsigned long *)old_set);
939#endif
bellard9f0777e2005-02-02 20:42:01 +0000940 /* XXX: locking issue */
941 if (is_write && page_unprotect(address, pc, puc)) {
942 return 1;
943 }
bellard68016c62005-02-07 23:12:27 +0000944 /* see if it is an MMU fault */
945 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
946 if (ret < 0)
947 return 0; /* not an MMU fault */
948 if (ret == 0)
949 return 1; /* the MMU fault was handled without causing real CPU fault */
950 /* now we have a real cpu fault */
951 tb = tb_find_pc(pc);
952 if (tb) {
953 /* the PC is inside the translated code. It means that we have
954 a virtual CPU fault */
955 cpu_restore_state(tb, env, pc, puc);
956 }
957 /* we restore the process signal mask as the sigreturn should
958 do it (XXX: use sigsetjmp) */
959 sigprocmask(SIG_SETMASK, old_set, NULL);
960 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000961}
bellard93ac68b2003-09-30 20:57:29 +0000962#elif defined(TARGET_SPARC)
963static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000964 int is_write, sigset_t *old_set,
965 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000966{
bellard68016c62005-02-07 23:12:27 +0000967 TranslationBlock *tb;
968 int ret;
969
970 if (cpu_single_env)
971 env = cpu_single_env; /* XXX: find a correct solution for multithread */
972#if defined(DEBUG_SIGNAL)
973 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
974 pc, address, is_write, *(unsigned long *)old_set);
975#endif
bellardb453b702004-01-04 15:45:21 +0000976 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000977 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000978 return 1;
979 }
bellard68016c62005-02-07 23:12:27 +0000980 /* see if it is an MMU fault */
981 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
982 if (ret < 0)
983 return 0; /* not an MMU fault */
984 if (ret == 0)
985 return 1; /* the MMU fault was handled without causing real CPU fault */
986 /* now we have a real cpu fault */
987 tb = tb_find_pc(pc);
988 if (tb) {
989 /* the PC is inside the translated code. It means that we have
990 a virtual CPU fault */
991 cpu_restore_state(tb, env, pc, puc);
992 }
993 /* we restore the process signal mask as the sigreturn should
994 do it (XXX: use sigsetjmp) */
995 sigprocmask(SIG_SETMASK, old_set, NULL);
996 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000997}
bellard67867302003-11-23 17:05:30 +0000998#elif defined (TARGET_PPC)
999static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +00001000 int is_write, sigset_t *old_set,
1001 void *puc)
bellard67867302003-11-23 17:05:30 +00001002{
1003 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +00001004 int ret;
bellard67867302003-11-23 17:05:30 +00001005
bellard67867302003-11-23 17:05:30 +00001006 if (cpu_single_env)
1007 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +00001008#if defined(DEBUG_SIGNAL)
1009 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1010 pc, address, is_write, *(unsigned long *)old_set);
1011#endif
1012 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +00001013 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +00001014 return 1;
1015 }
1016
bellardce097762004-01-04 23:53:18 +00001017 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +00001018 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +00001019 if (ret < 0)
1020 return 0; /* not an MMU fault */
1021 if (ret == 0)
1022 return 1; /* the MMU fault was handled without causing real CPU fault */
1023
bellard67867302003-11-23 17:05:30 +00001024 /* now we have a real cpu fault */
1025 tb = tb_find_pc(pc);
1026 if (tb) {
1027 /* the PC is inside the translated code. It means that we have
1028 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001029 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001030 }
bellardce097762004-01-04 23:53:18 +00001031 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001032#if 0
bellardce097762004-01-04 23:53:18 +00001033 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1034 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001035#endif
1036 /* we restore the process signal mask as the sigreturn should
1037 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001038 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001039 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001040 } else {
1041 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001042 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001043 }
bellard67867302003-11-23 17:05:30 +00001044 /* never comes here */
1045 return 1;
1046}
bellard6af0bf92005-07-02 14:58:51 +00001047
1048#elif defined (TARGET_MIPS)
1049static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1050 int is_write, sigset_t *old_set,
1051 void *puc)
1052{
1053 TranslationBlock *tb;
1054 int ret;
1055
1056 if (cpu_single_env)
1057 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1058#if defined(DEBUG_SIGNAL)
1059 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1060 pc, address, is_write, *(unsigned long *)old_set);
1061#endif
1062 /* XXX: locking issue */
1063 if (is_write && page_unprotect(address, pc, puc)) {
1064 return 1;
1065 }
1066
1067 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001068 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001069 if (ret < 0)
1070 return 0; /* not an MMU fault */
1071 if (ret == 0)
1072 return 1; /* the MMU fault was handled without causing real CPU fault */
1073
1074 /* now we have a real cpu fault */
1075 tb = tb_find_pc(pc);
1076 if (tb) {
1077 /* the PC is inside the translated code. It means that we have
1078 a virtual CPU fault */
1079 cpu_restore_state(tb, env, pc, puc);
1080 }
1081 if (ret == 1) {
1082#if 0
1083 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1084 env->nip, env->error_code, tb);
1085#endif
1086 /* we restore the process signal mask as the sigreturn should
1087 do it (XXX: use sigsetjmp) */
1088 sigprocmask(SIG_SETMASK, old_set, NULL);
1089 do_raise_exception_err(env->exception_index, env->error_code);
1090 } else {
1091 /* activate soft MMU for this block */
1092 cpu_resume_from_signal(env, puc);
1093 }
1094 /* never comes here */
1095 return 1;
1096}
1097
bellarde4533c72003-06-15 19:51:39 +00001098#else
1099#error unsupported target CPU
1100#endif
bellard9de5e442003-03-23 16:49:39 +00001101
bellard2b413142003-05-14 23:01:10 +00001102#if defined(__i386__)
1103
bellardbf3e8bf2004-02-16 21:58:54 +00001104#if defined(USE_CODE_COPY)
1105static void cpu_send_trap(unsigned long pc, int trap,
1106 struct ucontext *uc)
1107{
1108 TranslationBlock *tb;
1109
1110 if (cpu_single_env)
1111 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1112 /* now we have a real cpu fault */
1113 tb = tb_find_pc(pc);
1114 if (tb) {
1115 /* the PC is inside the translated code. It means that we have
1116 a virtual CPU fault */
1117 cpu_restore_state(tb, env, pc, uc);
1118 }
1119 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1120 raise_exception_err(trap, env->error_code);
1121}
1122#endif
1123
bellarde4533c72003-06-15 19:51:39 +00001124int cpu_signal_handler(int host_signum, struct siginfo *info,
1125 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001126{
bellard9de5e442003-03-23 16:49:39 +00001127 struct ucontext *uc = puc;
1128 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001129 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001130
bellardd691f662003-03-24 21:58:34 +00001131#ifndef REG_EIP
1132/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001133#define REG_EIP EIP
1134#define REG_ERR ERR
1135#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001136#endif
bellardfc2b4c42003-03-29 16:52:44 +00001137 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +00001138 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
1139#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1140 if (trapno == 0x00 || trapno == 0x05) {
1141 /* send division by zero or bound exception */
1142 cpu_send_trap(pc, trapno, uc);
1143 return 1;
1144 } else
1145#endif
1146 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1147 trapno == 0xe ?
1148 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1149 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001150}
1151
bellardbc51c5c2004-03-17 23:46:04 +00001152#elif defined(__x86_64__)
1153
1154int cpu_signal_handler(int host_signum, struct siginfo *info,
1155 void *puc)
1156{
1157 struct ucontext *uc = puc;
1158 unsigned long pc;
1159
1160 pc = uc->uc_mcontext.gregs[REG_RIP];
1161 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1162 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1163 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1164 &uc->uc_sigmask, puc);
1165}
1166
bellard83fb7ad2004-07-05 21:25:26 +00001167#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001168
bellard83fb7ad2004-07-05 21:25:26 +00001169/***********************************************************************
1170 * signal context platform-specific definitions
1171 * From Wine
1172 */
1173#ifdef linux
1174/* All Registers access - only for local access */
1175# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1176/* Gpr Registers access */
1177# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1178# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1179# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1180# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1181# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1182# define LR_sig(context) REG_sig(link, context) /* Link register */
1183# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1184/* Float Registers access */
1185# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1186# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1187/* Exception Registers access */
1188# define DAR_sig(context) REG_sig(dar, context)
1189# define DSISR_sig(context) REG_sig(dsisr, context)
1190# define TRAP_sig(context) REG_sig(trap, context)
1191#endif /* linux */
1192
1193#ifdef __APPLE__
1194# include <sys/ucontext.h>
1195typedef struct ucontext SIGCONTEXT;
1196/* All Registers access - only for local access */
1197# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1198# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1199# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1200# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1201/* Gpr Registers access */
1202# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1203# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1204# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1205# define CTR_sig(context) REG_sig(ctr, context)
1206# define XER_sig(context) REG_sig(xer, context) /* Link register */
1207# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1208# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1209/* Float Registers access */
1210# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1211# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1212/* Exception Registers access */
1213# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1214# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1215# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1216#endif /* __APPLE__ */
1217
bellardd1d9f422004-07-14 17:20:55 +00001218int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +00001219 void *puc)
bellard2b413142003-05-14 23:01:10 +00001220{
bellard25eb4482003-05-14 21:50:54 +00001221 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001222 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001223 int is_write;
1224
bellard83fb7ad2004-07-05 21:25:26 +00001225 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001226 is_write = 0;
1227#if 0
1228 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001229 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001230 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001231#else
bellard83fb7ad2004-07-05 21:25:26 +00001232 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001233 is_write = 1;
1234#endif
1235 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001236 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001237}
bellard2b413142003-05-14 23:01:10 +00001238
bellard2f87c602003-06-02 20:38:09 +00001239#elif defined(__alpha__)
1240
bellarde4533c72003-06-15 19:51:39 +00001241int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001242 void *puc)
1243{
1244 struct ucontext *uc = puc;
1245 uint32_t *pc = uc->uc_mcontext.sc_pc;
1246 uint32_t insn = *pc;
1247 int is_write = 0;
1248
bellard8c6939c2003-06-09 15:28:00 +00001249 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001250 switch (insn >> 26) {
1251 case 0x0d: // stw
1252 case 0x0e: // stb
1253 case 0x0f: // stq_u
1254 case 0x24: // stf
1255 case 0x25: // stg
1256 case 0x26: // sts
1257 case 0x27: // stt
1258 case 0x2c: // stl
1259 case 0x2d: // stq
1260 case 0x2e: // stl_c
1261 case 0x2f: // stq_c
1262 is_write = 1;
1263 }
1264
1265 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001266 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001267}
bellard8c6939c2003-06-09 15:28:00 +00001268#elif defined(__sparc__)
1269
bellarde4533c72003-06-15 19:51:39 +00001270int cpu_signal_handler(int host_signum, struct siginfo *info,
1271 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001272{
1273 uint32_t *regs = (uint32_t *)(info + 1);
1274 void *sigmask = (regs + 20);
1275 unsigned long pc;
1276 int is_write;
1277 uint32_t insn;
1278
1279 /* XXX: is there a standard glibc define ? */
1280 pc = regs[1];
1281 /* XXX: need kernel patch to get write flag faster */
1282 is_write = 0;
1283 insn = *(uint32_t *)pc;
1284 if ((insn >> 30) == 3) {
1285 switch((insn >> 19) & 0x3f) {
1286 case 0x05: // stb
1287 case 0x06: // sth
1288 case 0x04: // st
1289 case 0x07: // std
1290 case 0x24: // stf
1291 case 0x27: // stdf
1292 case 0x25: // stfsr
1293 is_write = 1;
1294 break;
1295 }
1296 }
1297 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001298 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001299}
1300
1301#elif defined(__arm__)
1302
bellarde4533c72003-06-15 19:51:39 +00001303int cpu_signal_handler(int host_signum, struct siginfo *info,
1304 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001305{
1306 struct ucontext *uc = puc;
1307 unsigned long pc;
1308 int is_write;
1309
1310 pc = uc->uc_mcontext.gregs[R15];
1311 /* XXX: compute is_write */
1312 is_write = 0;
1313 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1314 is_write,
1315 &uc->uc_sigmask);
1316}
1317
bellard38e584a2003-08-10 22:14:22 +00001318#elif defined(__mc68000)
1319
1320int cpu_signal_handler(int host_signum, struct siginfo *info,
1321 void *puc)
1322{
1323 struct ucontext *uc = puc;
1324 unsigned long pc;
1325 int is_write;
1326
1327 pc = uc->uc_mcontext.gregs[16];
1328 /* XXX: compute is_write */
1329 is_write = 0;
1330 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1331 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001332 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001333}
1334
bellardb8076a72005-04-07 22:20:31 +00001335#elif defined(__ia64)
1336
1337#ifndef __ISR_VALID
1338 /* This ought to be in <bits/siginfo.h>... */
1339# define __ISR_VALID 1
1340# define si_flags _sifields._sigfault._si_pad0
1341#endif
1342
1343int cpu_signal_handler(int host_signum, struct siginfo *info, void *puc)
1344{
1345 struct ucontext *uc = puc;
1346 unsigned long ip;
1347 int is_write = 0;
1348
1349 ip = uc->uc_mcontext.sc_ip;
1350 switch (host_signum) {
1351 case SIGILL:
1352 case SIGFPE:
1353 case SIGSEGV:
1354 case SIGBUS:
1355 case SIGTRAP:
1356 if (info->si_code && (info->si_flags & __ISR_VALID))
1357 /* ISR.W (write-access) is bit 33: */
1358 is_write = (info->si_isr >> 33) & 1;
1359 break;
1360
1361 default:
1362 break;
1363 }
1364 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1365 is_write,
1366 &uc->uc_sigmask, puc);
1367}
1368
bellard90cb9492005-07-24 15:11:38 +00001369#elif defined(__s390__)
1370
1371int cpu_signal_handler(int host_signum, struct siginfo *info,
1372 void *puc)
1373{
1374 struct ucontext *uc = puc;
1375 unsigned long pc;
1376 int is_write;
1377
1378 pc = uc->uc_mcontext.psw.addr;
1379 /* XXX: compute is_write */
1380 is_write = 0;
1381 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1382 is_write,
1383 &uc->uc_sigmask, puc);
1384}
1385
bellard2b413142003-05-14 23:01:10 +00001386#else
1387
bellard3fb2ded2003-06-24 13:22:59 +00001388#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001389
1390#endif
bellard67b915a2004-03-31 23:37:16 +00001391
1392#endif /* !defined(CONFIG_SOFTMMU) */