blob: 58737b3a400803b5db9a44bf7614622713788d28 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellarde4533c72003-06-15 19:51:39 +000043void cpu_loop_exit(void)
44{
thsbfed01f2007-06-03 17:44:37 +000045 /* NOTE: the register at this point must be saved by hand because
46 longjmp restore them */
47 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000048 longjmp(env->jmp_env, 1);
49}
thsbfed01f2007-06-03 17:44:37 +000050
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
ths5fafdf22007-09-16 21:08:06 +000058void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000059{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000080 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000081{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000087
bellard8a40a182005-11-20 10:35:40 +000088 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000110 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000138
bellard8a40a182005-11-20 10:35:40 +0000139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000158 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000166 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000167 cs_base = env->segs[R_CS].base;
168 pc = cs_base + env->eip;
169#elif defined(TARGET_ARM)
170 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000171 | (env->vfp.vec_stride << 4);
172 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
173 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000174 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
175 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000176 cs_base = 0;
177 pc = env->regs[15];
178#elif defined(TARGET_SPARC)
179#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000180 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
181 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
182 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000183#else
bellarda80dde02006-06-26 19:53:29 +0000184 // FPU enable . MMU enabled . MMU no-fault . Supervisor
185 flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
186 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000187#endif
188 cs_base = env->npc;
189 pc = env->pc;
190#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000191 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000192 cs_base = 0;
193 pc = env->nip;
194#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000195 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000196 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000197 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000198#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000199 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
200 | (env->sr & SR_S) /* Bit 13 */
201 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000202 cs_base = 0;
203 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000204#elif defined(TARGET_SH4)
205 flags = env->sr & (SR_MD | SR_RB);
206 cs_base = 0; /* XXXXX */
207 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000208#elif defined(TARGET_ALPHA)
209 flags = env->ps;
210 cs_base = 0;
211 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000212#else
213#error unsupported CPU
214#endif
215 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
216 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
217 tb->flags != flags, 0)) {
218 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000219 /* Note: we do it here to avoid a gcc bug on Mac OS X when
220 doing it in tb_find_slow */
221 if (tb_invalidated_flag) {
222 /* as some TB could have been invalidated because
223 of memory exceptions while generating the code, we
224 must recompute the hash index here */
225 T0 = 0;
226 }
bellard8a40a182005-11-20 10:35:40 +0000227 }
228 return tb;
229}
230
231
bellard7d132992003-03-06 23:23:54 +0000232/* main execution loop */
233
bellarde4533c72003-06-15 19:51:39 +0000234int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000235{
pbrook1057eaa2007-02-04 13:37:44 +0000236#define DECLARE_HOST_REGS 1
237#include "hostregs_helper.h"
238#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000239#if defined(reg_REGWPTR)
240 uint32_t *saved_regwptr;
241#endif
242#endif
bellardfdbb4692006-06-14 17:32:25 +0000243#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000244 int saved_i7;
245 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000246#endif
bellard8a40a182005-11-20 10:35:40 +0000247 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000248 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000249 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000250 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000251
thsbfed01f2007-06-03 17:44:37 +0000252 if (cpu_halted(env1) == EXCP_HALTED)
253 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000254
ths5fafdf22007-09-16 21:08:06 +0000255 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000256
bellard7d132992003-03-06 23:23:54 +0000257 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000258#define SAVE_HOST_REGS 1
259#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000260 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000261#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000262 /* we also save i7 because longjmp may not restore it */
263 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
264#endif
265
bellard0d1a29f2004-10-12 22:01:28 +0000266 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000267#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000268 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000269 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
270 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000271 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000272 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000273#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000274#if defined(reg_REGWPTR)
275 saved_regwptr = REGWPTR;
276#endif
pbrooke6e59062006-10-22 00:18:54 +0000277#elif defined(TARGET_M68K)
278 env->cc_op = CC_OP_FLAGS;
279 env->cc_dest = env->sr & 0xf;
280 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000281#elif defined(TARGET_ALPHA)
282#elif defined(TARGET_ARM)
283#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000284#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000285#elif defined(TARGET_SH4)
286 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000287#else
288#error unsupported target CPU
289#endif
bellard3fb2ded2003-06-24 13:22:59 +0000290 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000291
bellard7d132992003-03-06 23:23:54 +0000292 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000293 for(;;) {
294 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000295 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000296 /* if an exception is pending, we execute it here */
297 if (env->exception_index >= 0) {
298 if (env->exception_index >= EXCP_INTERRUPT) {
299 /* exit request from the cpu execution loop */
300 ret = env->exception_index;
301 break;
302 } else if (env->user_mode_only) {
303 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000304 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000305 loop */
bellard83479e72003-06-25 16:12:37 +0000306#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000307 do_interrupt_user(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000310 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000311#endif
bellard3fb2ded2003-06-24 13:22:59 +0000312 ret = env->exception_index;
313 break;
314 } else {
bellard83479e72003-06-25 16:12:37 +0000315#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000316 /* simulate a real cpu exception. On i386, it can
317 trigger new exceptions, but we do not handle
318 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000319 do_interrupt(env->exception_index,
320 env->exception_is_int,
321 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000322 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000323 /* successfully delivered */
324 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000325#elif defined(TARGET_PPC)
326 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000327#elif defined(TARGET_MIPS)
328 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000329#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000330 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000331#elif defined(TARGET_ARM)
332 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000333#elif defined(TARGET_SH4)
334 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000335#elif defined(TARGET_ALPHA)
336 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000337#elif defined(TARGET_M68K)
338 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000339#endif
bellard3fb2ded2003-06-24 13:22:59 +0000340 }
341 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000342 }
bellard9df217a2005-02-10 22:05:51 +0000343#ifdef USE_KQEMU
344 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
345 int ret;
346 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
347 ret = kqemu_cpu_exec(env);
348 /* put eflags in CPU temporary format */
349 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
350 DF = 1 - (2 * ((env->eflags >> 10) & 1));
351 CC_OP = CC_OP_EFLAGS;
352 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
353 if (ret == 1) {
354 /* exception */
355 longjmp(env->jmp_env, 1);
356 } else if (ret == 2) {
357 /* softmmu execution needed */
358 } else {
359 if (env->interrupt_request != 0) {
360 /* hardware interrupt will be executed just after */
361 } else {
362 /* otherwise, we restart */
363 longjmp(env->jmp_env, 1);
364 }
365 }
bellard9de5e442003-03-23 16:49:39 +0000366 }
bellard9df217a2005-02-10 22:05:51 +0000367#endif
368
bellard3fb2ded2003-06-24 13:22:59 +0000369 T0 = 0; /* force lookup of first TB */
370 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000371#if defined(__sparc__) && !defined(HOST_SOLARIS)
ths5fafdf22007-09-16 21:08:06 +0000372 /* g1 can be modified by some libc? functions */
bellard3fb2ded2003-06-24 13:22:59 +0000373 tmp_T0 = T0;
ths3b46e622007-09-17 08:09:54 +0000374#endif
bellard68a79312003-06-30 13:12:32 +0000375 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000376 if (__builtin_expect(interrupt_request, 0)
377#if defined(TARGET_I386)
378 && env->hflags & HF_GIF_MASK
379#endif
380 ) {
pbrook6658ffb2007-03-16 23:58:11 +0000381 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
382 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
383 env->exception_index = EXCP_DEBUG;
384 cpu_loop_exit();
385 }
balroga90b7312007-05-01 01:28:01 +0000386#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
387 defined(TARGET_PPC) || defined(TARGET_ALPHA)
388 if (interrupt_request & CPU_INTERRUPT_HALT) {
389 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
390 env->halted = 1;
391 env->exception_index = EXCP_HLT;
392 cpu_loop_exit();
393 }
394#endif
bellard68a79312003-06-30 13:12:32 +0000395#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000396 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
397 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000398 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000399 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
400 do_smm_enter();
401#if defined(__sparc__) && !defined(HOST_SOLARIS)
402 tmp_T0 = 0;
403#else
404 T0 = 0;
405#endif
406 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000407 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000408 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000409 int intno;
ths0573fbf2007-09-23 15:28:04 +0000410 svm_check_intercept(SVM_EXIT_INTR);
bellardfbf9eeb2004-04-25 21:21:33 +0000411 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000412 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000413 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000414 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
415 }
bellardd05e66d2003-08-20 21:34:35 +0000416 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000417 /* ensure that no TB jump will be modified as
418 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000419#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000420 tmp_T0 = 0;
421#else
422 T0 = 0;
423#endif
ths0573fbf2007-09-23 15:28:04 +0000424#if !defined(CONFIG_USER_ONLY)
425 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
426 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
427 int intno;
428 /* FIXME: this should respect TPR */
429 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
430 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
431 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
432 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
433 if (loglevel & CPU_LOG_TB_IN_ASM)
434 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
435 do_interrupt(intno, 0, 0, -1, 1);
436#if defined(__sparc__) && !defined(HOST_SOLARIS)
437 tmp_T0 = 0;
438#else
439 T0 = 0;
440#endif
441#endif
bellard68a79312003-06-30 13:12:32 +0000442 }
bellardce097762004-01-04 23:53:18 +0000443#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000444#if 0
445 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
446 cpu_ppc_reset(env);
447 }
448#endif
j_mayer47103572007-03-30 09:38:04 +0000449 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000450 ppc_hw_interrupt(env);
451 if (env->pending_interrupts == 0)
452 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000453#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000454 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000455#else
j_mayere9df0142007-04-09 22:45:36 +0000456 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000457#endif
bellardce097762004-01-04 23:53:18 +0000458 }
bellard6af0bf92005-07-02 14:58:51 +0000459#elif defined(TARGET_MIPS)
460 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000461 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000462 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000463 !(env->CP0_Status & (1 << CP0St_EXL)) &&
464 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000465 !(env->hflags & MIPS_HFLAG_DM)) {
466 /* Raise it */
467 env->exception_index = EXCP_EXT_INTERRUPT;
468 env->error_code = 0;
469 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000470#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000471 tmp_T0 = 0;
472#else
473 T0 = 0;
474#endif
bellard6af0bf92005-07-02 14:58:51 +0000475 }
bellarde95c8d52004-09-30 22:22:08 +0000476#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000477 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
478 (env->psret != 0)) {
479 int pil = env->interrupt_index & 15;
480 int type = env->interrupt_index & 0xf0;
481
482 if (((type == TT_EXTINT) &&
483 (pil == 15 || pil > env->psrpil)) ||
484 type != TT_EXTINT) {
485 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
486 do_interrupt(env->interrupt_index);
487 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000488#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
489 cpu_check_irqs(env);
490#endif
bellardfdbb4692006-06-14 17:32:25 +0000491#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000492 tmp_T0 = 0;
493#else
494 T0 = 0;
495#endif
bellard66321a12005-04-06 20:47:48 +0000496 }
bellarde95c8d52004-09-30 22:22:08 +0000497 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
498 //do_interrupt(0, 0, 0, 0, 0);
499 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000500 }
bellardb5ff1b32005-11-26 10:38:39 +0000501#elif defined(TARGET_ARM)
502 if (interrupt_request & CPU_INTERRUPT_FIQ
503 && !(env->uncached_cpsr & CPSR_F)) {
504 env->exception_index = EXCP_FIQ;
505 do_interrupt(env);
506 }
507 if (interrupt_request & CPU_INTERRUPT_HARD
508 && !(env->uncached_cpsr & CPSR_I)) {
509 env->exception_index = EXCP_IRQ;
510 do_interrupt(env);
511 }
bellardfdf9b3e2006-04-27 21:07:38 +0000512#elif defined(TARGET_SH4)
513 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000514#elif defined(TARGET_ALPHA)
515 if (interrupt_request & CPU_INTERRUPT_HARD) {
516 do_interrupt(env);
517 }
pbrook06338792007-05-23 19:58:11 +0000518#elif defined(TARGET_M68K)
519 if (interrupt_request & CPU_INTERRUPT_HARD
520 && ((env->sr & SR_I) >> SR_I_SHIFT)
521 < env->pending_level) {
522 /* Real hardware gets the interrupt vector via an
523 IACK cycle at this point. Current emulated
524 hardware doesn't rely on this, so we
525 provide/save the vector when the interrupt is
526 first signalled. */
527 env->exception_index = env->pending_vector;
528 do_interrupt(1);
529 }
bellard68a79312003-06-30 13:12:32 +0000530#endif
bellard9d050952006-05-22 22:03:52 +0000531 /* Don't use the cached interupt_request value,
532 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000533 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000534 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
535 /* ensure that no TB jump will be modified as
536 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000537#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000538 tmp_T0 = 0;
539#else
540 T0 = 0;
541#endif
542 }
bellard68a79312003-06-30 13:12:32 +0000543 if (interrupt_request & CPU_INTERRUPT_EXIT) {
544 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
545 env->exception_index = EXCP_INTERRUPT;
546 cpu_loop_exit();
547 }
bellard3fb2ded2003-06-24 13:22:59 +0000548 }
549#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000550 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000551 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000552 regs_to_env();
553#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000554 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000555 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000556 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000557#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000558 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000559#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000560 REGWPTR = env->regbase + (env->cwp * 16);
561 env->regwptr = REGWPTR;
562 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000563#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000564 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000565#elif defined(TARGET_M68K)
566 cpu_m68k_flush_flags(env, env->cc_op);
567 env->cc_op = CC_OP_FLAGS;
568 env->sr = (env->sr & 0xffe0)
569 | env->cc_dest | (env->cc_x << 4);
570 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000571#elif defined(TARGET_MIPS)
572 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000573#elif defined(TARGET_SH4)
574 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000575#elif defined(TARGET_ALPHA)
576 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000577#else
ths5fafdf22007-09-16 21:08:06 +0000578#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000579#endif
bellard3fb2ded2003-06-24 13:22:59 +0000580 }
bellard7d132992003-03-06 23:23:54 +0000581#endif
bellard8a40a182005-11-20 10:35:40 +0000582 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000583#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000584 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000585 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
586 (long)tb->tc_ptr, tb->pc,
587 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000588 }
bellard9d27abd2003-05-10 13:13:54 +0000589#endif
bellardfdbb4692006-06-14 17:32:25 +0000590#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000591 T0 = tmp_T0;
ths3b46e622007-09-17 08:09:54 +0000592#endif
bellard8a40a182005-11-20 10:35:40 +0000593 /* see if we can patch the calling TB. When the TB
594 spans two pages, we cannot safely do a direct
595 jump. */
bellardc27004e2005-01-03 23:35:10 +0000596 {
bellard8a40a182005-11-20 10:35:40 +0000597 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000598#if USE_KQEMU
599 (env->kqemu_enabled != 2) &&
600#endif
bellard8a40a182005-11-20 10:35:40 +0000601 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000602#if defined(TARGET_I386) && defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +0000603 && (tb->cflags & CF_CODE_COPY) ==
bellardbf3e8bf2004-02-16 21:58:54 +0000604 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
605#endif
606 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000607 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000608 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000609#if defined(USE_CODE_COPY)
610 /* propagates the FP use info */
ths5fafdf22007-09-16 21:08:06 +0000611 ((TranslationBlock *)(T0 & ~3))->cflags |=
bellard97eb5b12004-02-25 23:19:55 +0000612 (tb->cflags & CF_FP_USED);
613#endif
bellard3fb2ded2003-06-24 13:22:59 +0000614 spin_unlock(&tb_lock);
615 }
bellardc27004e2005-01-03 23:35:10 +0000616 }
bellard3fb2ded2003-06-24 13:22:59 +0000617 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000618 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000619 /* execute the generated code */
620 gen_func = (void *)tc_ptr;
621#if defined(__sparc__)
622 __asm__ __volatile__("call %0\n\t"
623 "mov %%o7,%%i0"
624 : /* no outputs */
ths5fafdf22007-09-16 21:08:06 +0000625 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000626 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000627 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000628 "l0", "l1", "l2", "l3", "l4", "l5",
629 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000630#elif defined(__arm__)
631 asm volatile ("mov pc, %0\n\t"
632 ".global exec_loop\n\t"
633 "exec_loop:\n\t"
634 : /* no outputs */
635 : "r" (gen_func)
636 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000637#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
638{
639 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000640 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
641 save_native_fp_state(env);
642 }
bellardbf3e8bf2004-02-16 21:58:54 +0000643 gen_func();
644 } else {
bellard97eb5b12004-02-25 23:19:55 +0000645 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
646 restore_native_fp_state(env);
647 }
bellardbf3e8bf2004-02-16 21:58:54 +0000648 /* we work with native eflags */
649 CC_SRC = cc_table[CC_OP].compute_all();
650 CC_OP = CC_OP_EFLAGS;
651 asm(".globl exec_loop\n"
652 "\n"
653 "debug1:\n"
654 " pushl %%ebp\n"
655 " fs movl %10, %9\n"
656 " fs movl %11, %%eax\n"
657 " andl $0x400, %%eax\n"
658 " fs orl %8, %%eax\n"
659 " pushl %%eax\n"
660 " popf\n"
661 " fs movl %%esp, %12\n"
662 " fs movl %0, %%eax\n"
663 " fs movl %1, %%ecx\n"
664 " fs movl %2, %%edx\n"
665 " fs movl %3, %%ebx\n"
666 " fs movl %4, %%esp\n"
667 " fs movl %5, %%ebp\n"
668 " fs movl %6, %%esi\n"
669 " fs movl %7, %%edi\n"
670 " fs jmp *%9\n"
671 "exec_loop:\n"
672 " fs movl %%esp, %4\n"
673 " fs movl %12, %%esp\n"
674 " fs movl %%eax, %0\n"
675 " fs movl %%ecx, %1\n"
676 " fs movl %%edx, %2\n"
677 " fs movl %%ebx, %3\n"
678 " fs movl %%ebp, %5\n"
679 " fs movl %%esi, %6\n"
680 " fs movl %%edi, %7\n"
681 " pushf\n"
682 " popl %%eax\n"
683 " movl %%eax, %%ecx\n"
684 " andl $0x400, %%ecx\n"
685 " shrl $9, %%ecx\n"
686 " andl $0x8d5, %%eax\n"
687 " fs movl %%eax, %8\n"
688 " movl $1, %%eax\n"
689 " subl %%ecx, %%eax\n"
690 " fs movl %%eax, %11\n"
691 " fs movl %9, %%ebx\n" /* get T0 value */
692 " popl %%ebp\n"
693 :
694 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
695 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
696 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
697 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
698 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
699 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
700 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
701 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
702 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
703 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
704 "a" (gen_func),
705 "m" (*(uint8_t *)offsetof(CPUState, df)),
706 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
707 : "%ecx", "%edx"
708 );
709 }
710}
bellardb8076a72005-04-07 22:20:31 +0000711#elif defined(__ia64)
712 struct fptr {
713 void *ip;
714 void *gp;
715 } fp;
716
717 fp.ip = tc_ptr;
718 fp.gp = code_gen_buffer + 2 * (1 << 20);
719 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000720#else
721 gen_func();
722#endif
bellard83479e72003-06-25 16:12:37 +0000723 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000724 /* reset soft MMU for next block (it can currently
725 only be set by a memory fault) */
726#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000727 if (env->hflags & HF_SOFTMMU_MASK) {
728 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000729 /* do not allow linking to another block */
730 T0 = 0;
731 }
732#endif
bellardf32fc642006-02-08 22:43:39 +0000733#if defined(USE_KQEMU)
734#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
735 if (kqemu_is_ok(env) &&
736 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
737 cpu_loop_exit();
738 }
739#endif
ths50a518e2007-06-03 18:52:15 +0000740 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000741 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000742 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000743 }
bellard3fb2ded2003-06-24 13:22:59 +0000744 } /* for(;;) */
745
bellard7d132992003-03-06 23:23:54 +0000746
bellarde4533c72003-06-15 19:51:39 +0000747#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000748#if defined(USE_CODE_COPY)
749 if (env->native_fp_regs) {
750 save_native_fp_state(env);
751 }
752#endif
bellard9de5e442003-03-23 16:49:39 +0000753 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000754 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000755#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000756 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000757#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000758#if defined(reg_REGWPTR)
759 REGWPTR = saved_regwptr;
760#endif
bellard67867302003-11-23 17:05:30 +0000761#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000762#elif defined(TARGET_M68K)
763 cpu_m68k_flush_flags(env, env->cc_op);
764 env->cc_op = CC_OP_FLAGS;
765 env->sr = (env->sr & 0xffe0)
766 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000767#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000768#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000769#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000770 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000771#else
772#error unsupported target CPU
773#endif
pbrook1057eaa2007-02-04 13:37:44 +0000774
775 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000776#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000777 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
778#endif
pbrook1057eaa2007-02-04 13:37:44 +0000779#include "hostregs_helper.h"
780
bellard6a00d602005-11-21 23:25:50 +0000781 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000782 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000783 return ret;
784}
bellard6dbad632003-03-16 18:05:05 +0000785
bellardfbf9eeb2004-04-25 21:21:33 +0000786/* must only be called from the generated code as an exception can be
787 generated */
788void tb_invalidate_page_range(target_ulong start, target_ulong end)
789{
bellarddc5d0b32004-06-22 18:43:30 +0000790 /* XXX: cannot enable it yet because it yields to MMU exception
791 where NIP != read address on PowerPC */
792#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000793 target_ulong phys_addr;
794 phys_addr = get_phys_addr_code(env, start);
795 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000796#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000797}
798
bellard1a18c712003-10-30 01:07:51 +0000799#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000800
bellard6dbad632003-03-16 18:05:05 +0000801void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
802{
803 CPUX86State *saved_env;
804
805 saved_env = env;
806 env = s;
bellarda412ac52003-07-26 18:01:40 +0000807 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000808 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000809 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000810 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000811 } else {
bellardb453b702004-01-04 15:45:21 +0000812 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000813 }
bellard6dbad632003-03-16 18:05:05 +0000814 env = saved_env;
815}
bellard9de5e442003-03-23 16:49:39 +0000816
bellardd0a1ffc2003-05-29 20:04:28 +0000817void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
818{
819 CPUX86State *saved_env;
820
821 saved_env = env;
822 env = s;
ths3b46e622007-09-17 08:09:54 +0000823
bellardc27004e2005-01-03 23:35:10 +0000824 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000825
826 env = saved_env;
827}
828
829void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
830{
831 CPUX86State *saved_env;
832
833 saved_env = env;
834 env = s;
ths3b46e622007-09-17 08:09:54 +0000835
bellardc27004e2005-01-03 23:35:10 +0000836 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000837
838 env = saved_env;
839}
840
bellarde4533c72003-06-15 19:51:39 +0000841#endif /* TARGET_I386 */
842
bellard67b915a2004-03-31 23:37:16 +0000843#if !defined(CONFIG_SOFTMMU)
844
bellard3fb2ded2003-06-24 13:22:59 +0000845#if defined(TARGET_I386)
846
bellardb56dad12003-05-08 15:38:04 +0000847/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000848 the effective address of the memory exception. 'is_write' is 1 if a
849 write caused the exception and otherwise 0'. 'old_set' is the
850 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000851static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000852 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000853 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000854{
bellarda513fe12003-05-27 23:29:48 +0000855 TranslationBlock *tb;
856 int ret;
bellard68a79312003-06-30 13:12:32 +0000857
bellard83479e72003-06-25 16:12:37 +0000858 if (cpu_single_env)
859 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000860#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000861 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000862 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000863#endif
bellard25eb4482003-05-14 21:50:54 +0000864 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000865 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000866 return 1;
867 }
bellardfbf9eeb2004-04-25 21:21:33 +0000868
bellard3fb2ded2003-06-24 13:22:59 +0000869 /* see if it is an MMU fault */
ths5fafdf22007-09-16 21:08:06 +0000870 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
bellard93a40ea2003-10-27 21:13:06 +0000871 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000872 if (ret < 0)
873 return 0; /* not an MMU fault */
874 if (ret == 0)
875 return 1; /* the MMU fault was handled without causing real CPU fault */
876 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000877 tb = tb_find_pc(pc);
878 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000879 /* the PC is inside the translated code. It means that we have
880 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000881 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000882 }
bellard4cbf74b2003-08-10 21:48:43 +0000883 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000884#if 0
ths5fafdf22007-09-16 21:08:06 +0000885 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000886 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000887#endif
bellard4cbf74b2003-08-10 21:48:43 +0000888 /* we restore the process signal mask as the sigreturn should
889 do it (XXX: use sigsetjmp) */
890 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000891 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000892 } else {
893 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000894 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000895 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000896 }
bellard3fb2ded2003-06-24 13:22:59 +0000897 /* never comes here */
898 return 1;
899}
900
bellarde4533c72003-06-15 19:51:39 +0000901#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000902static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000903 int is_write, sigset_t *old_set,
904 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000905{
bellard68016c62005-02-07 23:12:27 +0000906 TranslationBlock *tb;
907 int ret;
908
909 if (cpu_single_env)
910 env = cpu_single_env; /* XXX: find a correct solution for multithread */
911#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000912 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000913 pc, address, is_write, *(unsigned long *)old_set);
914#endif
bellard9f0777e2005-02-02 20:42:01 +0000915 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000916 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000917 return 1;
918 }
bellard68016c62005-02-07 23:12:27 +0000919 /* see if it is an MMU fault */
920 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
921 if (ret < 0)
922 return 0; /* not an MMU fault */
923 if (ret == 0)
924 return 1; /* the MMU fault was handled without causing real CPU fault */
925 /* now we have a real cpu fault */
926 tb = tb_find_pc(pc);
927 if (tb) {
928 /* the PC is inside the translated code. It means that we have
929 a virtual CPU fault */
930 cpu_restore_state(tb, env, pc, puc);
931 }
932 /* we restore the process signal mask as the sigreturn should
933 do it (XXX: use sigsetjmp) */
934 sigprocmask(SIG_SETMASK, old_set, NULL);
935 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000936}
bellard93ac68b2003-09-30 20:57:29 +0000937#elif defined(TARGET_SPARC)
938static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000939 int is_write, sigset_t *old_set,
940 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000941{
bellard68016c62005-02-07 23:12:27 +0000942 TranslationBlock *tb;
943 int ret;
944
945 if (cpu_single_env)
946 env = cpu_single_env; /* XXX: find a correct solution for multithread */
947#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000948 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000949 pc, address, is_write, *(unsigned long *)old_set);
950#endif
bellardb453b702004-01-04 15:45:21 +0000951 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000952 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000953 return 1;
954 }
bellard68016c62005-02-07 23:12:27 +0000955 /* see if it is an MMU fault */
956 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
957 if (ret < 0)
958 return 0; /* not an MMU fault */
959 if (ret == 0)
960 return 1; /* the MMU fault was handled without causing real CPU fault */
961 /* now we have a real cpu fault */
962 tb = tb_find_pc(pc);
963 if (tb) {
964 /* the PC is inside the translated code. It means that we have
965 a virtual CPU fault */
966 cpu_restore_state(tb, env, pc, puc);
967 }
968 /* we restore the process signal mask as the sigreturn should
969 do it (XXX: use sigsetjmp) */
970 sigprocmask(SIG_SETMASK, old_set, NULL);
971 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000972}
bellard67867302003-11-23 17:05:30 +0000973#elif defined (TARGET_PPC)
974static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000975 int is_write, sigset_t *old_set,
976 void *puc)
bellard67867302003-11-23 17:05:30 +0000977{
978 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000979 int ret;
ths3b46e622007-09-17 08:09:54 +0000980
bellard67867302003-11-23 17:05:30 +0000981 if (cpu_single_env)
982 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000983#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000984 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000985 pc, address, is_write, *(unsigned long *)old_set);
986#endif
987 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000988 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000989 return 1;
990 }
991
bellardce097762004-01-04 23:53:18 +0000992 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000993 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000994 if (ret < 0)
995 return 0; /* not an MMU fault */
996 if (ret == 0)
997 return 1; /* the MMU fault was handled without causing real CPU fault */
998
bellard67867302003-11-23 17:05:30 +0000999 /* now we have a real cpu fault */
1000 tb = tb_find_pc(pc);
1001 if (tb) {
1002 /* the PC is inside the translated code. It means that we have
1003 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001004 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001005 }
bellardce097762004-01-04 23:53:18 +00001006 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001007#if 0
ths5fafdf22007-09-16 21:08:06 +00001008 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +00001009 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001010#endif
1011 /* we restore the process signal mask as the sigreturn should
1012 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001013 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001014 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001015 } else {
1016 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001017 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001018 }
bellard67867302003-11-23 17:05:30 +00001019 /* never comes here */
1020 return 1;
1021}
bellard6af0bf92005-07-02 14:58:51 +00001022
pbrooke6e59062006-10-22 00:18:54 +00001023#elif defined(TARGET_M68K)
1024static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1025 int is_write, sigset_t *old_set,
1026 void *puc)
1027{
1028 TranslationBlock *tb;
1029 int ret;
1030
1031 if (cpu_single_env)
1032 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1033#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001034 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +00001035 pc, address, is_write, *(unsigned long *)old_set);
1036#endif
1037 /* XXX: locking issue */
1038 if (is_write && page_unprotect(address, pc, puc)) {
1039 return 1;
1040 }
1041 /* see if it is an MMU fault */
1042 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1043 if (ret < 0)
1044 return 0; /* not an MMU fault */
1045 if (ret == 0)
1046 return 1; /* the MMU fault was handled without causing real CPU fault */
1047 /* now we have a real cpu fault */
1048 tb = tb_find_pc(pc);
1049 if (tb) {
1050 /* the PC is inside the translated code. It means that we have
1051 a virtual CPU fault */
1052 cpu_restore_state(tb, env, pc, puc);
1053 }
1054 /* we restore the process signal mask as the sigreturn should
1055 do it (XXX: use sigsetjmp) */
1056 sigprocmask(SIG_SETMASK, old_set, NULL);
1057 cpu_loop_exit();
1058 /* never comes here */
1059 return 1;
1060}
1061
bellard6af0bf92005-07-02 14:58:51 +00001062#elif defined (TARGET_MIPS)
1063static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1064 int is_write, sigset_t *old_set,
1065 void *puc)
1066{
1067 TranslationBlock *tb;
1068 int ret;
ths3b46e622007-09-17 08:09:54 +00001069
bellard6af0bf92005-07-02 14:58:51 +00001070 if (cpu_single_env)
1071 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1072#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001073 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001074 pc, address, is_write, *(unsigned long *)old_set);
1075#endif
1076 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001077 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001078 return 1;
1079 }
1080
1081 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001082 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001083 if (ret < 0)
1084 return 0; /* not an MMU fault */
1085 if (ret == 0)
1086 return 1; /* the MMU fault was handled without causing real CPU fault */
1087
1088 /* now we have a real cpu fault */
1089 tb = tb_find_pc(pc);
1090 if (tb) {
1091 /* the PC is inside the translated code. It means that we have
1092 a virtual CPU fault */
1093 cpu_restore_state(tb, env, pc, puc);
1094 }
1095 if (ret == 1) {
1096#if 0
ths5fafdf22007-09-16 21:08:06 +00001097 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001098 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001099#endif
1100 /* we restore the process signal mask as the sigreturn should
1101 do it (XXX: use sigsetjmp) */
1102 sigprocmask(SIG_SETMASK, old_set, NULL);
1103 do_raise_exception_err(env->exception_index, env->error_code);
1104 } else {
1105 /* activate soft MMU for this block */
1106 cpu_resume_from_signal(env, puc);
1107 }
1108 /* never comes here */
1109 return 1;
1110}
1111
bellardfdf9b3e2006-04-27 21:07:38 +00001112#elif defined (TARGET_SH4)
1113static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1114 int is_write, sigset_t *old_set,
1115 void *puc)
1116{
1117 TranslationBlock *tb;
1118 int ret;
ths3b46e622007-09-17 08:09:54 +00001119
bellardfdf9b3e2006-04-27 21:07:38 +00001120 if (cpu_single_env)
1121 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1122#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001123 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001124 pc, address, is_write, *(unsigned long *)old_set);
1125#endif
1126 /* XXX: locking issue */
1127 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1128 return 1;
1129 }
1130
1131 /* see if it is an MMU fault */
1132 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1133 if (ret < 0)
1134 return 0; /* not an MMU fault */
1135 if (ret == 0)
1136 return 1; /* the MMU fault was handled without causing real CPU fault */
1137
1138 /* now we have a real cpu fault */
1139 tb = tb_find_pc(pc);
1140 if (tb) {
1141 /* the PC is inside the translated code. It means that we have
1142 a virtual CPU fault */
1143 cpu_restore_state(tb, env, pc, puc);
1144 }
bellardfdf9b3e2006-04-27 21:07:38 +00001145#if 0
ths5fafdf22007-09-16 21:08:06 +00001146 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001147 env->nip, env->error_code, tb);
1148#endif
1149 /* we restore the process signal mask as the sigreturn should
1150 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001151 sigprocmask(SIG_SETMASK, old_set, NULL);
1152 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001153 /* never comes here */
1154 return 1;
1155}
j_mayereddf68a2007-04-05 07:22:49 +00001156
1157#elif defined (TARGET_ALPHA)
1158static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1159 int is_write, sigset_t *old_set,
1160 void *puc)
1161{
1162 TranslationBlock *tb;
1163 int ret;
ths3b46e622007-09-17 08:09:54 +00001164
j_mayereddf68a2007-04-05 07:22:49 +00001165 if (cpu_single_env)
1166 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1167#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001168 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001169 pc, address, is_write, *(unsigned long *)old_set);
1170#endif
1171 /* XXX: locking issue */
1172 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1173 return 1;
1174 }
1175
1176 /* see if it is an MMU fault */
1177 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1178 if (ret < 0)
1179 return 0; /* not an MMU fault */
1180 if (ret == 0)
1181 return 1; /* the MMU fault was handled without causing real CPU fault */
1182
1183 /* now we have a real cpu fault */
1184 tb = tb_find_pc(pc);
1185 if (tb) {
1186 /* the PC is inside the translated code. It means that we have
1187 a virtual CPU fault */
1188 cpu_restore_state(tb, env, pc, puc);
1189 }
1190#if 0
ths5fafdf22007-09-16 21:08:06 +00001191 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001192 env->nip, env->error_code, tb);
1193#endif
1194 /* we restore the process signal mask as the sigreturn should
1195 do it (XXX: use sigsetjmp) */
1196 sigprocmask(SIG_SETMASK, old_set, NULL);
1197 cpu_loop_exit();
1198 /* never comes here */
1199 return 1;
1200}
bellarde4533c72003-06-15 19:51:39 +00001201#else
1202#error unsupported target CPU
1203#endif
bellard9de5e442003-03-23 16:49:39 +00001204
bellard2b413142003-05-14 23:01:10 +00001205#if defined(__i386__)
1206
bellardd8ecc0b2007-02-05 21:41:46 +00001207#if defined(__APPLE__)
1208# include <sys/ucontext.h>
1209
1210# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1211# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1212# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1213#else
1214# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1215# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1216# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1217#endif
1218
bellardbf3e8bf2004-02-16 21:58:54 +00001219#if defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +00001220static void cpu_send_trap(unsigned long pc, int trap,
bellardbf3e8bf2004-02-16 21:58:54 +00001221 struct ucontext *uc)
1222{
1223 TranslationBlock *tb;
1224
1225 if (cpu_single_env)
1226 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1227 /* now we have a real cpu fault */
1228 tb = tb_find_pc(pc);
1229 if (tb) {
1230 /* the PC is inside the translated code. It means that we have
1231 a virtual CPU fault */
1232 cpu_restore_state(tb, env, pc, uc);
1233 }
1234 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1235 raise_exception_err(trap, env->error_code);
1236}
1237#endif
1238
ths5fafdf22007-09-16 21:08:06 +00001239int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001240 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001241{
ths5a7b5422007-01-31 12:16:51 +00001242 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001243 struct ucontext *uc = puc;
1244 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001245 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001246
bellardd691f662003-03-24 21:58:34 +00001247#ifndef REG_EIP
1248/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001249#define REG_EIP EIP
1250#define REG_ERR ERR
1251#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001252#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001253 pc = EIP_sig(uc);
1254 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001255#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1256 if (trapno == 0x00 || trapno == 0x05) {
1257 /* send division by zero or bound exception */
1258 cpu_send_trap(pc, trapno, uc);
1259 return 1;
1260 } else
1261#endif
ths5fafdf22007-09-16 21:08:06 +00001262 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1263 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001264 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001265 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001266}
1267
bellardbc51c5c2004-03-17 23:46:04 +00001268#elif defined(__x86_64__)
1269
ths5a7b5422007-01-31 12:16:51 +00001270int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001271 void *puc)
1272{
ths5a7b5422007-01-31 12:16:51 +00001273 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001274 struct ucontext *uc = puc;
1275 unsigned long pc;
1276
1277 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001278 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1279 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001280 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1281 &uc->uc_sigmask, puc);
1282}
1283
bellard83fb7ad2004-07-05 21:25:26 +00001284#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001285
bellard83fb7ad2004-07-05 21:25:26 +00001286/***********************************************************************
1287 * signal context platform-specific definitions
1288 * From Wine
1289 */
1290#ifdef linux
1291/* All Registers access - only for local access */
1292# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1293/* Gpr Registers access */
1294# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1295# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1296# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1297# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1298# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1299# define LR_sig(context) REG_sig(link, context) /* Link register */
1300# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1301/* Float Registers access */
1302# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1303# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1304/* Exception Registers access */
1305# define DAR_sig(context) REG_sig(dar, context)
1306# define DSISR_sig(context) REG_sig(dsisr, context)
1307# define TRAP_sig(context) REG_sig(trap, context)
1308#endif /* linux */
1309
1310#ifdef __APPLE__
1311# include <sys/ucontext.h>
1312typedef struct ucontext SIGCONTEXT;
1313/* All Registers access - only for local access */
1314# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1315# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1316# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1317# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1318/* Gpr Registers access */
1319# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1320# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1321# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1322# define CTR_sig(context) REG_sig(ctr, context)
1323# define XER_sig(context) REG_sig(xer, context) /* Link register */
1324# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1325# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1326/* Float Registers access */
1327# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1328# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1329/* Exception Registers access */
1330# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1331# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1332# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1333#endif /* __APPLE__ */
1334
ths5fafdf22007-09-16 21:08:06 +00001335int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001336 void *puc)
bellard2b413142003-05-14 23:01:10 +00001337{
ths5a7b5422007-01-31 12:16:51 +00001338 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001339 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001340 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001341 int is_write;
1342
bellard83fb7ad2004-07-05 21:25:26 +00001343 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001344 is_write = 0;
1345#if 0
1346 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001347 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001348 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001349#else
bellard83fb7ad2004-07-05 21:25:26 +00001350 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001351 is_write = 1;
1352#endif
ths5fafdf22007-09-16 21:08:06 +00001353 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001354 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001355}
bellard2b413142003-05-14 23:01:10 +00001356
bellard2f87c602003-06-02 20:38:09 +00001357#elif defined(__alpha__)
1358
ths5fafdf22007-09-16 21:08:06 +00001359int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001360 void *puc)
1361{
ths5a7b5422007-01-31 12:16:51 +00001362 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001363 struct ucontext *uc = puc;
1364 uint32_t *pc = uc->uc_mcontext.sc_pc;
1365 uint32_t insn = *pc;
1366 int is_write = 0;
1367
bellard8c6939c2003-06-09 15:28:00 +00001368 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001369 switch (insn >> 26) {
1370 case 0x0d: // stw
1371 case 0x0e: // stb
1372 case 0x0f: // stq_u
1373 case 0x24: // stf
1374 case 0x25: // stg
1375 case 0x26: // sts
1376 case 0x27: // stt
1377 case 0x2c: // stl
1378 case 0x2d: // stq
1379 case 0x2e: // stl_c
1380 case 0x2f: // stq_c
1381 is_write = 1;
1382 }
1383
ths5fafdf22007-09-16 21:08:06 +00001384 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001385 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001386}
bellard8c6939c2003-06-09 15:28:00 +00001387#elif defined(__sparc__)
1388
ths5fafdf22007-09-16 21:08:06 +00001389int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001390 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001391{
ths5a7b5422007-01-31 12:16:51 +00001392 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001393 uint32_t *regs = (uint32_t *)(info + 1);
1394 void *sigmask = (regs + 20);
1395 unsigned long pc;
1396 int is_write;
1397 uint32_t insn;
ths3b46e622007-09-17 08:09:54 +00001398
bellard8c6939c2003-06-09 15:28:00 +00001399 /* XXX: is there a standard glibc define ? */
1400 pc = regs[1];
1401 /* XXX: need kernel patch to get write flag faster */
1402 is_write = 0;
1403 insn = *(uint32_t *)pc;
1404 if ((insn >> 30) == 3) {
1405 switch((insn >> 19) & 0x3f) {
1406 case 0x05: // stb
1407 case 0x06: // sth
1408 case 0x04: // st
1409 case 0x07: // std
1410 case 0x24: // stf
1411 case 0x27: // stdf
1412 case 0x25: // stfsr
1413 is_write = 1;
1414 break;
1415 }
1416 }
ths5fafdf22007-09-16 21:08:06 +00001417 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001418 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001419}
1420
1421#elif defined(__arm__)
1422
ths5fafdf22007-09-16 21:08:06 +00001423int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001424 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001425{
ths5a7b5422007-01-31 12:16:51 +00001426 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001427 struct ucontext *uc = puc;
1428 unsigned long pc;
1429 int is_write;
ths3b46e622007-09-17 08:09:54 +00001430
bellard8c6939c2003-06-09 15:28:00 +00001431 pc = uc->uc_mcontext.gregs[R15];
1432 /* XXX: compute is_write */
1433 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001434 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001435 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001436 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001437}
1438
bellard38e584a2003-08-10 22:14:22 +00001439#elif defined(__mc68000)
1440
ths5fafdf22007-09-16 21:08:06 +00001441int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001442 void *puc)
1443{
ths5a7b5422007-01-31 12:16:51 +00001444 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001445 struct ucontext *uc = puc;
1446 unsigned long pc;
1447 int is_write;
ths3b46e622007-09-17 08:09:54 +00001448
bellard38e584a2003-08-10 22:14:22 +00001449 pc = uc->uc_mcontext.gregs[16];
1450 /* XXX: compute is_write */
1451 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001452 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001453 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001454 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001455}
1456
bellardb8076a72005-04-07 22:20:31 +00001457#elif defined(__ia64)
1458
1459#ifndef __ISR_VALID
1460 /* This ought to be in <bits/siginfo.h>... */
1461# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001462#endif
1463
ths5a7b5422007-01-31 12:16:51 +00001464int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001465{
ths5a7b5422007-01-31 12:16:51 +00001466 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001467 struct ucontext *uc = puc;
1468 unsigned long ip;
1469 int is_write = 0;
1470
1471 ip = uc->uc_mcontext.sc_ip;
1472 switch (host_signum) {
1473 case SIGILL:
1474 case SIGFPE:
1475 case SIGSEGV:
1476 case SIGBUS:
1477 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001478 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001479 /* ISR.W (write-access) is bit 33: */
1480 is_write = (info->si_isr >> 33) & 1;
1481 break;
1482
1483 default:
1484 break;
1485 }
1486 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1487 is_write,
1488 &uc->uc_sigmask, puc);
1489}
1490
bellard90cb9492005-07-24 15:11:38 +00001491#elif defined(__s390__)
1492
ths5fafdf22007-09-16 21:08:06 +00001493int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001494 void *puc)
1495{
ths5a7b5422007-01-31 12:16:51 +00001496 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001497 struct ucontext *uc = puc;
1498 unsigned long pc;
1499 int is_write;
ths3b46e622007-09-17 08:09:54 +00001500
bellard90cb9492005-07-24 15:11:38 +00001501 pc = uc->uc_mcontext.psw.addr;
1502 /* XXX: compute is_write */
1503 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001504 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001505 is_write, &uc->uc_sigmask, puc);
1506}
1507
1508#elif defined(__mips__)
1509
ths5fafdf22007-09-16 21:08:06 +00001510int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001511 void *puc)
1512{
ths9617efe2007-05-08 21:05:55 +00001513 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001514 struct ucontext *uc = puc;
1515 greg_t pc = uc->uc_mcontext.pc;
1516 int is_write;
ths3b46e622007-09-17 08:09:54 +00001517
thsc4b89d12007-05-05 19:23:11 +00001518 /* XXX: compute is_write */
1519 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001520 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001521 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001522}
1523
bellard2b413142003-05-14 23:01:10 +00001524#else
1525
bellard3fb2ded2003-06-24 13:22:59 +00001526#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001527
1528#endif
bellard67b915a2004-03-31 23:37:16 +00001529
1530#endif /* !defined(CONFIG_SOFTMMU) */