blob: 0ce3f988e9b9c5dc1c2b7f07428c7a194c4933dd [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000023#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000024#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
blueswir1572a9d42008-05-17 07:38:10 +000042#if defined(__sparc__) && !defined(HOST_SOLARIS)
43// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
bellarddc990652003-03-19 00:00:28 +000050//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
bellarde4533c72003-06-15 19:51:39 +000053void cpu_loop_exit(void)
54{
thsbfed01f2007-06-03 17:44:37 +000055 /* NOTE: the register at this point must be saved by hand because
56 longjmp restore them */
57 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000058 longjmp(env->jmp_env, 1);
59}
thsbfed01f2007-06-03 17:44:37 +000060
bellardfbf9eeb2004-04-25 21:21:33 +000061/* exit the current TB from a signal handler. The host registers are
62 restored in a state compatible with the CPU emulator
63 */
ths5fafdf22007-09-16 21:08:06 +000064void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000065{
66#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000067#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000068 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000069#elif defined(__OpenBSD__)
70 struct sigcontext *uc = puc;
71#endif
bellardfbf9eeb2004-04-25 21:21:33 +000072#endif
73
74 env = env1;
75
76 /* XXX: restore cpu registers saved in host registers */
77
78#if !defined(CONFIG_SOFTMMU)
79 if (puc) {
80 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000081#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000082 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000083#elif defined(__OpenBSD__)
84 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
85#endif
bellardfbf9eeb2004-04-25 21:21:33 +000086 }
87#endif
pbrook9a3ea652008-12-19 12:49:13 +000088 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000089 longjmp(env->jmp_env, 1);
90}
91
pbrook2e70f6e2008-06-29 01:03:05 +000092/* Execute the code without caching the generated code. An interpreter
93 could be used if available. */
94static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
95{
96 unsigned long next_tb;
97 TranslationBlock *tb;
98
99 /* Should never happen.
100 We only end up here when an existing TB is too long. */
101 if (max_cycles > CF_COUNT_MASK)
102 max_cycles = CF_COUNT_MASK;
103
104 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
105 max_cycles);
106 env->current_tb = tb;
107 /* execute the generated code */
108 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
109
110 if ((next_tb & 3) == 2) {
111 /* Restore PC. This may happen if async event occurs before
112 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000113 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000114 }
115 tb_phys_invalidate(tb, -1);
116 tb_free(tb);
117}
118
bellard8a40a182005-11-20 10:35:40 +0000119static TranslationBlock *tb_find_slow(target_ulong pc,
120 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000121 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000122{
123 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000124 unsigned int h;
125 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000128
bellard8a40a182005-11-20 10:35:40 +0000129 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000130
bellard8a40a182005-11-20 10:35:40 +0000131 /* find translated block using physical mappings */
132 phys_pc = get_phys_addr_code(env, pc);
133 phys_page1 = phys_pc & TARGET_PAGE_MASK;
134 phys_page2 = -1;
135 h = tb_phys_hash_func(phys_pc);
136 ptb1 = &tb_phys_hash[h];
137 for(;;) {
138 tb = *ptb1;
139 if (!tb)
140 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000141 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000142 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000143 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000144 tb->flags == flags) {
145 /* check next page if needed */
146 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000147 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000148 TARGET_PAGE_SIZE;
149 phys_page2 = get_phys_addr_code(env, virt_page2);
150 if (tb->page_addr[1] == phys_page2)
151 goto found;
152 } else {
153 goto found;
154 }
155 }
156 ptb1 = &tb->phys_hash_next;
157 }
158 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000159 /* if no translated code available, then translate it now */
160 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000161
bellard8a40a182005-11-20 10:35:40 +0000162 found:
bellard8a40a182005-11-20 10:35:40 +0000163 /* we add the TB in the virtual pc hash table */
164 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000165 return tb;
166}
167
168static inline TranslationBlock *tb_find_fast(void)
169{
170 TranslationBlock *tb;
171 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000172 int flags;
bellard8a40a182005-11-20 10:35:40 +0000173
174 /* we record a subset of the CPU state. It will
175 always be the same before a given translated block
176 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000177 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000178 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000179 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
180 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000181 tb = tb_find_slow(pc, cs_base, flags);
182 }
183 return tb;
184}
185
aliguoridde23672008-11-18 20:50:36 +0000186static CPUDebugExcpHandler *debug_excp_handler;
187
188CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
189{
190 CPUDebugExcpHandler *old_handler = debug_excp_handler;
191
192 debug_excp_handler = handler;
193 return old_handler;
194}
195
aliguori6e140f22008-11-18 20:37:55 +0000196static void cpu_handle_debug_exception(CPUState *env)
197{
198 CPUWatchpoint *wp;
199
200 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000201 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000202 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000203
204 if (debug_excp_handler)
205 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000206}
207
bellard7d132992003-03-06 23:23:54 +0000208/* main execution loop */
209
bellarde4533c72003-06-15 19:51:39 +0000210int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000211{
pbrook1057eaa2007-02-04 13:37:44 +0000212#define DECLARE_HOST_REGS 1
213#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000214 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000215 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000216 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000217 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000218
thsbfed01f2007-06-03 17:44:37 +0000219 if (cpu_halted(env1) == EXCP_HALTED)
220 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000221
ths5fafdf22007-09-16 21:08:06 +0000222 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000223
bellard7d132992003-03-06 23:23:54 +0000224 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000225#define SAVE_HOST_REGS 1
226#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000227 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000228
bellard0d1a29f2004-10-12 22:01:28 +0000229 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000230#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000231 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000232 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
233 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000234 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000235 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000236#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000237#elif defined(TARGET_M68K)
238 env->cc_op = CC_OP_FLAGS;
239 env->cc_dest = env->sr & 0xf;
240 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000241#elif defined(TARGET_ALPHA)
242#elif defined(TARGET_ARM)
243#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000244#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000245#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000246#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000247 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000248#else
249#error unsupported target CPU
250#endif
bellard3fb2ded2003-06-24 13:22:59 +0000251 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000252
bellard7d132992003-03-06 23:23:54 +0000253 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000254 for(;;) {
255 if (setjmp(env->jmp_env) == 0) {
blueswir19ddff3d2009-04-04 07:41:20 +0000256#if defined(__sparc__) && !defined(HOST_SOLARIS)
257#undef env
258 env = cpu_single_env;
259#define env cpu_single_env
260#endif
bellardee8b7022004-02-03 23:35:10 +0000261 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000262 /* if an exception is pending, we execute it here */
263 if (env->exception_index >= 0) {
264 if (env->exception_index >= EXCP_INTERRUPT) {
265 /* exit request from the cpu execution loop */
266 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000267 if (ret == EXCP_DEBUG)
268 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000269 break;
aurel3272d239e2009-01-14 19:40:27 +0000270 } else {
271#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000272 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000273 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000274 loop */
bellard83479e72003-06-25 16:12:37 +0000275#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000276 do_interrupt_user(env->exception_index,
277 env->exception_is_int,
278 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000279 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000280 /* successfully delivered */
281 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000282#endif
bellard3fb2ded2003-06-24 13:22:59 +0000283 ret = env->exception_index;
284 break;
aurel3272d239e2009-01-14 19:40:27 +0000285#else
bellard83479e72003-06-25 16:12:37 +0000286#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000287 /* simulate a real cpu exception. On i386, it can
288 trigger new exceptions, but we do not handle
289 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000290 do_interrupt(env->exception_index,
291 env->exception_is_int,
292 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000293 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000294 /* successfully delivered */
295 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000296#elif defined(TARGET_PPC)
297 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000298#elif defined(TARGET_MIPS)
299 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000300#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000301 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000302#elif defined(TARGET_ARM)
303 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000304#elif defined(TARGET_SH4)
305 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000306#elif defined(TARGET_ALPHA)
307 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000308#elif defined(TARGET_CRIS)
309 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000310#elif defined(TARGET_M68K)
311 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000312#endif
aurel3272d239e2009-01-14 19:40:27 +0000313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 }
315 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000316 }
bellard9df217a2005-02-10 22:05:51 +0000317#ifdef USE_KQEMU
aurel32be214e62009-03-06 21:48:00 +0000318 if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) {
bellard9df217a2005-02-10 22:05:51 +0000319 int ret;
pbrooka7812ae2008-11-17 14:43:54 +0000320 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard9df217a2005-02-10 22:05:51 +0000321 ret = kqemu_cpu_exec(env);
322 /* put eflags in CPU temporary format */
323 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
324 DF = 1 - (2 * ((env->eflags >> 10) & 1));
325 CC_OP = CC_OP_EFLAGS;
326 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
327 if (ret == 1) {
328 /* exception */
329 longjmp(env->jmp_env, 1);
330 } else if (ret == 2) {
331 /* softmmu execution needed */
332 } else {
aurel32be214e62009-03-06 21:48:00 +0000333 if (env->interrupt_request != 0 || env->exit_request != 0) {
bellard9df217a2005-02-10 22:05:51 +0000334 /* hardware interrupt will be executed just after */
335 } else {
336 /* otherwise, we restart */
337 longjmp(env->jmp_env, 1);
338 }
339 }
bellard9de5e442003-03-23 16:49:39 +0000340 }
bellard9df217a2005-02-10 22:05:51 +0000341#endif
342
aliguori7ba1e612008-11-05 16:04:33 +0000343 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000344 kvm_cpu_exec(env);
345 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000346 }
347
blueswir1b5fc09a2008-05-04 06:38:18 +0000348 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000349 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000350 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000351 if (unlikely(interrupt_request)) {
352 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
353 /* Mask out external interrupts for this step. */
354 interrupt_request &= ~(CPU_INTERRUPT_HARD |
355 CPU_INTERRUPT_FIQ |
356 CPU_INTERRUPT_SMI |
357 CPU_INTERRUPT_NMI);
358 }
pbrook6658ffb2007-03-16 23:58:11 +0000359 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
360 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
361 env->exception_index = EXCP_DEBUG;
362 cpu_loop_exit();
363 }
balroga90b7312007-05-01 01:28:01 +0000364#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000365 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000366 if (interrupt_request & CPU_INTERRUPT_HALT) {
367 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
368 env->halted = 1;
369 env->exception_index = EXCP_HLT;
370 cpu_loop_exit();
371 }
372#endif
bellard68a79312003-06-30 13:12:32 +0000373#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000374 if (env->hflags2 & HF2_GIF_MASK) {
375 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
376 !(env->hflags & HF_SMM_MASK)) {
377 svm_check_intercept(SVM_EXIT_SMI);
378 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
379 do_smm_enter();
380 next_tb = 0;
381 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
382 !(env->hflags2 & HF2_NMI_MASK)) {
383 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
384 env->hflags2 |= HF2_NMI_MASK;
385 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
386 next_tb = 0;
387 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
388 (((env->hflags2 & HF2_VINTR_MASK) &&
389 (env->hflags2 & HF2_HIF_MASK)) ||
390 (!(env->hflags2 & HF2_VINTR_MASK) &&
391 (env->eflags & IF_MASK &&
392 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
393 int intno;
394 svm_check_intercept(SVM_EXIT_INTR);
395 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
396 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000397 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
blueswir19ddff3d2009-04-04 07:41:20 +0000398#if defined(__sparc__) && !defined(HOST_SOLARIS)
399#undef env
400 env = cpu_single_env;
401#define env cpu_single_env
402#endif
bellarddb620f42008-06-04 17:02:19 +0000403 do_interrupt(intno, 0, 0, 0, 1);
404 /* ensure that no TB jump will be modified as
405 the program flow was changed */
406 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000407#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000408 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
409 (env->eflags & IF_MASK) &&
410 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
411 int intno;
412 /* FIXME: this should respect TPR */
413 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000414 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000415 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000416 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000417 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000418 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000419#endif
bellarddb620f42008-06-04 17:02:19 +0000420 }
bellard68a79312003-06-30 13:12:32 +0000421 }
bellardce097762004-01-04 23:53:18 +0000422#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000423#if 0
424 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
425 cpu_ppc_reset(env);
426 }
427#endif
j_mayer47103572007-03-30 09:38:04 +0000428 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000429 ppc_hw_interrupt(env);
430 if (env->pending_interrupts == 0)
431 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000432 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000433 }
bellard6af0bf92005-07-02 14:58:51 +0000434#elif defined(TARGET_MIPS)
435 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000436 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000437 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000438 !(env->CP0_Status & (1 << CP0St_EXL)) &&
439 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000440 !(env->hflags & MIPS_HFLAG_DM)) {
441 /* Raise it */
442 env->exception_index = EXCP_EXT_INTERRUPT;
443 env->error_code = 0;
444 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000445 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000446 }
bellarde95c8d52004-09-30 22:22:08 +0000447#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000448 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
449 (env->psret != 0)) {
450 int pil = env->interrupt_index & 15;
451 int type = env->interrupt_index & 0xf0;
452
453 if (((type == TT_EXTINT) &&
454 (pil == 15 || pil > env->psrpil)) ||
455 type != TT_EXTINT) {
456 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000457 env->exception_index = env->interrupt_index;
458 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000459 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000460#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
461 cpu_check_irqs(env);
462#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000463 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000464 }
bellarde95c8d52004-09-30 22:22:08 +0000465 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
466 //do_interrupt(0, 0, 0, 0, 0);
467 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000468 }
bellardb5ff1b32005-11-26 10:38:39 +0000469#elif defined(TARGET_ARM)
470 if (interrupt_request & CPU_INTERRUPT_FIQ
471 && !(env->uncached_cpsr & CPSR_F)) {
472 env->exception_index = EXCP_FIQ;
473 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000474 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000475 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000476 /* ARMv7-M interrupt return works by loading a magic value
477 into the PC. On real hardware the load causes the
478 return to occur. The qemu implementation performs the
479 jump normally, then does the exception return when the
480 CPU tries to execute code at the magic address.
481 This will cause the magic PC value to be pushed to
482 the stack if an interrupt occured at the wrong time.
483 We avoid this by disabling interrupts when
484 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000485 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000486 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
487 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000488 env->exception_index = EXCP_IRQ;
489 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000490 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000491 }
bellardfdf9b3e2006-04-27 21:07:38 +0000492#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000493 if (interrupt_request & CPU_INTERRUPT_HARD) {
494 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000496 }
j_mayereddf68a2007-04-05 07:22:49 +0000497#elif defined(TARGET_ALPHA)
498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000500 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000501 }
thsf1ccf902007-10-08 13:16:14 +0000502#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD
504 && (env->pregs[PR_CCS] & I_FLAG)) {
505 env->exception_index = EXCP_IRQ;
506 do_interrupt(env);
507 next_tb = 0;
508 }
509 if (interrupt_request & CPU_INTERRUPT_NMI
510 && (env->pregs[PR_CCS] & M_FLAG)) {
511 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000512 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000513 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000514 }
pbrook06338792007-05-23 19:58:11 +0000515#elif defined(TARGET_M68K)
516 if (interrupt_request & CPU_INTERRUPT_HARD
517 && ((env->sr & SR_I) >> SR_I_SHIFT)
518 < env->pending_level) {
519 /* Real hardware gets the interrupt vector via an
520 IACK cycle at this point. Current emulated
521 hardware doesn't rely on this, so we
522 provide/save the vector when the interrupt is
523 first signalled. */
524 env->exception_index = env->pending_vector;
525 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000527 }
bellard68a79312003-06-30 13:12:32 +0000528#endif
bellard9d050952006-05-22 22:03:52 +0000529 /* Don't use the cached interupt_request value,
530 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000531 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000532 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
533 /* ensure that no TB jump will be modified as
534 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000535 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000536 }
aurel32be214e62009-03-06 21:48:00 +0000537 }
538 if (unlikely(env->exit_request)) {
539 env->exit_request = 0;
540 env->exception_index = EXCP_INTERRUPT;
541 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000542 }
543#ifdef DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000544 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000545 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000546 regs_to_env();
547#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000548 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000549 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000550 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000551#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000553#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000555#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000556 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000557#elif defined(TARGET_M68K)
558 cpu_m68k_flush_flags(env, env->cc_op);
559 env->cc_op = CC_OP_FLAGS;
560 env->sr = (env->sr & 0xffe0)
561 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000562 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000563#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000564 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000565#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000567#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000569#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000570 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000571#else
ths5fafdf22007-09-16 21:08:06 +0000572#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000573#endif
bellard3fb2ded2003-06-24 13:22:59 +0000574 }
bellard7d132992003-03-06 23:23:54 +0000575#endif
pbrookd5975362008-06-07 20:50:51 +0000576 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000577 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000578 /* Note: we do it here to avoid a gcc bug on Mac OS X when
579 doing it in tb_find_slow */
580 if (tb_invalidated_flag) {
581 /* as some TB could have been invalidated because
582 of memory exceptions while generating the code, we
583 must recompute the hash index here */
584 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000585 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000586 }
bellard9d27abd2003-05-10 13:13:54 +0000587#ifdef DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000588 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
589 (long)tb->tc_ptr, tb->pc,
590 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000591#endif
bellard8a40a182005-11-20 10:35:40 +0000592 /* see if we can patch the calling TB. When the TB
593 spans two pages, we cannot safely do a direct
594 jump. */
bellardc27004e2005-01-03 23:35:10 +0000595 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000596 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000597#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000598 (env->kqemu_enabled != 2) &&
599#endif
bellardec6338b2007-11-08 14:25:03 +0000600 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000601 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000602 }
bellardc27004e2005-01-03 23:35:10 +0000603 }
pbrookd5975362008-06-07 20:50:51 +0000604 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000605 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000606
607 /* cpu_interrupt might be called while translating the
608 TB, but before it is linked into a potentially
609 infinite loop and becomes env->current_tb. Avoid
610 starting execution if there is a pending interrupt. */
aurel32be214e62009-03-06 21:48:00 +0000611 if (unlikely (env->exit_request))
malc55e8b852008-11-04 14:18:13 +0000612 env->current_tb = NULL;
613
pbrook2e70f6e2008-06-29 01:03:05 +0000614 while (env->current_tb) {
615 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000616 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000617#if defined(__sparc__) && !defined(HOST_SOLARIS)
618#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000619 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000620#define env cpu_single_env
621#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000622 next_tb = tcg_qemu_tb_exec(tc_ptr);
623 env->current_tb = NULL;
624 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000625 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000626 int insns_left;
627 tb = (TranslationBlock *)(long)(next_tb & ~3);
628 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000629 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000630 insns_left = env->icount_decr.u32;
631 if (env->icount_extra && insns_left >= 0) {
632 /* Refill decrementer and continue execution. */
633 env->icount_extra += insns_left;
634 if (env->icount_extra > 0xffff) {
635 insns_left = 0xffff;
636 } else {
637 insns_left = env->icount_extra;
638 }
639 env->icount_extra -= insns_left;
640 env->icount_decr.u16.low = insns_left;
641 } else {
642 if (insns_left > 0) {
643 /* Execute remaining instructions. */
644 cpu_exec_nocache(insns_left, tb);
645 }
646 env->exception_index = EXCP_INTERRUPT;
647 next_tb = 0;
648 cpu_loop_exit();
649 }
650 }
651 }
bellard4cbf74b2003-08-10 21:48:43 +0000652 /* reset soft MMU for next block (it can currently
653 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000654#if defined(USE_KQEMU)
655#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
656 if (kqemu_is_ok(env) &&
657 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
658 cpu_loop_exit();
659 }
660#endif
ths50a518e2007-06-03 18:52:15 +0000661 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000662 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000663 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000664 }
bellard3fb2ded2003-06-24 13:22:59 +0000665 } /* for(;;) */
666
bellard7d132992003-03-06 23:23:54 +0000667
bellarde4533c72003-06-15 19:51:39 +0000668#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000669 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000670 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000671#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000672 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000673#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000674#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000675#elif defined(TARGET_M68K)
676 cpu_m68k_flush_flags(env, env->cc_op);
677 env->cc_op = CC_OP_FLAGS;
678 env->sr = (env->sr & 0xffe0)
679 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000680#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000681#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000682#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000683#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000684 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000685#else
686#error unsupported target CPU
687#endif
pbrook1057eaa2007-02-04 13:37:44 +0000688
689 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000690#include "hostregs_helper.h"
691
bellard6a00d602005-11-21 23:25:50 +0000692 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000693 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000694 return ret;
695}
bellard6dbad632003-03-16 18:05:05 +0000696
bellardfbf9eeb2004-04-25 21:21:33 +0000697/* must only be called from the generated code as an exception can be
698 generated */
699void tb_invalidate_page_range(target_ulong start, target_ulong end)
700{
bellarddc5d0b32004-06-22 18:43:30 +0000701 /* XXX: cannot enable it yet because it yields to MMU exception
702 where NIP != read address on PowerPC */
703#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000704 target_ulong phys_addr;
705 phys_addr = get_phys_addr_code(env, start);
706 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000707#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000708}
709
bellard1a18c712003-10-30 01:07:51 +0000710#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000711
bellard6dbad632003-03-16 18:05:05 +0000712void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
713{
714 CPUX86State *saved_env;
715
716 saved_env = env;
717 env = s;
bellarda412ac52003-07-26 18:01:40 +0000718 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000719 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000720 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000721 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000722 } else {
bellard5d975592008-05-12 22:05:33 +0000723 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000724 }
bellard6dbad632003-03-16 18:05:05 +0000725 env = saved_env;
726}
bellard9de5e442003-03-23 16:49:39 +0000727
bellard6f12a2a2007-11-11 22:16:56 +0000728void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000729{
730 CPUX86State *saved_env;
731
732 saved_env = env;
733 env = s;
ths3b46e622007-09-17 08:09:54 +0000734
bellard6f12a2a2007-11-11 22:16:56 +0000735 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000736
737 env = saved_env;
738}
739
bellard6f12a2a2007-11-11 22:16:56 +0000740void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000741{
742 CPUX86State *saved_env;
743
744 saved_env = env;
745 env = s;
ths3b46e622007-09-17 08:09:54 +0000746
bellard6f12a2a2007-11-11 22:16:56 +0000747 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000748
749 env = saved_env;
750}
751
bellarde4533c72003-06-15 19:51:39 +0000752#endif /* TARGET_I386 */
753
bellard67b915a2004-03-31 23:37:16 +0000754#if !defined(CONFIG_SOFTMMU)
755
bellard3fb2ded2003-06-24 13:22:59 +0000756#if defined(TARGET_I386)
757
bellardb56dad12003-05-08 15:38:04 +0000758/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000759 the effective address of the memory exception. 'is_write' is 1 if a
760 write caused the exception and otherwise 0'. 'old_set' is the
761 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000762static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000763 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000764 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000765{
bellarda513fe12003-05-27 23:29:48 +0000766 TranslationBlock *tb;
767 int ret;
bellard68a79312003-06-30 13:12:32 +0000768
bellard83479e72003-06-25 16:12:37 +0000769 if (cpu_single_env)
770 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000771#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000772 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000773 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000774#endif
bellard25eb4482003-05-14 21:50:54 +0000775 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000776 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000777 return 1;
778 }
bellardfbf9eeb2004-04-25 21:21:33 +0000779
bellard3fb2ded2003-06-24 13:22:59 +0000780 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000781 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000782 if (ret < 0)
783 return 0; /* not an MMU fault */
784 if (ret == 0)
785 return 1; /* the MMU fault was handled without causing real CPU fault */
786 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000787 tb = tb_find_pc(pc);
788 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000789 /* the PC is inside the translated code. It means that we have
790 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000791 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000792 }
bellard4cbf74b2003-08-10 21:48:43 +0000793 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000794#if 0
ths5fafdf22007-09-16 21:08:06 +0000795 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000796 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000797#endif
bellard4cbf74b2003-08-10 21:48:43 +0000798 /* we restore the process signal mask as the sigreturn should
799 do it (XXX: use sigsetjmp) */
800 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000801 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000802 } else {
803 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000804 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000805 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000806 }
bellard3fb2ded2003-06-24 13:22:59 +0000807 /* never comes here */
808 return 1;
809}
810
bellarde4533c72003-06-15 19:51:39 +0000811#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000812static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000813 int is_write, sigset_t *old_set,
814 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000815{
bellard68016c62005-02-07 23:12:27 +0000816 TranslationBlock *tb;
817 int ret;
818
819 if (cpu_single_env)
820 env = cpu_single_env; /* XXX: find a correct solution for multithread */
821#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000822 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000823 pc, address, is_write, *(unsigned long *)old_set);
824#endif
bellard9f0777e2005-02-02 20:42:01 +0000825 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000826 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000827 return 1;
828 }
bellard68016c62005-02-07 23:12:27 +0000829 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000830 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000831 if (ret < 0)
832 return 0; /* not an MMU fault */
833 if (ret == 0)
834 return 1; /* the MMU fault was handled without causing real CPU fault */
835 /* now we have a real cpu fault */
836 tb = tb_find_pc(pc);
837 if (tb) {
838 /* the PC is inside the translated code. It means that we have
839 a virtual CPU fault */
840 cpu_restore_state(tb, env, pc, puc);
841 }
842 /* we restore the process signal mask as the sigreturn should
843 do it (XXX: use sigsetjmp) */
844 sigprocmask(SIG_SETMASK, old_set, NULL);
845 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000846 /* never comes here */
847 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000848}
bellard93ac68b2003-09-30 20:57:29 +0000849#elif defined(TARGET_SPARC)
850static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000851 int is_write, sigset_t *old_set,
852 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000853{
bellard68016c62005-02-07 23:12:27 +0000854 TranslationBlock *tb;
855 int ret;
856
857 if (cpu_single_env)
858 env = cpu_single_env; /* XXX: find a correct solution for multithread */
859#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000860 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000861 pc, address, is_write, *(unsigned long *)old_set);
862#endif
bellardb453b702004-01-04 15:45:21 +0000863 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000864 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000865 return 1;
866 }
bellard68016c62005-02-07 23:12:27 +0000867 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000868 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000869 if (ret < 0)
870 return 0; /* not an MMU fault */
871 if (ret == 0)
872 return 1; /* the MMU fault was handled without causing real CPU fault */
873 /* now we have a real cpu fault */
874 tb = tb_find_pc(pc);
875 if (tb) {
876 /* the PC is inside the translated code. It means that we have
877 a virtual CPU fault */
878 cpu_restore_state(tb, env, pc, puc);
879 }
880 /* we restore the process signal mask as the sigreturn should
881 do it (XXX: use sigsetjmp) */
882 sigprocmask(SIG_SETMASK, old_set, NULL);
883 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000884 /* never comes here */
885 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000886}
bellard67867302003-11-23 17:05:30 +0000887#elif defined (TARGET_PPC)
888static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000889 int is_write, sigset_t *old_set,
890 void *puc)
bellard67867302003-11-23 17:05:30 +0000891{
892 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000893 int ret;
ths3b46e622007-09-17 08:09:54 +0000894
bellard67867302003-11-23 17:05:30 +0000895 if (cpu_single_env)
896 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000897#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000898 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000899 pc, address, is_write, *(unsigned long *)old_set);
900#endif
901 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000902 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000903 return 1;
904 }
905
bellardce097762004-01-04 23:53:18 +0000906 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000907 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000908 if (ret < 0)
909 return 0; /* not an MMU fault */
910 if (ret == 0)
911 return 1; /* the MMU fault was handled without causing real CPU fault */
912
bellard67867302003-11-23 17:05:30 +0000913 /* now we have a real cpu fault */
914 tb = tb_find_pc(pc);
915 if (tb) {
916 /* the PC is inside the translated code. It means that we have
917 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000918 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000919 }
bellardce097762004-01-04 23:53:18 +0000920 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000921#if 0
ths5fafdf22007-09-16 21:08:06 +0000922 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000923 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000924#endif
925 /* we restore the process signal mask as the sigreturn should
926 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000927 sigprocmask(SIG_SETMASK, old_set, NULL);
aurel32e06fcd72008-12-11 22:42:14 +0000928 cpu_loop_exit();
bellardce097762004-01-04 23:53:18 +0000929 } else {
930 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000931 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000932 }
bellard67867302003-11-23 17:05:30 +0000933 /* never comes here */
934 return 1;
935}
bellard6af0bf92005-07-02 14:58:51 +0000936
pbrooke6e59062006-10-22 00:18:54 +0000937#elif defined(TARGET_M68K)
938static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
939 int is_write, sigset_t *old_set,
940 void *puc)
941{
942 TranslationBlock *tb;
943 int ret;
944
945 if (cpu_single_env)
946 env = cpu_single_env; /* XXX: find a correct solution for multithread */
947#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000948 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000949 pc, address, is_write, *(unsigned long *)old_set);
950#endif
951 /* XXX: locking issue */
952 if (is_write && page_unprotect(address, pc, puc)) {
953 return 1;
954 }
955 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000956 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000957 if (ret < 0)
958 return 0; /* not an MMU fault */
959 if (ret == 0)
960 return 1; /* the MMU fault was handled without causing real CPU fault */
961 /* now we have a real cpu fault */
962 tb = tb_find_pc(pc);
963 if (tb) {
964 /* the PC is inside the translated code. It means that we have
965 a virtual CPU fault */
966 cpu_restore_state(tb, env, pc, puc);
967 }
968 /* we restore the process signal mask as the sigreturn should
969 do it (XXX: use sigsetjmp) */
970 sigprocmask(SIG_SETMASK, old_set, NULL);
971 cpu_loop_exit();
972 /* never comes here */
973 return 1;
974}
975
bellard6af0bf92005-07-02 14:58:51 +0000976#elif defined (TARGET_MIPS)
977static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
978 int is_write, sigset_t *old_set,
979 void *puc)
980{
981 TranslationBlock *tb;
982 int ret;
ths3b46e622007-09-17 08:09:54 +0000983
bellard6af0bf92005-07-02 14:58:51 +0000984 if (cpu_single_env)
985 env = cpu_single_env; /* XXX: find a correct solution for multithread */
986#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000987 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000988 pc, address, is_write, *(unsigned long *)old_set);
989#endif
990 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000991 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000992 return 1;
993 }
994
995 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000996 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000997 if (ret < 0)
998 return 0; /* not an MMU fault */
999 if (ret == 0)
1000 return 1; /* the MMU fault was handled without causing real CPU fault */
1001
1002 /* now we have a real cpu fault */
1003 tb = tb_find_pc(pc);
1004 if (tb) {
1005 /* the PC is inside the translated code. It means that we have
1006 a virtual CPU fault */
1007 cpu_restore_state(tb, env, pc, puc);
1008 }
1009 if (ret == 1) {
1010#if 0
ths5fafdf22007-09-16 21:08:06 +00001011 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001012 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001013#endif
1014 /* we restore the process signal mask as the sigreturn should
1015 do it (XXX: use sigsetjmp) */
1016 sigprocmask(SIG_SETMASK, old_set, NULL);
thsf9480ff2008-12-20 19:42:14 +00001017 cpu_loop_exit();
bellard6af0bf92005-07-02 14:58:51 +00001018 } else {
1019 /* activate soft MMU for this block */
1020 cpu_resume_from_signal(env, puc);
1021 }
1022 /* never comes here */
1023 return 1;
1024}
1025
bellardfdf9b3e2006-04-27 21:07:38 +00001026#elif defined (TARGET_SH4)
1027static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1028 int is_write, sigset_t *old_set,
1029 void *puc)
1030{
1031 TranslationBlock *tb;
1032 int ret;
ths3b46e622007-09-17 08:09:54 +00001033
bellardfdf9b3e2006-04-27 21:07:38 +00001034 if (cpu_single_env)
1035 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1036#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001037 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001038 pc, address, is_write, *(unsigned long *)old_set);
1039#endif
1040 /* XXX: locking issue */
1041 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1042 return 1;
1043 }
1044
1045 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001046 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001047 if (ret < 0)
1048 return 0; /* not an MMU fault */
1049 if (ret == 0)
1050 return 1; /* the MMU fault was handled without causing real CPU fault */
1051
1052 /* now we have a real cpu fault */
1053 tb = tb_find_pc(pc);
1054 if (tb) {
1055 /* the PC is inside the translated code. It means that we have
1056 a virtual CPU fault */
1057 cpu_restore_state(tb, env, pc, puc);
1058 }
bellardfdf9b3e2006-04-27 21:07:38 +00001059#if 0
ths5fafdf22007-09-16 21:08:06 +00001060 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001061 env->nip, env->error_code, tb);
1062#endif
1063 /* we restore the process signal mask as the sigreturn should
1064 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001065 sigprocmask(SIG_SETMASK, old_set, NULL);
1066 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001067 /* never comes here */
1068 return 1;
1069}
j_mayereddf68a2007-04-05 07:22:49 +00001070
1071#elif defined (TARGET_ALPHA)
1072static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1073 int is_write, sigset_t *old_set,
1074 void *puc)
1075{
1076 TranslationBlock *tb;
1077 int ret;
ths3b46e622007-09-17 08:09:54 +00001078
j_mayereddf68a2007-04-05 07:22:49 +00001079 if (cpu_single_env)
1080 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1081#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001082 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001083 pc, address, is_write, *(unsigned long *)old_set);
1084#endif
1085 /* XXX: locking issue */
1086 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1087 return 1;
1088 }
1089
1090 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001091 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001092 if (ret < 0)
1093 return 0; /* not an MMU fault */
1094 if (ret == 0)
1095 return 1; /* the MMU fault was handled without causing real CPU fault */
1096
1097 /* now we have a real cpu fault */
1098 tb = tb_find_pc(pc);
1099 if (tb) {
1100 /* the PC is inside the translated code. It means that we have
1101 a virtual CPU fault */
1102 cpu_restore_state(tb, env, pc, puc);
1103 }
1104#if 0
ths5fafdf22007-09-16 21:08:06 +00001105 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001106 env->nip, env->error_code, tb);
1107#endif
1108 /* we restore the process signal mask as the sigreturn should
1109 do it (XXX: use sigsetjmp) */
1110 sigprocmask(SIG_SETMASK, old_set, NULL);
1111 cpu_loop_exit();
1112 /* never comes here */
1113 return 1;
1114}
thsf1ccf902007-10-08 13:16:14 +00001115#elif defined (TARGET_CRIS)
1116static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1117 int is_write, sigset_t *old_set,
1118 void *puc)
1119{
1120 TranslationBlock *tb;
1121 int ret;
1122
1123 if (cpu_single_env)
1124 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1125#if defined(DEBUG_SIGNAL)
1126 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1127 pc, address, is_write, *(unsigned long *)old_set);
1128#endif
1129 /* XXX: locking issue */
1130 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1131 return 1;
1132 }
1133
1134 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001135 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001136 if (ret < 0)
1137 return 0; /* not an MMU fault */
1138 if (ret == 0)
1139 return 1; /* the MMU fault was handled without causing real CPU fault */
1140
1141 /* now we have a real cpu fault */
1142 tb = tb_find_pc(pc);
1143 if (tb) {
1144 /* the PC is inside the translated code. It means that we have
1145 a virtual CPU fault */
1146 cpu_restore_state(tb, env, pc, puc);
1147 }
thsf1ccf902007-10-08 13:16:14 +00001148 /* we restore the process signal mask as the sigreturn should
1149 do it (XXX: use sigsetjmp) */
1150 sigprocmask(SIG_SETMASK, old_set, NULL);
1151 cpu_loop_exit();
1152 /* never comes here */
1153 return 1;
1154}
1155
bellarde4533c72003-06-15 19:51:39 +00001156#else
1157#error unsupported target CPU
1158#endif
bellard9de5e442003-03-23 16:49:39 +00001159
bellard2b413142003-05-14 23:01:10 +00001160#if defined(__i386__)
1161
bellardd8ecc0b2007-02-05 21:41:46 +00001162#if defined(__APPLE__)
1163# include <sys/ucontext.h>
1164
1165# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1166# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1167# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1168#else
1169# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1170# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1171# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1172#endif
1173
ths5fafdf22007-09-16 21:08:06 +00001174int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001175 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001176{
ths5a7b5422007-01-31 12:16:51 +00001177 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001178 struct ucontext *uc = puc;
1179 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001180 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001181
bellardd691f662003-03-24 21:58:34 +00001182#ifndef REG_EIP
1183/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001184#define REG_EIP EIP
1185#define REG_ERR ERR
1186#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001187#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001188 pc = EIP_sig(uc);
1189 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001190 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1191 trapno == 0xe ?
1192 (ERROR_sig(uc) >> 1) & 1 : 0,
1193 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001194}
1195
bellardbc51c5c2004-03-17 23:46:04 +00001196#elif defined(__x86_64__)
1197
blueswir1b3efe5c2008-12-05 17:55:45 +00001198#ifdef __NetBSD__
1199#define REG_ERR _REG_ERR
1200#define REG_TRAPNO _REG_TRAPNO
1201
1202#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.__gregs[(reg)]
1203#define QEMU_UC_MACHINE_PC(uc) _UC_MACHINE_PC(uc)
1204#else
1205#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.gregs[(reg)]
1206#define QEMU_UC_MACHINE_PC(uc) QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
1207#endif
1208
ths5a7b5422007-01-31 12:16:51 +00001209int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001210 void *puc)
1211{
ths5a7b5422007-01-31 12:16:51 +00001212 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001213 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001214#ifdef __NetBSD__
1215 ucontext_t *uc = puc;
1216#else
1217 struct ucontext *uc = puc;
1218#endif
bellardbc51c5c2004-03-17 23:46:04 +00001219
blueswir1b3efe5c2008-12-05 17:55:45 +00001220 pc = QEMU_UC_MACHINE_PC(uc);
ths5fafdf22007-09-16 21:08:06 +00001221 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1b3efe5c2008-12-05 17:55:45 +00001222 QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
1223 (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
bellardbc51c5c2004-03-17 23:46:04 +00001224 &uc->uc_sigmask, puc);
1225}
1226
malce58ffeb2009-01-14 18:39:49 +00001227#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +00001228
bellard83fb7ad2004-07-05 21:25:26 +00001229/***********************************************************************
1230 * signal context platform-specific definitions
1231 * From Wine
1232 */
1233#ifdef linux
1234/* All Registers access - only for local access */
1235# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1236/* Gpr Registers access */
1237# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1238# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1239# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1240# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1241# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1242# define LR_sig(context) REG_sig(link, context) /* Link register */
1243# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1244/* Float Registers access */
1245# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1246# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1247/* Exception Registers access */
1248# define DAR_sig(context) REG_sig(dar, context)
1249# define DSISR_sig(context) REG_sig(dsisr, context)
1250# define TRAP_sig(context) REG_sig(trap, context)
1251#endif /* linux */
1252
1253#ifdef __APPLE__
1254# include <sys/ucontext.h>
1255typedef struct ucontext SIGCONTEXT;
1256/* All Registers access - only for local access */
1257# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1258# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1259# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1260# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1261/* Gpr Registers access */
1262# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1263# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1264# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1265# define CTR_sig(context) REG_sig(ctr, context)
1266# define XER_sig(context) REG_sig(xer, context) /* Link register */
1267# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1268# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1269/* Float Registers access */
1270# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1271# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1272/* Exception Registers access */
1273# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1274# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1275# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1276#endif /* __APPLE__ */
1277
ths5fafdf22007-09-16 21:08:06 +00001278int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001279 void *puc)
bellard2b413142003-05-14 23:01:10 +00001280{
ths5a7b5422007-01-31 12:16:51 +00001281 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001282 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001283 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001284 int is_write;
1285
bellard83fb7ad2004-07-05 21:25:26 +00001286 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001287 is_write = 0;
1288#if 0
1289 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001290 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001291 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001292#else
bellard83fb7ad2004-07-05 21:25:26 +00001293 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001294 is_write = 1;
1295#endif
ths5fafdf22007-09-16 21:08:06 +00001296 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001297 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001298}
bellard2b413142003-05-14 23:01:10 +00001299
bellard2f87c602003-06-02 20:38:09 +00001300#elif defined(__alpha__)
1301
ths5fafdf22007-09-16 21:08:06 +00001302int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001303 void *puc)
1304{
ths5a7b5422007-01-31 12:16:51 +00001305 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001306 struct ucontext *uc = puc;
1307 uint32_t *pc = uc->uc_mcontext.sc_pc;
1308 uint32_t insn = *pc;
1309 int is_write = 0;
1310
bellard8c6939c2003-06-09 15:28:00 +00001311 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001312 switch (insn >> 26) {
1313 case 0x0d: // stw
1314 case 0x0e: // stb
1315 case 0x0f: // stq_u
1316 case 0x24: // stf
1317 case 0x25: // stg
1318 case 0x26: // sts
1319 case 0x27: // stt
1320 case 0x2c: // stl
1321 case 0x2d: // stq
1322 case 0x2e: // stl_c
1323 case 0x2f: // stq_c
1324 is_write = 1;
1325 }
1326
ths5fafdf22007-09-16 21:08:06 +00001327 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001328 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001329}
bellard8c6939c2003-06-09 15:28:00 +00001330#elif defined(__sparc__)
1331
ths5fafdf22007-09-16 21:08:06 +00001332int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001333 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001334{
ths5a7b5422007-01-31 12:16:51 +00001335 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001336 int is_write;
1337 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001338#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001339 uint32_t *regs = (uint32_t *)(info + 1);
1340 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001341 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001342 unsigned long pc = regs[1];
1343#else
blueswir184778502008-10-26 20:33:16 +00001344#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001345 struct sigcontext *sc = puc;
1346 unsigned long pc = sc->sigc_regs.tpc;
1347 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001348#elif defined(__OpenBSD__)
1349 struct sigcontext *uc = puc;
1350 unsigned long pc = uc->sc_pc;
1351 void *sigmask = (void *)(long)uc->sc_mask;
1352#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001353#endif
1354
bellard8c6939c2003-06-09 15:28:00 +00001355 /* XXX: need kernel patch to get write flag faster */
1356 is_write = 0;
1357 insn = *(uint32_t *)pc;
1358 if ((insn >> 30) == 3) {
1359 switch((insn >> 19) & 0x3f) {
1360 case 0x05: // stb
1361 case 0x06: // sth
1362 case 0x04: // st
1363 case 0x07: // std
1364 case 0x24: // stf
1365 case 0x27: // stdf
1366 case 0x25: // stfsr
1367 is_write = 1;
1368 break;
1369 }
1370 }
ths5fafdf22007-09-16 21:08:06 +00001371 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001372 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001373}
1374
1375#elif defined(__arm__)
1376
ths5fafdf22007-09-16 21:08:06 +00001377int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001378 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001379{
ths5a7b5422007-01-31 12:16:51 +00001380 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001381 struct ucontext *uc = puc;
1382 unsigned long pc;
1383 int is_write;
ths3b46e622007-09-17 08:09:54 +00001384
blueswir148bbf112008-07-08 18:35:02 +00001385#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001386 pc = uc->uc_mcontext.gregs[R15];
1387#else
balrog4eee57f2008-05-06 14:47:19 +00001388 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001389#endif
bellard8c6939c2003-06-09 15:28:00 +00001390 /* XXX: compute is_write */
1391 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001392 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001393 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001394 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001395}
1396
bellard38e584a2003-08-10 22:14:22 +00001397#elif defined(__mc68000)
1398
ths5fafdf22007-09-16 21:08:06 +00001399int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001400 void *puc)
1401{
ths5a7b5422007-01-31 12:16:51 +00001402 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001403 struct ucontext *uc = puc;
1404 unsigned long pc;
1405 int is_write;
ths3b46e622007-09-17 08:09:54 +00001406
bellard38e584a2003-08-10 22:14:22 +00001407 pc = uc->uc_mcontext.gregs[16];
1408 /* XXX: compute is_write */
1409 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001410 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001411 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001412 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001413}
1414
bellardb8076a72005-04-07 22:20:31 +00001415#elif defined(__ia64)
1416
1417#ifndef __ISR_VALID
1418 /* This ought to be in <bits/siginfo.h>... */
1419# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001420#endif
1421
ths5a7b5422007-01-31 12:16:51 +00001422int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001423{
ths5a7b5422007-01-31 12:16:51 +00001424 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001425 struct ucontext *uc = puc;
1426 unsigned long ip;
1427 int is_write = 0;
1428
1429 ip = uc->uc_mcontext.sc_ip;
1430 switch (host_signum) {
1431 case SIGILL:
1432 case SIGFPE:
1433 case SIGSEGV:
1434 case SIGBUS:
1435 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001436 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001437 /* ISR.W (write-access) is bit 33: */
1438 is_write = (info->si_isr >> 33) & 1;
1439 break;
1440
1441 default:
1442 break;
1443 }
1444 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1445 is_write,
1446 &uc->uc_sigmask, puc);
1447}
1448
bellard90cb9492005-07-24 15:11:38 +00001449#elif defined(__s390__)
1450
ths5fafdf22007-09-16 21:08:06 +00001451int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001452 void *puc)
1453{
ths5a7b5422007-01-31 12:16:51 +00001454 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001455 struct ucontext *uc = puc;
1456 unsigned long pc;
1457 int is_write;
ths3b46e622007-09-17 08:09:54 +00001458
bellard90cb9492005-07-24 15:11:38 +00001459 pc = uc->uc_mcontext.psw.addr;
1460 /* XXX: compute is_write */
1461 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001462 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001463 is_write, &uc->uc_sigmask, puc);
1464}
1465
1466#elif defined(__mips__)
1467
ths5fafdf22007-09-16 21:08:06 +00001468int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001469 void *puc)
1470{
ths9617efe2007-05-08 21:05:55 +00001471 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001472 struct ucontext *uc = puc;
1473 greg_t pc = uc->uc_mcontext.pc;
1474 int is_write;
ths3b46e622007-09-17 08:09:54 +00001475
thsc4b89d12007-05-05 19:23:11 +00001476 /* XXX: compute is_write */
1477 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001478 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001479 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001480}
1481
aurel32f54b3f92008-04-12 20:14:54 +00001482#elif defined(__hppa__)
1483
1484int cpu_signal_handler(int host_signum, void *pinfo,
1485 void *puc)
1486{
1487 struct siginfo *info = pinfo;
1488 struct ucontext *uc = puc;
1489 unsigned long pc;
1490 int is_write;
1491
1492 pc = uc->uc_mcontext.sc_iaoq[0];
1493 /* FIXME: compute is_write */
1494 is_write = 0;
1495 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1496 is_write,
1497 &uc->uc_sigmask, puc);
1498}
1499
bellard2b413142003-05-14 23:01:10 +00001500#else
1501
bellard3fb2ded2003-06-24 13:22:59 +00001502#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001503
1504#endif
bellard67b915a2004-03-31 23:37:16 +00001505
1506#endif /* !defined(CONFIG_SOFTMMU) */