blob: 62886a4f187103ca878e831ab5bf97f03b75712e [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
blueswir1572a9d42008-05-17 07:38:10 +000042#if defined(__sparc__) && !defined(HOST_SOLARIS)
43// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
bellarddc990652003-03-19 00:00:28 +000050//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
bellarde4533c72003-06-15 19:51:39 +000053void cpu_loop_exit(void)
54{
thsbfed01f2007-06-03 17:44:37 +000055 /* NOTE: the register at this point must be saved by hand because
56 longjmp restore them */
57 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000058 longjmp(env->jmp_env, 1);
59}
thsbfed01f2007-06-03 17:44:37 +000060
pbrooke6e59062006-10-22 00:18:54 +000061#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000062#define reg_T2
63#endif
bellarde4533c72003-06-15 19:51:39 +000064
bellardfbf9eeb2004-04-25 21:21:33 +000065/* exit the current TB from a signal handler. The host registers are
66 restored in a state compatible with the CPU emulator
67 */
ths5fafdf22007-09-16 21:08:06 +000068void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000069{
70#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000071#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000072 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000073#elif defined(__OpenBSD__)
74 struct sigcontext *uc = puc;
75#endif
bellardfbf9eeb2004-04-25 21:21:33 +000076#endif
77
78 env = env1;
79
80 /* XXX: restore cpu registers saved in host registers */
81
82#if !defined(CONFIG_SOFTMMU)
83 if (puc) {
84 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000085#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000086 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000087#elif defined(__OpenBSD__)
88 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
89#endif
bellardfbf9eeb2004-04-25 21:21:33 +000090 }
91#endif
92 longjmp(env->jmp_env, 1);
93}
94
pbrook2e70f6e2008-06-29 01:03:05 +000095/* Execute the code without caching the generated code. An interpreter
96 could be used if available. */
97static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
98{
99 unsigned long next_tb;
100 TranslationBlock *tb;
101
102 /* Should never happen.
103 We only end up here when an existing TB is too long. */
104 if (max_cycles > CF_COUNT_MASK)
105 max_cycles = CF_COUNT_MASK;
106
107 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
108 max_cycles);
109 env->current_tb = tb;
110 /* execute the generated code */
111 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
116 CPU_PC_FROM_TB(env, tb);
117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
128 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000133
bellard8a40a182005-11-20 10:35:40 +0000134 /* find translated block using physical mappings */
135 phys_pc = get_phys_addr_code(env, pc);
136 phys_page1 = phys_pc & TARGET_PAGE_MASK;
137 phys_page2 = -1;
138 h = tb_phys_hash_func(phys_pc);
139 ptb1 = &tb_phys_hash[h];
140 for(;;) {
141 tb = *ptb1;
142 if (!tb)
143 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000144 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000146 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000147 tb->flags == flags) {
148 /* check next page if needed */
149 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000150 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000151 TARGET_PAGE_SIZE;
152 phys_page2 = get_phys_addr_code(env, virt_page2);
153 if (tb->page_addr[1] == phys_page2)
154 goto found;
155 } else {
156 goto found;
157 }
158 }
159 ptb1 = &tb->phys_hash_next;
160 }
161 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000162 /* if no translated code available, then translate it now */
163 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000164
bellard8a40a182005-11-20 10:35:40 +0000165 found:
bellard8a40a182005-11-20 10:35:40 +0000166 /* we add the TB in the virtual pc hash table */
167 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000168 return tb;
169}
170
171static inline TranslationBlock *tb_find_fast(void)
172{
173 TranslationBlock *tb;
174 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000175 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000176
177 /* we record a subset of the CPU state. It will
178 always be the same before a given translated block
179 is executed. */
180#if defined(TARGET_I386)
181 flags = env->hflags;
182 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
183 cs_base = env->segs[R_CS].base;
184 pc = cs_base + env->eip;
185#elif defined(TARGET_ARM)
186 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000187 | (env->vfp.vec_stride << 4);
188 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
189 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000190 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
191 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000192 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000193 cs_base = 0;
194 pc = env->regs[15];
195#elif defined(TARGET_SPARC)
196#ifdef TARGET_SPARC64
blueswir12cade6a2008-07-17 12:53:05 +0000197 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
198 flags = ((env->pstate & PS_AM) << 2)
199 | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
bellarda80dde02006-06-26 19:53:29 +0000200 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000201#else
blueswir16d5f2372007-11-07 17:03:37 +0000202 // FPU enable . Supervisor
203 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000204#endif
205 cs_base = env->npc;
206 pc = env->pc;
207#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000208 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000209 cs_base = 0;
210 pc = env->nip;
211#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000212 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000213 cs_base = 0;
thsb5dc7732008-06-27 10:02:35 +0000214 pc = env->active_tc.PC;
pbrooke6e59062006-10-22 00:18:54 +0000215#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000216 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
217 | (env->sr & SR_S) /* Bit 13 */
218 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000219 cs_base = 0;
220 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000221#elif defined(TARGET_SH4)
aurel32fe255912008-09-15 08:49:15 +0000222 flags = (env->flags & (DELAY_SLOT | DELAY_SLOT_CONDITIONAL
223 | DELAY_SLOT_TRUE | DELAY_SLOT_CLEARME)) /* Bits 0- 3 */
224 | (env->fpscr & (FPSCR_FR | FPSCR_SZ | FPSCR_PR)) /* Bits 19-21 */
225 | (env->sr & (SR_MD | SR_RB)); /* Bits 29-30 */
ths823029f2007-12-02 06:10:04 +0000226 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000227 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000228#elif defined(TARGET_ALPHA)
229 flags = env->ps;
230 cs_base = 0;
231 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000232#elif defined(TARGET_CRIS)
edgar_igla1aebcb2008-10-07 22:48:41 +0000233 flags = env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG | X_FLAG);
edgar_iglcf1d97f2008-05-13 10:59:14 +0000234 flags |= env->dslot;
thsf1ccf902007-10-08 13:16:14 +0000235 cs_base = 0;
236 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000237#else
238#error unsupported CPU
239#endif
bellardbce61842008-02-01 22:18:51 +0000240 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000241 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
242 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000243 tb = tb_find_slow(pc, cs_base, flags);
244 }
245 return tb;
246}
247
bellard7d132992003-03-06 23:23:54 +0000248/* main execution loop */
249
bellarde4533c72003-06-15 19:51:39 +0000250int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000251{
pbrook1057eaa2007-02-04 13:37:44 +0000252#define DECLARE_HOST_REGS 1
253#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000254 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000255 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000256 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000257 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000258
thsbfed01f2007-06-03 17:44:37 +0000259 if (cpu_halted(env1) == EXCP_HALTED)
260 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000261
ths5fafdf22007-09-16 21:08:06 +0000262 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000263
bellard7d132992003-03-06 23:23:54 +0000264 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000265#define SAVE_HOST_REGS 1
266#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000267 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000268
bellard0d1a29f2004-10-12 22:01:28 +0000269 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000270#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000271 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000272 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000274 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000275 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000276#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000277#elif defined(TARGET_M68K)
278 env->cc_op = CC_OP_FLAGS;
279 env->cc_dest = env->sr & 0xf;
280 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000281#elif defined(TARGET_ALPHA)
282#elif defined(TARGET_ARM)
283#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000284#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000285#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000286#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000287 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000288#else
289#error unsupported target CPU
290#endif
bellard3fb2ded2003-06-24 13:22:59 +0000291 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000292
bellard7d132992003-03-06 23:23:54 +0000293 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000294 for(;;) {
295 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000296 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000297 /* if an exception is pending, we execute it here */
298 if (env->exception_index >= 0) {
299 if (env->exception_index >= EXCP_INTERRUPT) {
300 /* exit request from the cpu execution loop */
301 ret = env->exception_index;
302 break;
303 } else if (env->user_mode_only) {
304 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000305 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000306 loop */
bellard83479e72003-06-25 16:12:37 +0000307#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000308 do_interrupt_user(env->exception_index,
309 env->exception_is_int,
310 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000311 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000312 /* successfully delivered */
313 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000314#endif
bellard3fb2ded2003-06-24 13:22:59 +0000315 ret = env->exception_index;
316 break;
317 } else {
bellard83479e72003-06-25 16:12:37 +0000318#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000319 /* simulate a real cpu exception. On i386, it can
320 trigger new exceptions, but we do not handle
321 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000322 do_interrupt(env->exception_index,
323 env->exception_is_int,
324 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000325 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000326 /* successfully delivered */
327 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000328#elif defined(TARGET_PPC)
329 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000330#elif defined(TARGET_MIPS)
331 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000332#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000333 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000334#elif defined(TARGET_ARM)
335 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000336#elif defined(TARGET_SH4)
337 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000338#elif defined(TARGET_ALPHA)
339 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000340#elif defined(TARGET_CRIS)
341 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000342#elif defined(TARGET_M68K)
343 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000344#endif
bellard3fb2ded2003-06-24 13:22:59 +0000345 }
346 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000347 }
bellard9df217a2005-02-10 22:05:51 +0000348#ifdef USE_KQEMU
349 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
350 int ret;
351 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
352 ret = kqemu_cpu_exec(env);
353 /* put eflags in CPU temporary format */
354 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
355 DF = 1 - (2 * ((env->eflags >> 10) & 1));
356 CC_OP = CC_OP_EFLAGS;
357 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
358 if (ret == 1) {
359 /* exception */
360 longjmp(env->jmp_env, 1);
361 } else if (ret == 2) {
362 /* softmmu execution needed */
363 } else {
364 if (env->interrupt_request != 0) {
365 /* hardware interrupt will be executed just after */
366 } else {
367 /* otherwise, we restart */
368 longjmp(env->jmp_env, 1);
369 }
370 }
bellard9de5e442003-03-23 16:49:39 +0000371 }
bellard9df217a2005-02-10 22:05:51 +0000372#endif
373
blueswir1b5fc09a2008-05-04 06:38:18 +0000374 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000375 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000376 interrupt_request = env->interrupt_request;
ths551bd272008-07-03 17:57:36 +0000377 if (unlikely(interrupt_request) &&
bellarddb620f42008-06-04 17:02:19 +0000378 likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
pbrook6658ffb2007-03-16 23:58:11 +0000379 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
380 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
381 env->exception_index = EXCP_DEBUG;
382 cpu_loop_exit();
383 }
balroga90b7312007-05-01 01:28:01 +0000384#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000385 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000386 if (interrupt_request & CPU_INTERRUPT_HALT) {
387 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
388 env->halted = 1;
389 env->exception_index = EXCP_HLT;
390 cpu_loop_exit();
391 }
392#endif
bellard68a79312003-06-30 13:12:32 +0000393#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000394 if (env->hflags2 & HF2_GIF_MASK) {
395 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
396 !(env->hflags & HF_SMM_MASK)) {
397 svm_check_intercept(SVM_EXIT_SMI);
398 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
399 do_smm_enter();
400 next_tb = 0;
401 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
402 !(env->hflags2 & HF2_NMI_MASK)) {
403 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
404 env->hflags2 |= HF2_NMI_MASK;
405 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
406 next_tb = 0;
407 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
408 (((env->hflags2 & HF2_VINTR_MASK) &&
409 (env->hflags2 & HF2_HIF_MASK)) ||
410 (!(env->hflags2 & HF2_VINTR_MASK) &&
411 (env->eflags & IF_MASK &&
412 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
413 int intno;
414 svm_check_intercept(SVM_EXIT_INTR);
415 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
416 intno = cpu_get_pic_interrupt(env);
417 if (loglevel & CPU_LOG_TB_IN_ASM) {
418 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
419 }
420 do_interrupt(intno, 0, 0, 0, 1);
421 /* ensure that no TB jump will be modified as
422 the program flow was changed */
423 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000424#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000425 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
426 (env->eflags & IF_MASK) &&
427 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
428 int intno;
429 /* FIXME: this should respect TPR */
430 svm_check_intercept(SVM_EXIT_VINTR);
431 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
432 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
433 if (loglevel & CPU_LOG_TB_IN_ASM)
434 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
435 do_interrupt(intno, 0, 0, 0, 1);
436 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000437#endif
bellarddb620f42008-06-04 17:02:19 +0000438 }
bellard68a79312003-06-30 13:12:32 +0000439 }
bellardce097762004-01-04 23:53:18 +0000440#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000441#if 0
442 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
443 cpu_ppc_reset(env);
444 }
445#endif
j_mayer47103572007-03-30 09:38:04 +0000446 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000447 ppc_hw_interrupt(env);
448 if (env->pending_interrupts == 0)
449 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000450 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000451 }
bellard6af0bf92005-07-02 14:58:51 +0000452#elif defined(TARGET_MIPS)
453 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000454 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000455 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000456 !(env->CP0_Status & (1 << CP0St_EXL)) &&
457 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000458 !(env->hflags & MIPS_HFLAG_DM)) {
459 /* Raise it */
460 env->exception_index = EXCP_EXT_INTERRUPT;
461 env->error_code = 0;
462 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000463 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000464 }
bellarde95c8d52004-09-30 22:22:08 +0000465#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000466 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
467 (env->psret != 0)) {
468 int pil = env->interrupt_index & 15;
469 int type = env->interrupt_index & 0xf0;
470
471 if (((type == TT_EXTINT) &&
472 (pil == 15 || pil > env->psrpil)) ||
473 type != TT_EXTINT) {
474 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000475 env->exception_index = env->interrupt_index;
476 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000477 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000478#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
479 cpu_check_irqs(env);
480#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000481 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000482 }
bellarde95c8d52004-09-30 22:22:08 +0000483 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
484 //do_interrupt(0, 0, 0, 0, 0);
485 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000486 }
bellardb5ff1b32005-11-26 10:38:39 +0000487#elif defined(TARGET_ARM)
488 if (interrupt_request & CPU_INTERRUPT_FIQ
489 && !(env->uncached_cpsr & CPSR_F)) {
490 env->exception_index = EXCP_FIQ;
491 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000492 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000493 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000494 /* ARMv7-M interrupt return works by loading a magic value
495 into the PC. On real hardware the load causes the
496 return to occur. The qemu implementation performs the
497 jump normally, then does the exception return when the
498 CPU tries to execute code at the magic address.
499 This will cause the magic PC value to be pushed to
500 the stack if an interrupt occured at the wrong time.
501 We avoid this by disabling interrupts when
502 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000504 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
505 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000506 env->exception_index = EXCP_IRQ;
507 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000508 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000509 }
bellardfdf9b3e2006-04-27 21:07:38 +0000510#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000511 if (interrupt_request & CPU_INTERRUPT_HARD) {
512 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000513 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000514 }
j_mayereddf68a2007-04-05 07:22:49 +0000515#elif defined(TARGET_ALPHA)
516 if (interrupt_request & CPU_INTERRUPT_HARD) {
517 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000518 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000519 }
thsf1ccf902007-10-08 13:16:14 +0000520#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000521 if (interrupt_request & CPU_INTERRUPT_HARD
522 && (env->pregs[PR_CCS] & I_FLAG)) {
523 env->exception_index = EXCP_IRQ;
524 do_interrupt(env);
525 next_tb = 0;
526 }
527 if (interrupt_request & CPU_INTERRUPT_NMI
528 && (env->pregs[PR_CCS] & M_FLAG)) {
529 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000530 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000531 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000532 }
pbrook06338792007-05-23 19:58:11 +0000533#elif defined(TARGET_M68K)
534 if (interrupt_request & CPU_INTERRUPT_HARD
535 && ((env->sr & SR_I) >> SR_I_SHIFT)
536 < env->pending_level) {
537 /* Real hardware gets the interrupt vector via an
538 IACK cycle at this point. Current emulated
539 hardware doesn't rely on this, so we
540 provide/save the vector when the interrupt is
541 first signalled. */
542 env->exception_index = env->pending_vector;
543 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000544 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000545 }
bellard68a79312003-06-30 13:12:32 +0000546#endif
bellard9d050952006-05-22 22:03:52 +0000547 /* Don't use the cached interupt_request value,
548 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000549 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000550 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
551 /* ensure that no TB jump will be modified as
552 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000553 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000554 }
bellard68a79312003-06-30 13:12:32 +0000555 if (interrupt_request & CPU_INTERRUPT_EXIT) {
556 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
557 env->exception_index = EXCP_INTERRUPT;
558 cpu_loop_exit();
559 }
bellard3fb2ded2003-06-24 13:22:59 +0000560 }
561#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000562 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000563 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000564 regs_to_env();
565#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000566 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000567 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000568 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000569#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000570 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000571#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000572 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000573#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000574 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000575#elif defined(TARGET_M68K)
576 cpu_m68k_flush_flags(env, env->cc_op);
577 env->cc_op = CC_OP_FLAGS;
578 env->sr = (env->sr & 0xffe0)
579 | env->cc_dest | (env->cc_x << 4);
580 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000581#elif defined(TARGET_MIPS)
582 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000583#elif defined(TARGET_SH4)
584 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000585#elif defined(TARGET_ALPHA)
586 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000587#elif defined(TARGET_CRIS)
588 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000589#else
ths5fafdf22007-09-16 21:08:06 +0000590#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000591#endif
bellard3fb2ded2003-06-24 13:22:59 +0000592 }
bellard7d132992003-03-06 23:23:54 +0000593#endif
pbrookd5975362008-06-07 20:50:51 +0000594 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000595 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000596 /* Note: we do it here to avoid a gcc bug on Mac OS X when
597 doing it in tb_find_slow */
598 if (tb_invalidated_flag) {
599 /* as some TB could have been invalidated because
600 of memory exceptions while generating the code, we
601 must recompute the hash index here */
602 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000603 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000604 }
bellard9d27abd2003-05-10 13:13:54 +0000605#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000606 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000607 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
608 (long)tb->tc_ptr, tb->pc,
609 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000610 }
bellard9d27abd2003-05-10 13:13:54 +0000611#endif
bellard8a40a182005-11-20 10:35:40 +0000612 /* see if we can patch the calling TB. When the TB
613 spans two pages, we cannot safely do a direct
614 jump. */
bellardc27004e2005-01-03 23:35:10 +0000615 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000616 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000617#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000618 (env->kqemu_enabled != 2) &&
619#endif
bellardec6338b2007-11-08 14:25:03 +0000620 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000621 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000622 }
bellardc27004e2005-01-03 23:35:10 +0000623 }
pbrookd5975362008-06-07 20:50:51 +0000624 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000625 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000626
627 /* cpu_interrupt might be called while translating the
628 TB, but before it is linked into a potentially
629 infinite loop and becomes env->current_tb. Avoid
630 starting execution if there is a pending interrupt. */
631 if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
632 env->current_tb = NULL;
633
pbrook2e70f6e2008-06-29 01:03:05 +0000634 while (env->current_tb) {
635 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000636 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000637#if defined(__sparc__) && !defined(HOST_SOLARIS)
638#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000639 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000640#define env cpu_single_env
641#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000642 next_tb = tcg_qemu_tb_exec(tc_ptr);
643 env->current_tb = NULL;
644 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000645 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000646 int insns_left;
647 tb = (TranslationBlock *)(long)(next_tb & ~3);
648 /* Restore PC. */
649 CPU_PC_FROM_TB(env, tb);
650 insns_left = env->icount_decr.u32;
651 if (env->icount_extra && insns_left >= 0) {
652 /* Refill decrementer and continue execution. */
653 env->icount_extra += insns_left;
654 if (env->icount_extra > 0xffff) {
655 insns_left = 0xffff;
656 } else {
657 insns_left = env->icount_extra;
658 }
659 env->icount_extra -= insns_left;
660 env->icount_decr.u16.low = insns_left;
661 } else {
662 if (insns_left > 0) {
663 /* Execute remaining instructions. */
664 cpu_exec_nocache(insns_left, tb);
665 }
666 env->exception_index = EXCP_INTERRUPT;
667 next_tb = 0;
668 cpu_loop_exit();
669 }
670 }
671 }
bellard4cbf74b2003-08-10 21:48:43 +0000672 /* reset soft MMU for next block (it can currently
673 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000674#if defined(USE_KQEMU)
675#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
676 if (kqemu_is_ok(env) &&
677 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
678 cpu_loop_exit();
679 }
680#endif
ths50a518e2007-06-03 18:52:15 +0000681 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000682 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000683 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000684 }
bellard3fb2ded2003-06-24 13:22:59 +0000685 } /* for(;;) */
686
bellard7d132992003-03-06 23:23:54 +0000687
bellarde4533c72003-06-15 19:51:39 +0000688#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000689 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000690 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000691#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000692 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000693#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000694#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000695#elif defined(TARGET_M68K)
696 cpu_m68k_flush_flags(env, env->cc_op);
697 env->cc_op = CC_OP_FLAGS;
698 env->sr = (env->sr & 0xffe0)
699 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000700#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000701#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000702#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000703#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000704 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000705#else
706#error unsupported target CPU
707#endif
pbrook1057eaa2007-02-04 13:37:44 +0000708
709 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000710#include "hostregs_helper.h"
711
bellard6a00d602005-11-21 23:25:50 +0000712 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000713 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000714 return ret;
715}
bellard6dbad632003-03-16 18:05:05 +0000716
bellardfbf9eeb2004-04-25 21:21:33 +0000717/* must only be called from the generated code as an exception can be
718 generated */
719void tb_invalidate_page_range(target_ulong start, target_ulong end)
720{
bellarddc5d0b32004-06-22 18:43:30 +0000721 /* XXX: cannot enable it yet because it yields to MMU exception
722 where NIP != read address on PowerPC */
723#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000724 target_ulong phys_addr;
725 phys_addr = get_phys_addr_code(env, start);
726 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000727#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000728}
729
bellard1a18c712003-10-30 01:07:51 +0000730#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000731
bellard6dbad632003-03-16 18:05:05 +0000732void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
733{
734 CPUX86State *saved_env;
735
736 saved_env = env;
737 env = s;
bellarda412ac52003-07-26 18:01:40 +0000738 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000739 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000740 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000741 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000742 } else {
bellard5d975592008-05-12 22:05:33 +0000743 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000744 }
bellard6dbad632003-03-16 18:05:05 +0000745 env = saved_env;
746}
bellard9de5e442003-03-23 16:49:39 +0000747
bellard6f12a2a2007-11-11 22:16:56 +0000748void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000749{
750 CPUX86State *saved_env;
751
752 saved_env = env;
753 env = s;
ths3b46e622007-09-17 08:09:54 +0000754
bellard6f12a2a2007-11-11 22:16:56 +0000755 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000756
757 env = saved_env;
758}
759
bellard6f12a2a2007-11-11 22:16:56 +0000760void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000761{
762 CPUX86State *saved_env;
763
764 saved_env = env;
765 env = s;
ths3b46e622007-09-17 08:09:54 +0000766
bellard6f12a2a2007-11-11 22:16:56 +0000767 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000768
769 env = saved_env;
770}
771
bellarde4533c72003-06-15 19:51:39 +0000772#endif /* TARGET_I386 */
773
bellard67b915a2004-03-31 23:37:16 +0000774#if !defined(CONFIG_SOFTMMU)
775
bellard3fb2ded2003-06-24 13:22:59 +0000776#if defined(TARGET_I386)
777
bellardb56dad12003-05-08 15:38:04 +0000778/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000779 the effective address of the memory exception. 'is_write' is 1 if a
780 write caused the exception and otherwise 0'. 'old_set' is the
781 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000782static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000783 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000784 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000785{
bellarda513fe12003-05-27 23:29:48 +0000786 TranslationBlock *tb;
787 int ret;
bellard68a79312003-06-30 13:12:32 +0000788
bellard83479e72003-06-25 16:12:37 +0000789 if (cpu_single_env)
790 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000791#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000792 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000793 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000794#endif
bellard25eb4482003-05-14 21:50:54 +0000795 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000796 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000797 return 1;
798 }
bellardfbf9eeb2004-04-25 21:21:33 +0000799
bellard3fb2ded2003-06-24 13:22:59 +0000800 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000801 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000802 if (ret < 0)
803 return 0; /* not an MMU fault */
804 if (ret == 0)
805 return 1; /* the MMU fault was handled without causing real CPU fault */
806 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000807 tb = tb_find_pc(pc);
808 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000809 /* the PC is inside the translated code. It means that we have
810 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000811 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000812 }
bellard4cbf74b2003-08-10 21:48:43 +0000813 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000814#if 0
ths5fafdf22007-09-16 21:08:06 +0000815 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000816 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000817#endif
bellard4cbf74b2003-08-10 21:48:43 +0000818 /* we restore the process signal mask as the sigreturn should
819 do it (XXX: use sigsetjmp) */
820 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000821 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000822 } else {
823 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000824 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000825 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000826 }
bellard3fb2ded2003-06-24 13:22:59 +0000827 /* never comes here */
828 return 1;
829}
830
bellarde4533c72003-06-15 19:51:39 +0000831#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000832static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000833 int is_write, sigset_t *old_set,
834 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000835{
bellard68016c62005-02-07 23:12:27 +0000836 TranslationBlock *tb;
837 int ret;
838
839 if (cpu_single_env)
840 env = cpu_single_env; /* XXX: find a correct solution for multithread */
841#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000842 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000843 pc, address, is_write, *(unsigned long *)old_set);
844#endif
bellard9f0777e2005-02-02 20:42:01 +0000845 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000846 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000847 return 1;
848 }
bellard68016c62005-02-07 23:12:27 +0000849 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000850 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000851 if (ret < 0)
852 return 0; /* not an MMU fault */
853 if (ret == 0)
854 return 1; /* the MMU fault was handled without causing real CPU fault */
855 /* now we have a real cpu fault */
856 tb = tb_find_pc(pc);
857 if (tb) {
858 /* the PC is inside the translated code. It means that we have
859 a virtual CPU fault */
860 cpu_restore_state(tb, env, pc, puc);
861 }
862 /* we restore the process signal mask as the sigreturn should
863 do it (XXX: use sigsetjmp) */
864 sigprocmask(SIG_SETMASK, old_set, NULL);
865 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000866 /* never comes here */
867 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000868}
bellard93ac68b2003-09-30 20:57:29 +0000869#elif defined(TARGET_SPARC)
870static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000871 int is_write, sigset_t *old_set,
872 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000873{
bellard68016c62005-02-07 23:12:27 +0000874 TranslationBlock *tb;
875 int ret;
876
877 if (cpu_single_env)
878 env = cpu_single_env; /* XXX: find a correct solution for multithread */
879#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000880 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000881 pc, address, is_write, *(unsigned long *)old_set);
882#endif
bellardb453b702004-01-04 15:45:21 +0000883 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000884 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000885 return 1;
886 }
bellard68016c62005-02-07 23:12:27 +0000887 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000888 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000889 if (ret < 0)
890 return 0; /* not an MMU fault */
891 if (ret == 0)
892 return 1; /* the MMU fault was handled without causing real CPU fault */
893 /* now we have a real cpu fault */
894 tb = tb_find_pc(pc);
895 if (tb) {
896 /* the PC is inside the translated code. It means that we have
897 a virtual CPU fault */
898 cpu_restore_state(tb, env, pc, puc);
899 }
900 /* we restore the process signal mask as the sigreturn should
901 do it (XXX: use sigsetjmp) */
902 sigprocmask(SIG_SETMASK, old_set, NULL);
903 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000904 /* never comes here */
905 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000906}
bellard67867302003-11-23 17:05:30 +0000907#elif defined (TARGET_PPC)
908static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000909 int is_write, sigset_t *old_set,
910 void *puc)
bellard67867302003-11-23 17:05:30 +0000911{
912 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000913 int ret;
ths3b46e622007-09-17 08:09:54 +0000914
bellard67867302003-11-23 17:05:30 +0000915 if (cpu_single_env)
916 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000917#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000918 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000919 pc, address, is_write, *(unsigned long *)old_set);
920#endif
921 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000922 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000923 return 1;
924 }
925
bellardce097762004-01-04 23:53:18 +0000926 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000927 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000928 if (ret < 0)
929 return 0; /* not an MMU fault */
930 if (ret == 0)
931 return 1; /* the MMU fault was handled without causing real CPU fault */
932
bellard67867302003-11-23 17:05:30 +0000933 /* now we have a real cpu fault */
934 tb = tb_find_pc(pc);
935 if (tb) {
936 /* the PC is inside the translated code. It means that we have
937 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000938 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000939 }
bellardce097762004-01-04 23:53:18 +0000940 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000941#if 0
ths5fafdf22007-09-16 21:08:06 +0000942 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000943 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000944#endif
945 /* we restore the process signal mask as the sigreturn should
946 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000947 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000948 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000949 } else {
950 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000951 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000952 }
bellard67867302003-11-23 17:05:30 +0000953 /* never comes here */
954 return 1;
955}
bellard6af0bf92005-07-02 14:58:51 +0000956
pbrooke6e59062006-10-22 00:18:54 +0000957#elif defined(TARGET_M68K)
958static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
959 int is_write, sigset_t *old_set,
960 void *puc)
961{
962 TranslationBlock *tb;
963 int ret;
964
965 if (cpu_single_env)
966 env = cpu_single_env; /* XXX: find a correct solution for multithread */
967#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000968 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000969 pc, address, is_write, *(unsigned long *)old_set);
970#endif
971 /* XXX: locking issue */
972 if (is_write && page_unprotect(address, pc, puc)) {
973 return 1;
974 }
975 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000976 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000977 if (ret < 0)
978 return 0; /* not an MMU fault */
979 if (ret == 0)
980 return 1; /* the MMU fault was handled without causing real CPU fault */
981 /* now we have a real cpu fault */
982 tb = tb_find_pc(pc);
983 if (tb) {
984 /* the PC is inside the translated code. It means that we have
985 a virtual CPU fault */
986 cpu_restore_state(tb, env, pc, puc);
987 }
988 /* we restore the process signal mask as the sigreturn should
989 do it (XXX: use sigsetjmp) */
990 sigprocmask(SIG_SETMASK, old_set, NULL);
991 cpu_loop_exit();
992 /* never comes here */
993 return 1;
994}
995
bellard6af0bf92005-07-02 14:58:51 +0000996#elif defined (TARGET_MIPS)
997static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
998 int is_write, sigset_t *old_set,
999 void *puc)
1000{
1001 TranslationBlock *tb;
1002 int ret;
ths3b46e622007-09-17 08:09:54 +00001003
bellard6af0bf92005-07-02 14:58:51 +00001004 if (cpu_single_env)
1005 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1006#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001007 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001008 pc, address, is_write, *(unsigned long *)old_set);
1009#endif
1010 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001011 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001012 return 1;
1013 }
1014
1015 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001016 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +00001017 if (ret < 0)
1018 return 0; /* not an MMU fault */
1019 if (ret == 0)
1020 return 1; /* the MMU fault was handled without causing real CPU fault */
1021
1022 /* now we have a real cpu fault */
1023 tb = tb_find_pc(pc);
1024 if (tb) {
1025 /* the PC is inside the translated code. It means that we have
1026 a virtual CPU fault */
1027 cpu_restore_state(tb, env, pc, puc);
1028 }
1029 if (ret == 1) {
1030#if 0
ths5fafdf22007-09-16 21:08:06 +00001031 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001032 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001033#endif
1034 /* we restore the process signal mask as the sigreturn should
1035 do it (XXX: use sigsetjmp) */
1036 sigprocmask(SIG_SETMASK, old_set, NULL);
1037 do_raise_exception_err(env->exception_index, env->error_code);
1038 } else {
1039 /* activate soft MMU for this block */
1040 cpu_resume_from_signal(env, puc);
1041 }
1042 /* never comes here */
1043 return 1;
1044}
1045
bellardfdf9b3e2006-04-27 21:07:38 +00001046#elif defined (TARGET_SH4)
1047static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1048 int is_write, sigset_t *old_set,
1049 void *puc)
1050{
1051 TranslationBlock *tb;
1052 int ret;
ths3b46e622007-09-17 08:09:54 +00001053
bellardfdf9b3e2006-04-27 21:07:38 +00001054 if (cpu_single_env)
1055 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1056#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001057 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001058 pc, address, is_write, *(unsigned long *)old_set);
1059#endif
1060 /* XXX: locking issue */
1061 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1062 return 1;
1063 }
1064
1065 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001066 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001067 if (ret < 0)
1068 return 0; /* not an MMU fault */
1069 if (ret == 0)
1070 return 1; /* the MMU fault was handled without causing real CPU fault */
1071
1072 /* now we have a real cpu fault */
1073 tb = tb_find_pc(pc);
1074 if (tb) {
1075 /* the PC is inside the translated code. It means that we have
1076 a virtual CPU fault */
1077 cpu_restore_state(tb, env, pc, puc);
1078 }
bellardfdf9b3e2006-04-27 21:07:38 +00001079#if 0
ths5fafdf22007-09-16 21:08:06 +00001080 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001081 env->nip, env->error_code, tb);
1082#endif
1083 /* we restore the process signal mask as the sigreturn should
1084 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001085 sigprocmask(SIG_SETMASK, old_set, NULL);
1086 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001087 /* never comes here */
1088 return 1;
1089}
j_mayereddf68a2007-04-05 07:22:49 +00001090
1091#elif defined (TARGET_ALPHA)
1092static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1093 int is_write, sigset_t *old_set,
1094 void *puc)
1095{
1096 TranslationBlock *tb;
1097 int ret;
ths3b46e622007-09-17 08:09:54 +00001098
j_mayereddf68a2007-04-05 07:22:49 +00001099 if (cpu_single_env)
1100 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1101#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001102 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001103 pc, address, is_write, *(unsigned long *)old_set);
1104#endif
1105 /* XXX: locking issue */
1106 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1107 return 1;
1108 }
1109
1110 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001111 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001112 if (ret < 0)
1113 return 0; /* not an MMU fault */
1114 if (ret == 0)
1115 return 1; /* the MMU fault was handled without causing real CPU fault */
1116
1117 /* now we have a real cpu fault */
1118 tb = tb_find_pc(pc);
1119 if (tb) {
1120 /* the PC is inside the translated code. It means that we have
1121 a virtual CPU fault */
1122 cpu_restore_state(tb, env, pc, puc);
1123 }
1124#if 0
ths5fafdf22007-09-16 21:08:06 +00001125 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001126 env->nip, env->error_code, tb);
1127#endif
1128 /* we restore the process signal mask as the sigreturn should
1129 do it (XXX: use sigsetjmp) */
1130 sigprocmask(SIG_SETMASK, old_set, NULL);
1131 cpu_loop_exit();
1132 /* never comes here */
1133 return 1;
1134}
thsf1ccf902007-10-08 13:16:14 +00001135#elif defined (TARGET_CRIS)
1136static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1137 int is_write, sigset_t *old_set,
1138 void *puc)
1139{
1140 TranslationBlock *tb;
1141 int ret;
1142
1143 if (cpu_single_env)
1144 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1145#if defined(DEBUG_SIGNAL)
1146 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1147 pc, address, is_write, *(unsigned long *)old_set);
1148#endif
1149 /* XXX: locking issue */
1150 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1151 return 1;
1152 }
1153
1154 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001155 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001156 if (ret < 0)
1157 return 0; /* not an MMU fault */
1158 if (ret == 0)
1159 return 1; /* the MMU fault was handled without causing real CPU fault */
1160
1161 /* now we have a real cpu fault */
1162 tb = tb_find_pc(pc);
1163 if (tb) {
1164 /* the PC is inside the translated code. It means that we have
1165 a virtual CPU fault */
1166 cpu_restore_state(tb, env, pc, puc);
1167 }
thsf1ccf902007-10-08 13:16:14 +00001168 /* we restore the process signal mask as the sigreturn should
1169 do it (XXX: use sigsetjmp) */
1170 sigprocmask(SIG_SETMASK, old_set, NULL);
1171 cpu_loop_exit();
1172 /* never comes here */
1173 return 1;
1174}
1175
bellarde4533c72003-06-15 19:51:39 +00001176#else
1177#error unsupported target CPU
1178#endif
bellard9de5e442003-03-23 16:49:39 +00001179
bellard2b413142003-05-14 23:01:10 +00001180#if defined(__i386__)
1181
bellardd8ecc0b2007-02-05 21:41:46 +00001182#if defined(__APPLE__)
1183# include <sys/ucontext.h>
1184
1185# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1186# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1187# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1188#else
1189# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1190# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1191# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1192#endif
1193
ths5fafdf22007-09-16 21:08:06 +00001194int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001195 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001196{
ths5a7b5422007-01-31 12:16:51 +00001197 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001198 struct ucontext *uc = puc;
1199 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001200 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001201
bellardd691f662003-03-24 21:58:34 +00001202#ifndef REG_EIP
1203/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001204#define REG_EIP EIP
1205#define REG_ERR ERR
1206#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001207#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001208 pc = EIP_sig(uc);
1209 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001210 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1211 trapno == 0xe ?
1212 (ERROR_sig(uc) >> 1) & 1 : 0,
1213 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001214}
1215
bellardbc51c5c2004-03-17 23:46:04 +00001216#elif defined(__x86_64__)
1217
ths5a7b5422007-01-31 12:16:51 +00001218int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001219 void *puc)
1220{
ths5a7b5422007-01-31 12:16:51 +00001221 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001222 struct ucontext *uc = puc;
1223 unsigned long pc;
1224
1225 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001226 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1227 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001228 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1229 &uc->uc_sigmask, puc);
1230}
1231
bellard83fb7ad2004-07-05 21:25:26 +00001232#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001233
bellard83fb7ad2004-07-05 21:25:26 +00001234/***********************************************************************
1235 * signal context platform-specific definitions
1236 * From Wine
1237 */
1238#ifdef linux
1239/* All Registers access - only for local access */
1240# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1241/* Gpr Registers access */
1242# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1243# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1244# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1245# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1246# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1247# define LR_sig(context) REG_sig(link, context) /* Link register */
1248# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1249/* Float Registers access */
1250# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1251# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1252/* Exception Registers access */
1253# define DAR_sig(context) REG_sig(dar, context)
1254# define DSISR_sig(context) REG_sig(dsisr, context)
1255# define TRAP_sig(context) REG_sig(trap, context)
1256#endif /* linux */
1257
1258#ifdef __APPLE__
1259# include <sys/ucontext.h>
1260typedef struct ucontext SIGCONTEXT;
1261/* All Registers access - only for local access */
1262# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1263# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1264# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1265# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1266/* Gpr Registers access */
1267# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1268# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1269# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1270# define CTR_sig(context) REG_sig(ctr, context)
1271# define XER_sig(context) REG_sig(xer, context) /* Link register */
1272# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1273# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1274/* Float Registers access */
1275# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1276# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1277/* Exception Registers access */
1278# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1279# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1280# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1281#endif /* __APPLE__ */
1282
ths5fafdf22007-09-16 21:08:06 +00001283int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001284 void *puc)
bellard2b413142003-05-14 23:01:10 +00001285{
ths5a7b5422007-01-31 12:16:51 +00001286 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001287 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001288 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001289 int is_write;
1290
bellard83fb7ad2004-07-05 21:25:26 +00001291 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001292 is_write = 0;
1293#if 0
1294 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001295 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001296 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001297#else
bellard83fb7ad2004-07-05 21:25:26 +00001298 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001299 is_write = 1;
1300#endif
ths5fafdf22007-09-16 21:08:06 +00001301 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001302 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001303}
bellard2b413142003-05-14 23:01:10 +00001304
bellard2f87c602003-06-02 20:38:09 +00001305#elif defined(__alpha__)
1306
ths5fafdf22007-09-16 21:08:06 +00001307int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001308 void *puc)
1309{
ths5a7b5422007-01-31 12:16:51 +00001310 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001311 struct ucontext *uc = puc;
1312 uint32_t *pc = uc->uc_mcontext.sc_pc;
1313 uint32_t insn = *pc;
1314 int is_write = 0;
1315
bellard8c6939c2003-06-09 15:28:00 +00001316 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001317 switch (insn >> 26) {
1318 case 0x0d: // stw
1319 case 0x0e: // stb
1320 case 0x0f: // stq_u
1321 case 0x24: // stf
1322 case 0x25: // stg
1323 case 0x26: // sts
1324 case 0x27: // stt
1325 case 0x2c: // stl
1326 case 0x2d: // stq
1327 case 0x2e: // stl_c
1328 case 0x2f: // stq_c
1329 is_write = 1;
1330 }
1331
ths5fafdf22007-09-16 21:08:06 +00001332 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001333 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001334}
bellard8c6939c2003-06-09 15:28:00 +00001335#elif defined(__sparc__)
1336
ths5fafdf22007-09-16 21:08:06 +00001337int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001338 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001339{
ths5a7b5422007-01-31 12:16:51 +00001340 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001341 int is_write;
1342 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001343#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001344 uint32_t *regs = (uint32_t *)(info + 1);
1345 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001346 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001347 unsigned long pc = regs[1];
1348#else
blueswir184778502008-10-26 20:33:16 +00001349#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001350 struct sigcontext *sc = puc;
1351 unsigned long pc = sc->sigc_regs.tpc;
1352 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001353#elif defined(__OpenBSD__)
1354 struct sigcontext *uc = puc;
1355 unsigned long pc = uc->sc_pc;
1356 void *sigmask = (void *)(long)uc->sc_mask;
1357#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001358#endif
1359
bellard8c6939c2003-06-09 15:28:00 +00001360 /* XXX: need kernel patch to get write flag faster */
1361 is_write = 0;
1362 insn = *(uint32_t *)pc;
1363 if ((insn >> 30) == 3) {
1364 switch((insn >> 19) & 0x3f) {
1365 case 0x05: // stb
1366 case 0x06: // sth
1367 case 0x04: // st
1368 case 0x07: // std
1369 case 0x24: // stf
1370 case 0x27: // stdf
1371 case 0x25: // stfsr
1372 is_write = 1;
1373 break;
1374 }
1375 }
ths5fafdf22007-09-16 21:08:06 +00001376 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001377 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001378}
1379
1380#elif defined(__arm__)
1381
ths5fafdf22007-09-16 21:08:06 +00001382int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001383 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001384{
ths5a7b5422007-01-31 12:16:51 +00001385 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001386 struct ucontext *uc = puc;
1387 unsigned long pc;
1388 int is_write;
ths3b46e622007-09-17 08:09:54 +00001389
blueswir148bbf112008-07-08 18:35:02 +00001390#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001391 pc = uc->uc_mcontext.gregs[R15];
1392#else
balrog4eee57f2008-05-06 14:47:19 +00001393 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001394#endif
bellard8c6939c2003-06-09 15:28:00 +00001395 /* XXX: compute is_write */
1396 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001397 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001398 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001399 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001400}
1401
bellard38e584a2003-08-10 22:14:22 +00001402#elif defined(__mc68000)
1403
ths5fafdf22007-09-16 21:08:06 +00001404int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001405 void *puc)
1406{
ths5a7b5422007-01-31 12:16:51 +00001407 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001408 struct ucontext *uc = puc;
1409 unsigned long pc;
1410 int is_write;
ths3b46e622007-09-17 08:09:54 +00001411
bellard38e584a2003-08-10 22:14:22 +00001412 pc = uc->uc_mcontext.gregs[16];
1413 /* XXX: compute is_write */
1414 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001415 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001416 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001417 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001418}
1419
bellardb8076a72005-04-07 22:20:31 +00001420#elif defined(__ia64)
1421
1422#ifndef __ISR_VALID
1423 /* This ought to be in <bits/siginfo.h>... */
1424# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001425#endif
1426
ths5a7b5422007-01-31 12:16:51 +00001427int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001428{
ths5a7b5422007-01-31 12:16:51 +00001429 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001430 struct ucontext *uc = puc;
1431 unsigned long ip;
1432 int is_write = 0;
1433
1434 ip = uc->uc_mcontext.sc_ip;
1435 switch (host_signum) {
1436 case SIGILL:
1437 case SIGFPE:
1438 case SIGSEGV:
1439 case SIGBUS:
1440 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001441 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001442 /* ISR.W (write-access) is bit 33: */
1443 is_write = (info->si_isr >> 33) & 1;
1444 break;
1445
1446 default:
1447 break;
1448 }
1449 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1450 is_write,
1451 &uc->uc_sigmask, puc);
1452}
1453
bellard90cb9492005-07-24 15:11:38 +00001454#elif defined(__s390__)
1455
ths5fafdf22007-09-16 21:08:06 +00001456int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001457 void *puc)
1458{
ths5a7b5422007-01-31 12:16:51 +00001459 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001460 struct ucontext *uc = puc;
1461 unsigned long pc;
1462 int is_write;
ths3b46e622007-09-17 08:09:54 +00001463
bellard90cb9492005-07-24 15:11:38 +00001464 pc = uc->uc_mcontext.psw.addr;
1465 /* XXX: compute is_write */
1466 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001467 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001468 is_write, &uc->uc_sigmask, puc);
1469}
1470
1471#elif defined(__mips__)
1472
ths5fafdf22007-09-16 21:08:06 +00001473int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001474 void *puc)
1475{
ths9617efe2007-05-08 21:05:55 +00001476 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001477 struct ucontext *uc = puc;
1478 greg_t pc = uc->uc_mcontext.pc;
1479 int is_write;
ths3b46e622007-09-17 08:09:54 +00001480
thsc4b89d12007-05-05 19:23:11 +00001481 /* XXX: compute is_write */
1482 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001483 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001484 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001485}
1486
aurel32f54b3f92008-04-12 20:14:54 +00001487#elif defined(__hppa__)
1488
1489int cpu_signal_handler(int host_signum, void *pinfo,
1490 void *puc)
1491{
1492 struct siginfo *info = pinfo;
1493 struct ucontext *uc = puc;
1494 unsigned long pc;
1495 int is_write;
1496
1497 pc = uc->uc_mcontext.sc_iaoq[0];
1498 /* FIXME: compute is_write */
1499 is_write = 0;
1500 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1501 is_write,
1502 &uc->uc_sigmask, puc);
1503}
1504
bellard2b413142003-05-14 23:01:10 +00001505#else
1506
bellard3fb2ded2003-06-24 13:22:59 +00001507#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001508
1509#endif
bellard67b915a2004-03-31 23:37:16 +00001510
1511#endif /* !defined(CONFIG_SOFTMMU) */