blob: 5d6dd514ffed6a46d2f0a2b5dbe556485c53b9f4 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000084 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000085#elif defined(__OpenBSD__)
86 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
87#endif
bellardfbf9eeb2004-04-25 21:21:33 +000088 }
89#endif
pbrook9a3ea652008-12-19 12:49:13 +000090 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000091 longjmp(env->jmp_env, 1);
92}
93
pbrook2e70f6e2008-06-29 01:03:05 +000094/* Execute the code without caching the generated code. An interpreter
95 could be used if available. */
96static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
97{
98 unsigned long next_tb;
99 TranslationBlock *tb;
100
101 /* Should never happen.
102 We only end up here when an existing TB is too long. */
103 if (max_cycles > CF_COUNT_MASK)
104 max_cycles = CF_COUNT_MASK;
105
106 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
107 max_cycles);
108 env->current_tb = tb;
109 /* execute the generated code */
110 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000116 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
128 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000202 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100213 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000214 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000215 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000216 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000217 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000218
thsbfed01f2007-06-03 17:44:37 +0000219 if (cpu_halted(env1) == EXCP_HALTED)
220 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000221
ths5fafdf22007-09-16 21:08:06 +0000222 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000223
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100224 /* the access to env below is actually saving the global register's
225 value, so that files not including target-xyz/exec.h are free to
226 use it. */
227 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
228 saved_env_reg = (host_reg_t) env;
229 asm("");
bellardc27004e2005-01-03 23:35:10 +0000230 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000231
thsecb644f2007-06-03 18:45:53 +0000232#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100233 if (!kvm_enabled()) {
234 /* put eflags in CPU temporary format */
235 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
236 DF = 1 - (2 * ((env->eflags >> 10) & 1));
237 CC_OP = CC_OP_EFLAGS;
238 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
239 }
bellard93ac68b2003-09-30 20:57:29 +0000240#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000241#elif defined(TARGET_M68K)
242 env->cc_op = CC_OP_FLAGS;
243 env->cc_dest = env->sr & 0xf;
244 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000245#elif defined(TARGET_ALPHA)
246#elif defined(TARGET_ARM)
247#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200248#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000249#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000250#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000251#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100252#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000253 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000254#else
255#error unsupported target CPU
256#endif
bellard3fb2ded2003-06-24 13:22:59 +0000257 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000258
bellard7d132992003-03-06 23:23:54 +0000259 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000260 for(;;) {
261 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200262#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000263#undef env
264 env = cpu_single_env;
265#define env cpu_single_env
266#endif
bellard3fb2ded2003-06-24 13:22:59 +0000267 /* if an exception is pending, we execute it here */
268 if (env->exception_index >= 0) {
269 if (env->exception_index >= EXCP_INTERRUPT) {
270 /* exit request from the cpu execution loop */
271 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000272 if (ret == EXCP_DEBUG)
273 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000274 break;
aurel3272d239e2009-01-14 19:40:27 +0000275 } else {
276#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000277 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000278 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000279 loop */
bellard83479e72003-06-25 16:12:37 +0000280#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000281 do_interrupt_user(env->exception_index,
282 env->exception_is_int,
283 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000284 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000285 /* successfully delivered */
286 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000287#endif
bellard3fb2ded2003-06-24 13:22:59 +0000288 ret = env->exception_index;
289 break;
aurel3272d239e2009-01-14 19:40:27 +0000290#else
bellard83479e72003-06-25 16:12:37 +0000291#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* simulate a real cpu exception. On i386, it can
293 trigger new exceptions, but we do not handle
294 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000295 do_interrupt(env->exception_index,
296 env->exception_is_int,
297 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000298 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000299 /* successfully delivered */
300 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000301#elif defined(TARGET_PPC)
302 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200303#elif defined(TARGET_MICROBLAZE)
304 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000305#elif defined(TARGET_MIPS)
306 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000307#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000308 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000309#elif defined(TARGET_ARM)
310 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000311#elif defined(TARGET_SH4)
312 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000313#elif defined(TARGET_ALPHA)
314 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000315#elif defined(TARGET_CRIS)
316 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000317#elif defined(TARGET_M68K)
318 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000319#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100320 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000321#endif
bellard3fb2ded2003-06-24 13:22:59 +0000322 }
ths5fafdf22007-09-16 21:08:06 +0000323 }
bellard9df217a2005-02-10 22:05:51 +0000324
aliguori7ba1e612008-11-05 16:04:33 +0000325 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000326 kvm_cpu_exec(env);
327 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000328 }
329
blueswir1b5fc09a2008-05-04 06:38:18 +0000330 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000331 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000332 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000333 if (unlikely(interrupt_request)) {
334 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
335 /* Mask out external interrupts for this step. */
336 interrupt_request &= ~(CPU_INTERRUPT_HARD |
337 CPU_INTERRUPT_FIQ |
338 CPU_INTERRUPT_SMI |
339 CPU_INTERRUPT_NMI);
340 }
pbrook6658ffb2007-03-16 23:58:11 +0000341 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
342 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
343 env->exception_index = EXCP_DEBUG;
344 cpu_loop_exit();
345 }
balroga90b7312007-05-01 01:28:01 +0000346#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200347 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
348 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000349 if (interrupt_request & CPU_INTERRUPT_HALT) {
350 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
351 env->halted = 1;
352 env->exception_index = EXCP_HLT;
353 cpu_loop_exit();
354 }
355#endif
bellard68a79312003-06-30 13:12:32 +0000356#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300357 if (interrupt_request & CPU_INTERRUPT_INIT) {
358 svm_check_intercept(SVM_EXIT_INIT);
359 do_cpu_init(env);
360 env->exception_index = EXCP_HALTED;
361 cpu_loop_exit();
362 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
363 do_cpu_sipi(env);
364 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000365 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
366 !(env->hflags & HF_SMM_MASK)) {
367 svm_check_intercept(SVM_EXIT_SMI);
368 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
369 do_smm_enter();
370 next_tb = 0;
371 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
372 !(env->hflags2 & HF2_NMI_MASK)) {
373 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
374 env->hflags2 |= HF2_NMI_MASK;
375 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
376 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800377 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
378 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
379 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
380 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000381 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
382 (((env->hflags2 & HF2_VINTR_MASK) &&
383 (env->hflags2 & HF2_HIF_MASK)) ||
384 (!(env->hflags2 & HF2_VINTR_MASK) &&
385 (env->eflags & IF_MASK &&
386 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
387 int intno;
388 svm_check_intercept(SVM_EXIT_INTR);
389 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
390 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000391 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200392#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000393#undef env
394 env = cpu_single_env;
395#define env cpu_single_env
396#endif
bellarddb620f42008-06-04 17:02:19 +0000397 do_interrupt(intno, 0, 0, 0, 1);
398 /* ensure that no TB jump will be modified as
399 the program flow was changed */
400 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000401#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000402 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
403 (env->eflags & IF_MASK) &&
404 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
405 int intno;
406 /* FIXME: this should respect TPR */
407 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000408 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000409 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000410 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000411 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000412 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000413#endif
bellarddb620f42008-06-04 17:02:19 +0000414 }
bellard68a79312003-06-30 13:12:32 +0000415 }
bellardce097762004-01-04 23:53:18 +0000416#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000417#if 0
418 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000419 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000420 }
421#endif
j_mayer47103572007-03-30 09:38:04 +0000422 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000423 ppc_hw_interrupt(env);
424 if (env->pending_interrupts == 0)
425 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000426 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000427 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200428#elif defined(TARGET_MICROBLAZE)
429 if ((interrupt_request & CPU_INTERRUPT_HARD)
430 && (env->sregs[SR_MSR] & MSR_IE)
431 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
432 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
433 env->exception_index = EXCP_IRQ;
434 do_interrupt(env);
435 next_tb = 0;
436 }
bellard6af0bf92005-07-02 14:58:51 +0000437#elif defined(TARGET_MIPS)
438 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000439 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000440 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000441 !(env->CP0_Status & (1 << CP0St_EXL)) &&
442 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000443 !(env->hflags & MIPS_HFLAG_DM)) {
444 /* Raise it */
445 env->exception_index = EXCP_EXT_INTERRUPT;
446 env->error_code = 0;
447 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000448 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000449 }
bellarde95c8d52004-09-30 22:22:08 +0000450#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300451 if (interrupt_request & CPU_INTERRUPT_HARD) {
452 if (cpu_interrupts_enabled(env) &&
453 env->interrupt_index > 0) {
454 int pil = env->interrupt_index & 0xf;
455 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000456
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300457 if (((type == TT_EXTINT) &&
458 cpu_pil_allowed(env, pil)) ||
459 type != TT_EXTINT) {
460 env->exception_index = env->interrupt_index;
461 do_interrupt(env);
462 next_tb = 0;
463 }
464 }
bellarde95c8d52004-09-30 22:22:08 +0000465 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
466 //do_interrupt(0, 0, 0, 0, 0);
467 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000468 }
bellardb5ff1b32005-11-26 10:38:39 +0000469#elif defined(TARGET_ARM)
470 if (interrupt_request & CPU_INTERRUPT_FIQ
471 && !(env->uncached_cpsr & CPSR_F)) {
472 env->exception_index = EXCP_FIQ;
473 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000474 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000475 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000476 /* ARMv7-M interrupt return works by loading a magic value
477 into the PC. On real hardware the load causes the
478 return to occur. The qemu implementation performs the
479 jump normally, then does the exception return when the
480 CPU tries to execute code at the magic address.
481 This will cause the magic PC value to be pushed to
482 the stack if an interrupt occured at the wrong time.
483 We avoid this by disabling interrupts when
484 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000485 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000486 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
487 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000488 env->exception_index = EXCP_IRQ;
489 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000490 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000491 }
bellardfdf9b3e2006-04-27 21:07:38 +0000492#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000493 if (interrupt_request & CPU_INTERRUPT_HARD) {
494 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000496 }
j_mayereddf68a2007-04-05 07:22:49 +0000497#elif defined(TARGET_ALPHA)
498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000500 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000501 }
thsf1ccf902007-10-08 13:16:14 +0000502#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100504 && (env->pregs[PR_CCS] & I_FLAG)
505 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000506 env->exception_index = EXCP_IRQ;
507 do_interrupt(env);
508 next_tb = 0;
509 }
510 if (interrupt_request & CPU_INTERRUPT_NMI
511 && (env->pregs[PR_CCS] & M_FLAG)) {
512 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000513 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000514 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000515 }
pbrook06338792007-05-23 19:58:11 +0000516#elif defined(TARGET_M68K)
517 if (interrupt_request & CPU_INTERRUPT_HARD
518 && ((env->sr & SR_I) >> SR_I_SHIFT)
519 < env->pending_level) {
520 /* Real hardware gets the interrupt vector via an
521 IACK cycle at this point. Current emulated
522 hardware doesn't rely on this, so we
523 provide/save the vector when the interrupt is
524 first signalled. */
525 env->exception_index = env->pending_vector;
526 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000527 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000528 }
bellard68a79312003-06-30 13:12:32 +0000529#endif
bellard9d050952006-05-22 22:03:52 +0000530 /* Don't use the cached interupt_request value,
531 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000532 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000533 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
534 /* ensure that no TB jump will be modified as
535 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000536 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000537 }
aurel32be214e62009-03-06 21:48:00 +0000538 }
539 if (unlikely(env->exit_request)) {
540 env->exit_request = 0;
541 env->exception_index = EXCP_INTERRUPT;
542 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000543 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200544#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000545 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000546 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000547#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000548 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000549 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000550 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000551#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000553#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000555#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000556 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000557#elif defined(TARGET_M68K)
558 cpu_m68k_flush_flags(env, env->cc_op);
559 env->cc_op = CC_OP_FLAGS;
560 env->sr = (env->sr & 0xffe0)
561 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000562 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200563#elif defined(TARGET_MICROBLAZE)
564 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000565#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000567#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000569#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000570 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000571#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000572 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000573#else
ths5fafdf22007-09-16 21:08:06 +0000574#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000575#endif
bellard3fb2ded2003-06-24 13:22:59 +0000576 }
bellard7d132992003-03-06 23:23:54 +0000577#endif
pbrookd5975362008-06-07 20:50:51 +0000578 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000579 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000580 /* Note: we do it here to avoid a gcc bug on Mac OS X when
581 doing it in tb_find_slow */
582 if (tb_invalidated_flag) {
583 /* as some TB could have been invalidated because
584 of memory exceptions while generating the code, we
585 must recompute the hash index here */
586 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000587 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000588 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200589#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000590 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
591 (long)tb->tc_ptr, tb->pc,
592 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000593#endif
bellard8a40a182005-11-20 10:35:40 +0000594 /* see if we can patch the calling TB. When the TB
595 spans two pages, we cannot safely do a direct
596 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100597 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000598 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000599 }
pbrookd5975362008-06-07 20:50:51 +0000600 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000601
602 /* cpu_interrupt might be called while translating the
603 TB, but before it is linked into a potentially
604 infinite loop and becomes env->current_tb. Avoid
605 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100606 if (!unlikely (env->exit_request)) {
607 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000608 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000609 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200610#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000611#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000612 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000613#define env cpu_single_env
614#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000615 next_tb = tcg_qemu_tb_exec(tc_ptr);
616 env->current_tb = NULL;
617 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000618 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000619 int insns_left;
620 tb = (TranslationBlock *)(long)(next_tb & ~3);
621 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000622 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000623 insns_left = env->icount_decr.u32;
624 if (env->icount_extra && insns_left >= 0) {
625 /* Refill decrementer and continue execution. */
626 env->icount_extra += insns_left;
627 if (env->icount_extra > 0xffff) {
628 insns_left = 0xffff;
629 } else {
630 insns_left = env->icount_extra;
631 }
632 env->icount_extra -= insns_left;
633 env->icount_decr.u16.low = insns_left;
634 } else {
635 if (insns_left > 0) {
636 /* Execute remaining instructions. */
637 cpu_exec_nocache(insns_left, tb);
638 }
639 env->exception_index = EXCP_INTERRUPT;
640 next_tb = 0;
641 cpu_loop_exit();
642 }
643 }
644 }
bellard4cbf74b2003-08-10 21:48:43 +0000645 /* reset soft MMU for next block (it can currently
646 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000647 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000648 }
bellard3fb2ded2003-06-24 13:22:59 +0000649 } /* for(;;) */
650
bellard7d132992003-03-06 23:23:54 +0000651
bellarde4533c72003-06-15 19:51:39 +0000652#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000653 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000654 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000655#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000656 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000657#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000658#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000659#elif defined(TARGET_M68K)
660 cpu_m68k_flush_flags(env, env->cc_op);
661 env->cc_op = CC_OP_FLAGS;
662 env->sr = (env->sr & 0xffe0)
663 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200664#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000665#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000666#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000667#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000668#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100669#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000670 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000671#else
672#error unsupported target CPU
673#endif
pbrook1057eaa2007-02-04 13:37:44 +0000674
675 /* restore global registers */
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100676 asm("");
677 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000678
bellard6a00d602005-11-21 23:25:50 +0000679 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000680 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000681 return ret;
682}
bellard6dbad632003-03-16 18:05:05 +0000683
bellardfbf9eeb2004-04-25 21:21:33 +0000684/* must only be called from the generated code as an exception can be
685 generated */
686void tb_invalidate_page_range(target_ulong start, target_ulong end)
687{
bellarddc5d0b32004-06-22 18:43:30 +0000688 /* XXX: cannot enable it yet because it yields to MMU exception
689 where NIP != read address on PowerPC */
690#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000691 target_ulong phys_addr;
692 phys_addr = get_phys_addr_code(env, start);
693 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000694#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000695}
696
bellard1a18c712003-10-30 01:07:51 +0000697#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000698
bellard6dbad632003-03-16 18:05:05 +0000699void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
700{
701 CPUX86State *saved_env;
702
703 saved_env = env;
704 env = s;
bellarda412ac52003-07-26 18:01:40 +0000705 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000706 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000707 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000708 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000709 } else {
bellard5d975592008-05-12 22:05:33 +0000710 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000711 }
bellard6dbad632003-03-16 18:05:05 +0000712 env = saved_env;
713}
bellard9de5e442003-03-23 16:49:39 +0000714
bellard6f12a2a2007-11-11 22:16:56 +0000715void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000716{
717 CPUX86State *saved_env;
718
719 saved_env = env;
720 env = s;
ths3b46e622007-09-17 08:09:54 +0000721
bellard6f12a2a2007-11-11 22:16:56 +0000722 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000723
724 env = saved_env;
725}
726
bellard6f12a2a2007-11-11 22:16:56 +0000727void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000728{
729 CPUX86State *saved_env;
730
731 saved_env = env;
732 env = s;
ths3b46e622007-09-17 08:09:54 +0000733
bellard6f12a2a2007-11-11 22:16:56 +0000734 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000735
736 env = saved_env;
737}
738
bellarde4533c72003-06-15 19:51:39 +0000739#endif /* TARGET_I386 */
740
bellard67b915a2004-03-31 23:37:16 +0000741#if !defined(CONFIG_SOFTMMU)
742
bellard3fb2ded2003-06-24 13:22:59 +0000743#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700744#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
745#else
746#define EXCEPTION_ACTION cpu_loop_exit()
747#endif
bellard3fb2ded2003-06-24 13:22:59 +0000748
bellardb56dad12003-05-08 15:38:04 +0000749/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000750 the effective address of the memory exception. 'is_write' is 1 if a
751 write caused the exception and otherwise 0'. 'old_set' is the
752 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000753static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000754 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000755 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000756{
bellarda513fe12003-05-27 23:29:48 +0000757 TranslationBlock *tb;
758 int ret;
bellard68a79312003-06-30 13:12:32 +0000759
bellard83479e72003-06-25 16:12:37 +0000760 if (cpu_single_env)
761 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000762#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000763 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000764 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000765#endif
bellard25eb4482003-05-14 21:50:54 +0000766 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000767 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000768 return 1;
769 }
bellardfbf9eeb2004-04-25 21:21:33 +0000770
bellard3fb2ded2003-06-24 13:22:59 +0000771 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700772 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000773 if (ret < 0)
774 return 0; /* not an MMU fault */
775 if (ret == 0)
776 return 1; /* the MMU fault was handled without causing real CPU fault */
777 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000778 tb = tb_find_pc(pc);
779 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000780 /* the PC is inside the translated code. It means that we have
781 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000782 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000783 }
bellard3fb2ded2003-06-24 13:22:59 +0000784
bellard68016c62005-02-07 23:12:27 +0000785 /* we restore the process signal mask as the sigreturn should
786 do it (XXX: use sigsetjmp) */
787 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700788 EXCEPTION_ACTION;
789
aurel32968c74d2008-04-11 04:55:17 +0000790 /* never comes here */
791 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000792}
bellard9de5e442003-03-23 16:49:39 +0000793
bellard2b413142003-05-14 23:01:10 +0000794#if defined(__i386__)
795
bellardd8ecc0b2007-02-05 21:41:46 +0000796#if defined(__APPLE__)
797# include <sys/ucontext.h>
798
799# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
800# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
801# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000802# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200803#elif defined (__NetBSD__)
804# include <ucontext.h>
805
806# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
807# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
808# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
809# define MASK_sig(context) ((context)->uc_sigmask)
810#elif defined (__FreeBSD__) || defined(__DragonFly__)
811# include <ucontext.h>
812
813# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
814# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
815# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
816# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000817#elif defined(__OpenBSD__)
818# define EIP_sig(context) ((context)->sc_eip)
819# define TRAP_sig(context) ((context)->sc_trapno)
820# define ERROR_sig(context) ((context)->sc_err)
821# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000822#else
823# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
824# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
825# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000826# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000827#endif
828
ths5fafdf22007-09-16 21:08:06 +0000829int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000830 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000831{
ths5a7b5422007-01-31 12:16:51 +0000832 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200833#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
834 ucontext_t *uc = puc;
835#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000836 struct sigcontext *uc = puc;
837#else
bellard9de5e442003-03-23 16:49:39 +0000838 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000839#endif
bellard9de5e442003-03-23 16:49:39 +0000840 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000841 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000842
bellardd691f662003-03-24 21:58:34 +0000843#ifndef REG_EIP
844/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000845#define REG_EIP EIP
846#define REG_ERR ERR
847#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000848#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000849 pc = EIP_sig(uc);
850 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000851 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
852 trapno == 0xe ?
853 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000854 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000855}
856
bellardbc51c5c2004-03-17 23:46:04 +0000857#elif defined(__x86_64__)
858
blueswir1b3efe5c2008-12-05 17:55:45 +0000859#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000860#define PC_sig(context) _UC_MACHINE_PC(context)
861#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
862#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
863#define MASK_sig(context) ((context)->uc_sigmask)
864#elif defined(__OpenBSD__)
865#define PC_sig(context) ((context)->sc_rip)
866#define TRAP_sig(context) ((context)->sc_trapno)
867#define ERROR_sig(context) ((context)->sc_err)
868#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200869#elif defined (__FreeBSD__) || defined(__DragonFly__)
870#include <ucontext.h>
871
872#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
873#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
874#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
875#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000876#else
blueswir1d397abb2009-04-10 13:00:29 +0000877#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
878#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
879#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
880#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000881#endif
882
ths5a7b5422007-01-31 12:16:51 +0000883int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000884 void *puc)
885{
ths5a7b5422007-01-31 12:16:51 +0000886 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000887 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200888#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000889 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000890#elif defined(__OpenBSD__)
891 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000892#else
893 struct ucontext *uc = puc;
894#endif
bellardbc51c5c2004-03-17 23:46:04 +0000895
blueswir1d397abb2009-04-10 13:00:29 +0000896 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000897 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000898 TRAP_sig(uc) == 0xe ?
899 (ERROR_sig(uc) >> 1) & 1 : 0,
900 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000901}
902
malce58ffeb2009-01-14 18:39:49 +0000903#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000904
bellard83fb7ad2004-07-05 21:25:26 +0000905/***********************************************************************
906 * signal context platform-specific definitions
907 * From Wine
908 */
909#ifdef linux
910/* All Registers access - only for local access */
911# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
912/* Gpr Registers access */
913# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
914# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
915# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
916# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
917# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
918# define LR_sig(context) REG_sig(link, context) /* Link register */
919# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
920/* Float Registers access */
921# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
922# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
923/* Exception Registers access */
924# define DAR_sig(context) REG_sig(dar, context)
925# define DSISR_sig(context) REG_sig(dsisr, context)
926# define TRAP_sig(context) REG_sig(trap, context)
927#endif /* linux */
928
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100929#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
930#include <ucontext.h>
931# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
932# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
933# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
934# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
935# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
936# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
937/* Exception Registers access */
938# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
939# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
940# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
941#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
942
bellard83fb7ad2004-07-05 21:25:26 +0000943#ifdef __APPLE__
944# include <sys/ucontext.h>
945typedef struct ucontext SIGCONTEXT;
946/* All Registers access - only for local access */
947# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
948# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
949# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
950# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
951/* Gpr Registers access */
952# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
953# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
954# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
955# define CTR_sig(context) REG_sig(ctr, context)
956# define XER_sig(context) REG_sig(xer, context) /* Link register */
957# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
958# define CR_sig(context) REG_sig(cr, context) /* Condition register */
959/* Float Registers access */
960# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
961# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
962/* Exception Registers access */
963# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
964# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
965# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
966#endif /* __APPLE__ */
967
ths5fafdf22007-09-16 21:08:06 +0000968int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000969 void *puc)
bellard2b413142003-05-14 23:01:10 +0000970{
ths5a7b5422007-01-31 12:16:51 +0000971 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100972#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
973 ucontext_t *uc = puc;
974#else
bellard25eb4482003-05-14 21:50:54 +0000975 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100976#endif
bellard25eb4482003-05-14 21:50:54 +0000977 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000978 int is_write;
979
bellard83fb7ad2004-07-05 21:25:26 +0000980 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000981 is_write = 0;
982#if 0
983 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000984 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000985 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000986#else
bellard83fb7ad2004-07-05 21:25:26 +0000987 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000988 is_write = 1;
989#endif
ths5fafdf22007-09-16 21:08:06 +0000990 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000991 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000992}
bellard2b413142003-05-14 23:01:10 +0000993
bellard2f87c602003-06-02 20:38:09 +0000994#elif defined(__alpha__)
995
ths5fafdf22007-09-16 21:08:06 +0000996int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000997 void *puc)
998{
ths5a7b5422007-01-31 12:16:51 +0000999 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001000 struct ucontext *uc = puc;
1001 uint32_t *pc = uc->uc_mcontext.sc_pc;
1002 uint32_t insn = *pc;
1003 int is_write = 0;
1004
bellard8c6939c2003-06-09 15:28:00 +00001005 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001006 switch (insn >> 26) {
1007 case 0x0d: // stw
1008 case 0x0e: // stb
1009 case 0x0f: // stq_u
1010 case 0x24: // stf
1011 case 0x25: // stg
1012 case 0x26: // sts
1013 case 0x27: // stt
1014 case 0x2c: // stl
1015 case 0x2d: // stq
1016 case 0x2e: // stl_c
1017 case 0x2f: // stq_c
1018 is_write = 1;
1019 }
1020
ths5fafdf22007-09-16 21:08:06 +00001021 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001022 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001023}
bellard8c6939c2003-06-09 15:28:00 +00001024#elif defined(__sparc__)
1025
ths5fafdf22007-09-16 21:08:06 +00001026int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001027 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001028{
ths5a7b5422007-01-31 12:16:51 +00001029 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001030 int is_write;
1031 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001032#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001033 uint32_t *regs = (uint32_t *)(info + 1);
1034 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001035 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001036 unsigned long pc = regs[1];
1037#else
blueswir184778502008-10-26 20:33:16 +00001038#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001039 struct sigcontext *sc = puc;
1040 unsigned long pc = sc->sigc_regs.tpc;
1041 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001042#elif defined(__OpenBSD__)
1043 struct sigcontext *uc = puc;
1044 unsigned long pc = uc->sc_pc;
1045 void *sigmask = (void *)(long)uc->sc_mask;
1046#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001047#endif
1048
bellard8c6939c2003-06-09 15:28:00 +00001049 /* XXX: need kernel patch to get write flag faster */
1050 is_write = 0;
1051 insn = *(uint32_t *)pc;
1052 if ((insn >> 30) == 3) {
1053 switch((insn >> 19) & 0x3f) {
1054 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001055 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001056 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001057 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001058 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001059 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001060 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001061 case 0x17: // stda
1062 case 0x0e: // stx
1063 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001064 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001065 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001066 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001067 case 0x37: // stdfa
1068 case 0x26: // stqf
1069 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001070 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001071 case 0x3c: // casa
1072 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001073 is_write = 1;
1074 break;
1075 }
1076 }
ths5fafdf22007-09-16 21:08:06 +00001077 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001078 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001079}
1080
1081#elif defined(__arm__)
1082
ths5fafdf22007-09-16 21:08:06 +00001083int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001084 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001085{
ths5a7b5422007-01-31 12:16:51 +00001086 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001087 struct ucontext *uc = puc;
1088 unsigned long pc;
1089 int is_write;
ths3b46e622007-09-17 08:09:54 +00001090
blueswir148bbf112008-07-08 18:35:02 +00001091#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001092 pc = uc->uc_mcontext.gregs[R15];
1093#else
balrog4eee57f2008-05-06 14:47:19 +00001094 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001095#endif
bellard8c6939c2003-06-09 15:28:00 +00001096 /* XXX: compute is_write */
1097 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001098 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001099 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001100 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001101}
1102
bellard38e584a2003-08-10 22:14:22 +00001103#elif defined(__mc68000)
1104
ths5fafdf22007-09-16 21:08:06 +00001105int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001106 void *puc)
1107{
ths5a7b5422007-01-31 12:16:51 +00001108 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001109 struct ucontext *uc = puc;
1110 unsigned long pc;
1111 int is_write;
ths3b46e622007-09-17 08:09:54 +00001112
bellard38e584a2003-08-10 22:14:22 +00001113 pc = uc->uc_mcontext.gregs[16];
1114 /* XXX: compute is_write */
1115 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001116 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001117 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001118 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001119}
1120
bellardb8076a72005-04-07 22:20:31 +00001121#elif defined(__ia64)
1122
1123#ifndef __ISR_VALID
1124 /* This ought to be in <bits/siginfo.h>... */
1125# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001126#endif
1127
ths5a7b5422007-01-31 12:16:51 +00001128int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001129{
ths5a7b5422007-01-31 12:16:51 +00001130 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001131 struct ucontext *uc = puc;
1132 unsigned long ip;
1133 int is_write = 0;
1134
1135 ip = uc->uc_mcontext.sc_ip;
1136 switch (host_signum) {
1137 case SIGILL:
1138 case SIGFPE:
1139 case SIGSEGV:
1140 case SIGBUS:
1141 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001142 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001143 /* ISR.W (write-access) is bit 33: */
1144 is_write = (info->si_isr >> 33) & 1;
1145 break;
1146
1147 default:
1148 break;
1149 }
1150 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1151 is_write,
1152 &uc->uc_sigmask, puc);
1153}
1154
bellard90cb9492005-07-24 15:11:38 +00001155#elif defined(__s390__)
1156
ths5fafdf22007-09-16 21:08:06 +00001157int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001158 void *puc)
1159{
ths5a7b5422007-01-31 12:16:51 +00001160 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001161 struct ucontext *uc = puc;
1162 unsigned long pc;
1163 int is_write;
ths3b46e622007-09-17 08:09:54 +00001164
bellard90cb9492005-07-24 15:11:38 +00001165 pc = uc->uc_mcontext.psw.addr;
1166 /* XXX: compute is_write */
1167 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001168 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001169 is_write, &uc->uc_sigmask, puc);
1170}
1171
1172#elif defined(__mips__)
1173
ths5fafdf22007-09-16 21:08:06 +00001174int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001175 void *puc)
1176{
ths9617efe2007-05-08 21:05:55 +00001177 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001178 struct ucontext *uc = puc;
1179 greg_t pc = uc->uc_mcontext.pc;
1180 int is_write;
ths3b46e622007-09-17 08:09:54 +00001181
thsc4b89d12007-05-05 19:23:11 +00001182 /* XXX: compute is_write */
1183 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001184 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001185 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001186}
1187
aurel32f54b3f92008-04-12 20:14:54 +00001188#elif defined(__hppa__)
1189
1190int cpu_signal_handler(int host_signum, void *pinfo,
1191 void *puc)
1192{
1193 struct siginfo *info = pinfo;
1194 struct ucontext *uc = puc;
1195 unsigned long pc;
1196 int is_write;
1197
1198 pc = uc->uc_mcontext.sc_iaoq[0];
1199 /* FIXME: compute is_write */
1200 is_write = 0;
1201 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1202 is_write,
1203 &uc->uc_sigmask, puc);
1204}
1205
bellard2b413142003-05-14 23:01:10 +00001206#else
1207
bellard3fb2ded2003-06-24 13:22:59 +00001208#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001209
1210#endif
bellard67b915a2004-03-31 23:37:16 +00001211
1212#endif /* !defined(CONFIG_SOFTMMU) */