blob: c776605e05d8fcb87af9eed2f99830d2ea4f8ffc [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020084#ifdef __ia64
85 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
86#else
bellardfbf9eeb2004-04-25 21:21:33 +000087 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020088#endif
blueswir184778502008-10-26 20:33:16 +000089#elif defined(__OpenBSD__)
90 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
91#endif
bellardfbf9eeb2004-04-25 21:21:33 +000092 }
93#endif
pbrook9a3ea652008-12-19 12:49:13 +000094 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000095 longjmp(env->jmp_env, 1);
96}
97
pbrook2e70f6e2008-06-29 01:03:05 +000098/* Execute the code without caching the generated code. An interpreter
99 could be used if available. */
100static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
101{
102 unsigned long next_tb;
103 TranslationBlock *tb;
104
105 /* Should never happen.
106 We only end up here when an existing TB is too long. */
107 if (max_cycles > CF_COUNT_MASK)
108 max_cycles = CF_COUNT_MASK;
109
110 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
111 max_cycles);
112 env->current_tb = tb;
113 /* execute the generated code */
114 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100115 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000116
117 if ((next_tb & 3) == 2) {
118 /* Restore PC. This may happen if async event occurs before
119 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000120 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000121 }
122 tb_phys_invalidate(tb, -1);
123 tb_free(tb);
124}
125
bellard8a40a182005-11-20 10:35:40 +0000126static TranslationBlock *tb_find_slow(target_ulong pc,
127 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000128 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000129{
130 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000131 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000132 tb_page_addr_t phys_pc, phys_page1, phys_page2;
133 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000134
bellard8a40a182005-11-20 10:35:40 +0000135 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000136
bellard8a40a182005-11-20 10:35:40 +0000137 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000138 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000139 phys_page1 = phys_pc & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 h = tb_phys_hash_func(phys_pc);
142 ptb1 = &tb_phys_hash[h];
143 for(;;) {
144 tb = *ptb1;
145 if (!tb)
146 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000147 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000148 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000149 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000150 tb->flags == flags) {
151 /* check next page if needed */
152 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000153 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000154 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000155 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000156 if (tb->page_addr[1] == phys_page2)
157 goto found;
158 } else {
159 goto found;
160 }
161 }
162 ptb1 = &tb->phys_hash_next;
163 }
164 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000165 /* if no translated code available, then translate it now */
166 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000167
bellard8a40a182005-11-20 10:35:40 +0000168 found:
bellard8a40a182005-11-20 10:35:40 +0000169 /* we add the TB in the virtual pc hash table */
170 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000171 return tb;
172}
173
174static inline TranslationBlock *tb_find_fast(void)
175{
176 TranslationBlock *tb;
177 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000178 int flags;
bellard8a40a182005-11-20 10:35:40 +0000179
180 /* we record a subset of the CPU state. It will
181 always be the same before a given translated block
182 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000183 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000184 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000185 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
186 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000187 tb = tb_find_slow(pc, cs_base, flags);
188 }
189 return tb;
190}
191
aliguoridde23672008-11-18 20:50:36 +0000192static CPUDebugExcpHandler *debug_excp_handler;
193
194CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
195{
196 CPUDebugExcpHandler *old_handler = debug_excp_handler;
197
198 debug_excp_handler = handler;
199 return old_handler;
200}
201
aliguori6e140f22008-11-18 20:37:55 +0000202static void cpu_handle_debug_exception(CPUState *env)
203{
204 CPUWatchpoint *wp;
205
206 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000207 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000208 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000209
210 if (debug_excp_handler)
211 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000212}
213
bellard7d132992003-03-06 23:23:54 +0000214/* main execution loop */
215
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300216volatile sig_atomic_t exit_request;
217
bellarde4533c72003-06-15 19:51:39 +0000218int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000219{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100220 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000221 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000222 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000223 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000224 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000225
thsbfed01f2007-06-03 17:44:37 +0000226 if (cpu_halted(env1) == EXCP_HALTED)
227 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000228
ths5fafdf22007-09-16 21:08:06 +0000229 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000230
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100231 /* the access to env below is actually saving the global register's
232 value, so that files not including target-xyz/exec.h are free to
233 use it. */
234 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
235 saved_env_reg = (host_reg_t) env;
236 asm("");
bellardc27004e2005-01-03 23:35:10 +0000237 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000238
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300239 if (exit_request) {
240 env->exit_request = 1;
241 exit_request = 0;
242 }
243
thsecb644f2007-06-03 18:45:53 +0000244#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100245 if (!kvm_enabled()) {
246 /* put eflags in CPU temporary format */
247 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
248 DF = 1 - (2 * ((env->eflags >> 10) & 1));
249 CC_OP = CC_OP_EFLAGS;
250 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
251 }
bellard93ac68b2003-09-30 20:57:29 +0000252#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000253#elif defined(TARGET_M68K)
254 env->cc_op = CC_OP_FLAGS;
255 env->cc_dest = env->sr & 0xf;
256 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000257#elif defined(TARGET_ALPHA)
258#elif defined(TARGET_ARM)
259#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200260#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000261#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000262#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000263#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100264#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000265 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000266#else
267#error unsupported target CPU
268#endif
bellard3fb2ded2003-06-24 13:22:59 +0000269 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000270
bellard7d132992003-03-06 23:23:54 +0000271 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000272 for(;;) {
273 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200274#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000275#undef env
276 env = cpu_single_env;
277#define env cpu_single_env
278#endif
bellard3fb2ded2003-06-24 13:22:59 +0000279 /* if an exception is pending, we execute it here */
280 if (env->exception_index >= 0) {
281 if (env->exception_index >= EXCP_INTERRUPT) {
282 /* exit request from the cpu execution loop */
283 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000284 if (ret == EXCP_DEBUG)
285 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000286 break;
aurel3272d239e2009-01-14 19:40:27 +0000287 } else {
288#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000289 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000290 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000291 loop */
bellard83479e72003-06-25 16:12:37 +0000292#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000293 do_interrupt_user(env->exception_index,
294 env->exception_is_int,
295 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000296 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000297 /* successfully delivered */
298 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000299#endif
bellard3fb2ded2003-06-24 13:22:59 +0000300 ret = env->exception_index;
301 break;
aurel3272d239e2009-01-14 19:40:27 +0000302#else
bellard83479e72003-06-25 16:12:37 +0000303#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000304 /* simulate a real cpu exception. On i386, it can
305 trigger new exceptions, but we do not handle
306 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000307 do_interrupt(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000310 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000311 /* successfully delivered */
312 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000313#elif defined(TARGET_PPC)
314 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200315#elif defined(TARGET_MICROBLAZE)
316 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000317#elif defined(TARGET_MIPS)
318 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000319#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000320 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000321#elif defined(TARGET_ARM)
322 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000323#elif defined(TARGET_SH4)
324 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000325#elif defined(TARGET_ALPHA)
326 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000327#elif defined(TARGET_CRIS)
328 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000329#elif defined(TARGET_M68K)
330 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000331#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100332 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000333#endif
bellard3fb2ded2003-06-24 13:22:59 +0000334 }
ths5fafdf22007-09-16 21:08:06 +0000335 }
bellard9df217a2005-02-10 22:05:51 +0000336
aliguori7ba1e612008-11-05 16:04:33 +0000337 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000338 kvm_cpu_exec(env);
339 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000340 }
341
blueswir1b5fc09a2008-05-04 06:38:18 +0000342 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000343 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000344 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000345 if (unlikely(interrupt_request)) {
346 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
347 /* Mask out external interrupts for this step. */
348 interrupt_request &= ~(CPU_INTERRUPT_HARD |
349 CPU_INTERRUPT_FIQ |
350 CPU_INTERRUPT_SMI |
351 CPU_INTERRUPT_NMI);
352 }
pbrook6658ffb2007-03-16 23:58:11 +0000353 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
354 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
355 env->exception_index = EXCP_DEBUG;
356 cpu_loop_exit();
357 }
balroga90b7312007-05-01 01:28:01 +0000358#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200359 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
360 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000361 if (interrupt_request & CPU_INTERRUPT_HALT) {
362 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
363 env->halted = 1;
364 env->exception_index = EXCP_HLT;
365 cpu_loop_exit();
366 }
367#endif
bellard68a79312003-06-30 13:12:32 +0000368#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300369 if (interrupt_request & CPU_INTERRUPT_INIT) {
370 svm_check_intercept(SVM_EXIT_INIT);
371 do_cpu_init(env);
372 env->exception_index = EXCP_HALTED;
373 cpu_loop_exit();
374 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
375 do_cpu_sipi(env);
376 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000377 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
378 !(env->hflags & HF_SMM_MASK)) {
379 svm_check_intercept(SVM_EXIT_SMI);
380 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
381 do_smm_enter();
382 next_tb = 0;
383 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
384 !(env->hflags2 & HF2_NMI_MASK)) {
385 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
386 env->hflags2 |= HF2_NMI_MASK;
387 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
388 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800389 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
390 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
391 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
392 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000393 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
394 (((env->hflags2 & HF2_VINTR_MASK) &&
395 (env->hflags2 & HF2_HIF_MASK)) ||
396 (!(env->hflags2 & HF2_VINTR_MASK) &&
397 (env->eflags & IF_MASK &&
398 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
399 int intno;
400 svm_check_intercept(SVM_EXIT_INTR);
401 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
402 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000403 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200404#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000405#undef env
406 env = cpu_single_env;
407#define env cpu_single_env
408#endif
bellarddb620f42008-06-04 17:02:19 +0000409 do_interrupt(intno, 0, 0, 0, 1);
410 /* ensure that no TB jump will be modified as
411 the program flow was changed */
412 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000413#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000414 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
415 (env->eflags & IF_MASK) &&
416 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
417 int intno;
418 /* FIXME: this should respect TPR */
419 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000420 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000421 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000422 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000423 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000424 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000425#endif
bellarddb620f42008-06-04 17:02:19 +0000426 }
bellard68a79312003-06-30 13:12:32 +0000427 }
bellardce097762004-01-04 23:53:18 +0000428#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000429#if 0
430 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000431 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000432 }
433#endif
j_mayer47103572007-03-30 09:38:04 +0000434 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000435 ppc_hw_interrupt(env);
436 if (env->pending_interrupts == 0)
437 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000438 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000439 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200440#elif defined(TARGET_MICROBLAZE)
441 if ((interrupt_request & CPU_INTERRUPT_HARD)
442 && (env->sregs[SR_MSR] & MSR_IE)
443 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
444 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
445 env->exception_index = EXCP_IRQ;
446 do_interrupt(env);
447 next_tb = 0;
448 }
bellard6af0bf92005-07-02 14:58:51 +0000449#elif defined(TARGET_MIPS)
450 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000451 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000452 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000453 !(env->CP0_Status & (1 << CP0St_EXL)) &&
454 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000455 !(env->hflags & MIPS_HFLAG_DM)) {
456 /* Raise it */
457 env->exception_index = EXCP_EXT_INTERRUPT;
458 env->error_code = 0;
459 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000460 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000461 }
bellarde95c8d52004-09-30 22:22:08 +0000462#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300463 if (interrupt_request & CPU_INTERRUPT_HARD) {
464 if (cpu_interrupts_enabled(env) &&
465 env->interrupt_index > 0) {
466 int pil = env->interrupt_index & 0xf;
467 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000468
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300469 if (((type == TT_EXTINT) &&
470 cpu_pil_allowed(env, pil)) ||
471 type != TT_EXTINT) {
472 env->exception_index = env->interrupt_index;
473 do_interrupt(env);
474 next_tb = 0;
475 }
476 }
bellarde95c8d52004-09-30 22:22:08 +0000477 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
478 //do_interrupt(0, 0, 0, 0, 0);
479 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000480 }
bellardb5ff1b32005-11-26 10:38:39 +0000481#elif defined(TARGET_ARM)
482 if (interrupt_request & CPU_INTERRUPT_FIQ
483 && !(env->uncached_cpsr & CPSR_F)) {
484 env->exception_index = EXCP_FIQ;
485 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000486 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000487 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000488 /* ARMv7-M interrupt return works by loading a magic value
489 into the PC. On real hardware the load causes the
490 return to occur. The qemu implementation performs the
491 jump normally, then does the exception return when the
492 CPU tries to execute code at the magic address.
493 This will cause the magic PC value to be pushed to
494 the stack if an interrupt occured at the wrong time.
495 We avoid this by disabling interrupts when
496 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000497 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000498 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
499 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000500 env->exception_index = EXCP_IRQ;
501 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000502 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000503 }
bellardfdf9b3e2006-04-27 21:07:38 +0000504#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000505 if (interrupt_request & CPU_INTERRUPT_HARD) {
506 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000507 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000508 }
j_mayereddf68a2007-04-05 07:22:49 +0000509#elif defined(TARGET_ALPHA)
510 if (interrupt_request & CPU_INTERRUPT_HARD) {
511 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000512 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000513 }
thsf1ccf902007-10-08 13:16:14 +0000514#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000515 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100516 && (env->pregs[PR_CCS] & I_FLAG)
517 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000518 env->exception_index = EXCP_IRQ;
519 do_interrupt(env);
520 next_tb = 0;
521 }
522 if (interrupt_request & CPU_INTERRUPT_NMI
523 && (env->pregs[PR_CCS] & M_FLAG)) {
524 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000525 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000527 }
pbrook06338792007-05-23 19:58:11 +0000528#elif defined(TARGET_M68K)
529 if (interrupt_request & CPU_INTERRUPT_HARD
530 && ((env->sr & SR_I) >> SR_I_SHIFT)
531 < env->pending_level) {
532 /* Real hardware gets the interrupt vector via an
533 IACK cycle at this point. Current emulated
534 hardware doesn't rely on this, so we
535 provide/save the vector when the interrupt is
536 first signalled. */
537 env->exception_index = env->pending_vector;
538 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000539 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000540 }
bellard68a79312003-06-30 13:12:32 +0000541#endif
bellard9d050952006-05-22 22:03:52 +0000542 /* Don't use the cached interupt_request value,
543 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000544 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000545 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
546 /* ensure that no TB jump will be modified as
547 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000548 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000549 }
aurel32be214e62009-03-06 21:48:00 +0000550 }
551 if (unlikely(env->exit_request)) {
552 env->exit_request = 0;
553 env->exception_index = EXCP_INTERRUPT;
554 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000555 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700556#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000557 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000558 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000559#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000560 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000561 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000562 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000563#elif defined(TARGET_M68K)
564 cpu_m68k_flush_flags(env, env->cc_op);
565 env->cc_op = CC_OP_FLAGS;
566 env->sr = (env->sr & 0xffe0)
567 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000569#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700570 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000571#endif
bellard3fb2ded2003-06-24 13:22:59 +0000572 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700573#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000574 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000575 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000576 /* Note: we do it here to avoid a gcc bug on Mac OS X when
577 doing it in tb_find_slow */
578 if (tb_invalidated_flag) {
579 /* as some TB could have been invalidated because
580 of memory exceptions while generating the code, we
581 must recompute the hash index here */
582 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000583 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000584 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200585#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000586 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
587 (long)tb->tc_ptr, tb->pc,
588 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000589#endif
bellard8a40a182005-11-20 10:35:40 +0000590 /* see if we can patch the calling TB. When the TB
591 spans two pages, we cannot safely do a direct
592 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100593 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000594 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000595 }
pbrookd5975362008-06-07 20:50:51 +0000596 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000597
598 /* cpu_interrupt might be called while translating the
599 TB, but before it is linked into a potentially
600 infinite loop and becomes env->current_tb. Avoid
601 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100602 if (!unlikely (env->exit_request)) {
603 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000604 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000605 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200606#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000607#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000608 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000609#define env cpu_single_env
610#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000611 next_tb = tcg_qemu_tb_exec(tc_ptr);
612 env->current_tb = NULL;
613 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000614 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000615 int insns_left;
616 tb = (TranslationBlock *)(long)(next_tb & ~3);
617 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000618 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000619 insns_left = env->icount_decr.u32;
620 if (env->icount_extra && insns_left >= 0) {
621 /* Refill decrementer and continue execution. */
622 env->icount_extra += insns_left;
623 if (env->icount_extra > 0xffff) {
624 insns_left = 0xffff;
625 } else {
626 insns_left = env->icount_extra;
627 }
628 env->icount_extra -= insns_left;
629 env->icount_decr.u16.low = insns_left;
630 } else {
631 if (insns_left > 0) {
632 /* Execute remaining instructions. */
633 cpu_exec_nocache(insns_left, tb);
634 }
635 env->exception_index = EXCP_INTERRUPT;
636 next_tb = 0;
637 cpu_loop_exit();
638 }
639 }
640 }
bellard4cbf74b2003-08-10 21:48:43 +0000641 /* reset soft MMU for next block (it can currently
642 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000643 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000644 }
bellard3fb2ded2003-06-24 13:22:59 +0000645 } /* for(;;) */
646
bellard7d132992003-03-06 23:23:54 +0000647
bellarde4533c72003-06-15 19:51:39 +0000648#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000649 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000650 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000651#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000652 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000653#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000654#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000655#elif defined(TARGET_M68K)
656 cpu_m68k_flush_flags(env, env->cc_op);
657 env->cc_op = CC_OP_FLAGS;
658 env->sr = (env->sr & 0xffe0)
659 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200660#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000661#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000662#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000663#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000664#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100665#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000666 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000667#else
668#error unsupported target CPU
669#endif
pbrook1057eaa2007-02-04 13:37:44 +0000670
671 /* restore global registers */
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100672 asm("");
673 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000674
bellard6a00d602005-11-21 23:25:50 +0000675 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000676 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000677 return ret;
678}
bellard6dbad632003-03-16 18:05:05 +0000679
bellardfbf9eeb2004-04-25 21:21:33 +0000680/* must only be called from the generated code as an exception can be
681 generated */
682void tb_invalidate_page_range(target_ulong start, target_ulong end)
683{
bellarddc5d0b32004-06-22 18:43:30 +0000684 /* XXX: cannot enable it yet because it yields to MMU exception
685 where NIP != read address on PowerPC */
686#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000687 target_ulong phys_addr;
688 phys_addr = get_phys_addr_code(env, start);
689 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000690#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000691}
692
bellard1a18c712003-10-30 01:07:51 +0000693#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000694
bellard6dbad632003-03-16 18:05:05 +0000695void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
696{
697 CPUX86State *saved_env;
698
699 saved_env = env;
700 env = s;
bellarda412ac52003-07-26 18:01:40 +0000701 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000702 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000703 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000704 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000705 } else {
bellard5d975592008-05-12 22:05:33 +0000706 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000707 }
bellard6dbad632003-03-16 18:05:05 +0000708 env = saved_env;
709}
bellard9de5e442003-03-23 16:49:39 +0000710
bellard6f12a2a2007-11-11 22:16:56 +0000711void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000712{
713 CPUX86State *saved_env;
714
715 saved_env = env;
716 env = s;
ths3b46e622007-09-17 08:09:54 +0000717
bellard6f12a2a2007-11-11 22:16:56 +0000718 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000719
720 env = saved_env;
721}
722
bellard6f12a2a2007-11-11 22:16:56 +0000723void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000724{
725 CPUX86State *saved_env;
726
727 saved_env = env;
728 env = s;
ths3b46e622007-09-17 08:09:54 +0000729
bellard6f12a2a2007-11-11 22:16:56 +0000730 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000731
732 env = saved_env;
733}
734
bellarde4533c72003-06-15 19:51:39 +0000735#endif /* TARGET_I386 */
736
bellard67b915a2004-03-31 23:37:16 +0000737#if !defined(CONFIG_SOFTMMU)
738
bellard3fb2ded2003-06-24 13:22:59 +0000739#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700740#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
741#else
742#define EXCEPTION_ACTION cpu_loop_exit()
743#endif
bellard3fb2ded2003-06-24 13:22:59 +0000744
bellardb56dad12003-05-08 15:38:04 +0000745/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000746 the effective address of the memory exception. 'is_write' is 1 if a
747 write caused the exception and otherwise 0'. 'old_set' is the
748 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000749static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000750 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000751 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000752{
bellarda513fe12003-05-27 23:29:48 +0000753 TranslationBlock *tb;
754 int ret;
bellard68a79312003-06-30 13:12:32 +0000755
bellard83479e72003-06-25 16:12:37 +0000756 if (cpu_single_env)
757 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000758#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000759 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000760 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000761#endif
bellard25eb4482003-05-14 21:50:54 +0000762 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000763 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000764 return 1;
765 }
bellardfbf9eeb2004-04-25 21:21:33 +0000766
bellard3fb2ded2003-06-24 13:22:59 +0000767 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700768 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000769 if (ret < 0)
770 return 0; /* not an MMU fault */
771 if (ret == 0)
772 return 1; /* the MMU fault was handled without causing real CPU fault */
773 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000774 tb = tb_find_pc(pc);
775 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000776 /* the PC is inside the translated code. It means that we have
777 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000778 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000779 }
bellard3fb2ded2003-06-24 13:22:59 +0000780
bellard68016c62005-02-07 23:12:27 +0000781 /* we restore the process signal mask as the sigreturn should
782 do it (XXX: use sigsetjmp) */
783 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700784 EXCEPTION_ACTION;
785
aurel32968c74d2008-04-11 04:55:17 +0000786 /* never comes here */
787 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000788}
bellard9de5e442003-03-23 16:49:39 +0000789
bellard2b413142003-05-14 23:01:10 +0000790#if defined(__i386__)
791
bellardd8ecc0b2007-02-05 21:41:46 +0000792#if defined(__APPLE__)
793# include <sys/ucontext.h>
794
795# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
796# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
797# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000798# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200799#elif defined (__NetBSD__)
800# include <ucontext.h>
801
802# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
803# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
804# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
805# define MASK_sig(context) ((context)->uc_sigmask)
806#elif defined (__FreeBSD__) || defined(__DragonFly__)
807# include <ucontext.h>
808
809# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
810# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
811# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
812# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000813#elif defined(__OpenBSD__)
814# define EIP_sig(context) ((context)->sc_eip)
815# define TRAP_sig(context) ((context)->sc_trapno)
816# define ERROR_sig(context) ((context)->sc_err)
817# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000818#else
819# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
820# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
821# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000822# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000823#endif
824
ths5fafdf22007-09-16 21:08:06 +0000825int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000826 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000827{
ths5a7b5422007-01-31 12:16:51 +0000828 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200829#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
830 ucontext_t *uc = puc;
831#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000832 struct sigcontext *uc = puc;
833#else
bellard9de5e442003-03-23 16:49:39 +0000834 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000835#endif
bellard9de5e442003-03-23 16:49:39 +0000836 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000837 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000838
bellardd691f662003-03-24 21:58:34 +0000839#ifndef REG_EIP
840/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000841#define REG_EIP EIP
842#define REG_ERR ERR
843#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000844#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000845 pc = EIP_sig(uc);
846 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000847 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
848 trapno == 0xe ?
849 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000850 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000851}
852
bellardbc51c5c2004-03-17 23:46:04 +0000853#elif defined(__x86_64__)
854
blueswir1b3efe5c2008-12-05 17:55:45 +0000855#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000856#define PC_sig(context) _UC_MACHINE_PC(context)
857#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
858#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
859#define MASK_sig(context) ((context)->uc_sigmask)
860#elif defined(__OpenBSD__)
861#define PC_sig(context) ((context)->sc_rip)
862#define TRAP_sig(context) ((context)->sc_trapno)
863#define ERROR_sig(context) ((context)->sc_err)
864#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200865#elif defined (__FreeBSD__) || defined(__DragonFly__)
866#include <ucontext.h>
867
868#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
869#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
870#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
871#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000872#else
blueswir1d397abb2009-04-10 13:00:29 +0000873#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
874#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
875#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
876#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000877#endif
878
ths5a7b5422007-01-31 12:16:51 +0000879int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000880 void *puc)
881{
ths5a7b5422007-01-31 12:16:51 +0000882 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000883 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200884#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000885 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000886#elif defined(__OpenBSD__)
887 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000888#else
889 struct ucontext *uc = puc;
890#endif
bellardbc51c5c2004-03-17 23:46:04 +0000891
blueswir1d397abb2009-04-10 13:00:29 +0000892 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000893 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000894 TRAP_sig(uc) == 0xe ?
895 (ERROR_sig(uc) >> 1) & 1 : 0,
896 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000897}
898
malce58ffeb2009-01-14 18:39:49 +0000899#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000900
bellard83fb7ad2004-07-05 21:25:26 +0000901/***********************************************************************
902 * signal context platform-specific definitions
903 * From Wine
904 */
905#ifdef linux
906/* All Registers access - only for local access */
907# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
908/* Gpr Registers access */
909# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
910# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
911# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
912# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
913# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
914# define LR_sig(context) REG_sig(link, context) /* Link register */
915# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
916/* Float Registers access */
917# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
918# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
919/* Exception Registers access */
920# define DAR_sig(context) REG_sig(dar, context)
921# define DSISR_sig(context) REG_sig(dsisr, context)
922# define TRAP_sig(context) REG_sig(trap, context)
923#endif /* linux */
924
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100925#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
926#include <ucontext.h>
927# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
928# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
929# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
930# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
931# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
932# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
933/* Exception Registers access */
934# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
935# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
936# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
937#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
938
bellard83fb7ad2004-07-05 21:25:26 +0000939#ifdef __APPLE__
940# include <sys/ucontext.h>
941typedef struct ucontext SIGCONTEXT;
942/* All Registers access - only for local access */
943# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
944# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
945# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
946# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
947/* Gpr Registers access */
948# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
949# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
950# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
951# define CTR_sig(context) REG_sig(ctr, context)
952# define XER_sig(context) REG_sig(xer, context) /* Link register */
953# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
954# define CR_sig(context) REG_sig(cr, context) /* Condition register */
955/* Float Registers access */
956# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
957# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
958/* Exception Registers access */
959# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
960# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
961# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
962#endif /* __APPLE__ */
963
ths5fafdf22007-09-16 21:08:06 +0000964int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000965 void *puc)
bellard2b413142003-05-14 23:01:10 +0000966{
ths5a7b5422007-01-31 12:16:51 +0000967 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100968#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
969 ucontext_t *uc = puc;
970#else
bellard25eb4482003-05-14 21:50:54 +0000971 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100972#endif
bellard25eb4482003-05-14 21:50:54 +0000973 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000974 int is_write;
975
bellard83fb7ad2004-07-05 21:25:26 +0000976 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000977 is_write = 0;
978#if 0
979 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000980 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000981 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000982#else
bellard83fb7ad2004-07-05 21:25:26 +0000983 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000984 is_write = 1;
985#endif
ths5fafdf22007-09-16 21:08:06 +0000986 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000987 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000988}
bellard2b413142003-05-14 23:01:10 +0000989
bellard2f87c602003-06-02 20:38:09 +0000990#elif defined(__alpha__)
991
ths5fafdf22007-09-16 21:08:06 +0000992int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000993 void *puc)
994{
ths5a7b5422007-01-31 12:16:51 +0000995 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000996 struct ucontext *uc = puc;
997 uint32_t *pc = uc->uc_mcontext.sc_pc;
998 uint32_t insn = *pc;
999 int is_write = 0;
1000
bellard8c6939c2003-06-09 15:28:00 +00001001 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001002 switch (insn >> 26) {
1003 case 0x0d: // stw
1004 case 0x0e: // stb
1005 case 0x0f: // stq_u
1006 case 0x24: // stf
1007 case 0x25: // stg
1008 case 0x26: // sts
1009 case 0x27: // stt
1010 case 0x2c: // stl
1011 case 0x2d: // stq
1012 case 0x2e: // stl_c
1013 case 0x2f: // stq_c
1014 is_write = 1;
1015 }
1016
ths5fafdf22007-09-16 21:08:06 +00001017 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001018 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001019}
bellard8c6939c2003-06-09 15:28:00 +00001020#elif defined(__sparc__)
1021
ths5fafdf22007-09-16 21:08:06 +00001022int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001023 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001024{
ths5a7b5422007-01-31 12:16:51 +00001025 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001026 int is_write;
1027 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001028#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001029 uint32_t *regs = (uint32_t *)(info + 1);
1030 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001031 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001032 unsigned long pc = regs[1];
1033#else
blueswir184778502008-10-26 20:33:16 +00001034#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001035 struct sigcontext *sc = puc;
1036 unsigned long pc = sc->sigc_regs.tpc;
1037 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001038#elif defined(__OpenBSD__)
1039 struct sigcontext *uc = puc;
1040 unsigned long pc = uc->sc_pc;
1041 void *sigmask = (void *)(long)uc->sc_mask;
1042#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001043#endif
1044
bellard8c6939c2003-06-09 15:28:00 +00001045 /* XXX: need kernel patch to get write flag faster */
1046 is_write = 0;
1047 insn = *(uint32_t *)pc;
1048 if ((insn >> 30) == 3) {
1049 switch((insn >> 19) & 0x3f) {
1050 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001051 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001052 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001053 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001054 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001055 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001056 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001057 case 0x17: // stda
1058 case 0x0e: // stx
1059 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001060 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001061 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001062 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001063 case 0x37: // stdfa
1064 case 0x26: // stqf
1065 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001066 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001067 case 0x3c: // casa
1068 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001069 is_write = 1;
1070 break;
1071 }
1072 }
ths5fafdf22007-09-16 21:08:06 +00001073 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001074 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001075}
1076
1077#elif defined(__arm__)
1078
ths5fafdf22007-09-16 21:08:06 +00001079int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001080 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001081{
ths5a7b5422007-01-31 12:16:51 +00001082 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001083 struct ucontext *uc = puc;
1084 unsigned long pc;
1085 int is_write;
ths3b46e622007-09-17 08:09:54 +00001086
blueswir148bbf112008-07-08 18:35:02 +00001087#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001088 pc = uc->uc_mcontext.gregs[R15];
1089#else
balrog4eee57f2008-05-06 14:47:19 +00001090 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001091#endif
bellard8c6939c2003-06-09 15:28:00 +00001092 /* XXX: compute is_write */
1093 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001094 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001095 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001096 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001097}
1098
bellard38e584a2003-08-10 22:14:22 +00001099#elif defined(__mc68000)
1100
ths5fafdf22007-09-16 21:08:06 +00001101int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001102 void *puc)
1103{
ths5a7b5422007-01-31 12:16:51 +00001104 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001105 struct ucontext *uc = puc;
1106 unsigned long pc;
1107 int is_write;
ths3b46e622007-09-17 08:09:54 +00001108
bellard38e584a2003-08-10 22:14:22 +00001109 pc = uc->uc_mcontext.gregs[16];
1110 /* XXX: compute is_write */
1111 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001112 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001113 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001114 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001115}
1116
bellardb8076a72005-04-07 22:20:31 +00001117#elif defined(__ia64)
1118
1119#ifndef __ISR_VALID
1120 /* This ought to be in <bits/siginfo.h>... */
1121# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001122#endif
1123
ths5a7b5422007-01-31 12:16:51 +00001124int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001125{
ths5a7b5422007-01-31 12:16:51 +00001126 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001127 struct ucontext *uc = puc;
1128 unsigned long ip;
1129 int is_write = 0;
1130
1131 ip = uc->uc_mcontext.sc_ip;
1132 switch (host_signum) {
1133 case SIGILL:
1134 case SIGFPE:
1135 case SIGSEGV:
1136 case SIGBUS:
1137 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001138 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001139 /* ISR.W (write-access) is bit 33: */
1140 is_write = (info->si_isr >> 33) & 1;
1141 break;
1142
1143 default:
1144 break;
1145 }
1146 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1147 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001148 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001149}
1150
bellard90cb9492005-07-24 15:11:38 +00001151#elif defined(__s390__)
1152
ths5fafdf22007-09-16 21:08:06 +00001153int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001154 void *puc)
1155{
ths5a7b5422007-01-31 12:16:51 +00001156 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001157 struct ucontext *uc = puc;
1158 unsigned long pc;
1159 int is_write;
ths3b46e622007-09-17 08:09:54 +00001160
bellard90cb9492005-07-24 15:11:38 +00001161 pc = uc->uc_mcontext.psw.addr;
1162 /* XXX: compute is_write */
1163 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001164 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001165 is_write, &uc->uc_sigmask, puc);
1166}
1167
1168#elif defined(__mips__)
1169
ths5fafdf22007-09-16 21:08:06 +00001170int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001171 void *puc)
1172{
ths9617efe2007-05-08 21:05:55 +00001173 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001174 struct ucontext *uc = puc;
1175 greg_t pc = uc->uc_mcontext.pc;
1176 int is_write;
ths3b46e622007-09-17 08:09:54 +00001177
thsc4b89d12007-05-05 19:23:11 +00001178 /* XXX: compute is_write */
1179 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001180 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001181 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001182}
1183
aurel32f54b3f92008-04-12 20:14:54 +00001184#elif defined(__hppa__)
1185
1186int cpu_signal_handler(int host_signum, void *pinfo,
1187 void *puc)
1188{
1189 struct siginfo *info = pinfo;
1190 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001191 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1192 uint32_t insn = *(uint32_t *)pc;
1193 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001194
Richard Hendersonf57040b2010-03-12 15:58:08 +01001195 /* XXX: need kernel patch to get write flag faster. */
1196 switch (insn >> 26) {
1197 case 0x1a: /* STW */
1198 case 0x19: /* STH */
1199 case 0x18: /* STB */
1200 case 0x1b: /* STWM */
1201 is_write = 1;
1202 break;
1203
1204 case 0x09: /* CSTWX, FSTWX, FSTWS */
1205 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1206 /* Distinguish from coprocessor load ... */
1207 is_write = (insn >> 9) & 1;
1208 break;
1209
1210 case 0x03:
1211 switch ((insn >> 6) & 15) {
1212 case 0xa: /* STWS */
1213 case 0x9: /* STHS */
1214 case 0x8: /* STBS */
1215 case 0xe: /* STWAS */
1216 case 0xc: /* STBYS */
1217 is_write = 1;
1218 }
1219 break;
1220 }
1221
aurel32f54b3f92008-04-12 20:14:54 +00001222 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001223 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001224}
1225
bellard2b413142003-05-14 23:01:10 +00001226#else
1227
bellard3fb2ded2003-06-24 13:22:59 +00001228#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001229
1230#endif
bellard67b915a2004-03-31 23:37:16 +00001231
1232#endif /* !defined(CONFIG_SOFTMMU) */