blob: 4029ea25ff54983d172e8de7bd0b983f803c1b45 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000084 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000085#elif defined(__OpenBSD__)
86 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
87#endif
bellardfbf9eeb2004-04-25 21:21:33 +000088 }
89#endif
pbrook9a3ea652008-12-19 12:49:13 +000090 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000091 longjmp(env->jmp_env, 1);
92}
93
pbrook2e70f6e2008-06-29 01:03:05 +000094/* Execute the code without caching the generated code. An interpreter
95 could be used if available. */
96static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
97{
98 unsigned long next_tb;
99 TranslationBlock *tb;
100
101 /* Should never happen.
102 We only end up here when an existing TB is too long. */
103 if (max_cycles > CF_COUNT_MASK)
104 max_cycles = CF_COUNT_MASK;
105
106 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
107 max_cycles);
108 env->current_tb = tb;
109 /* execute the generated code */
110 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000116 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
128 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000202 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
thsecb644f2007-06-03 18:45:53 +0000230#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100231 if (!kvm_enabled()) {
232 /* put eflags in CPU temporary format */
233 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
234 DF = 1 - (2 * ((env->eflags >> 10) & 1));
235 CC_OP = CC_OP_EFLAGS;
236 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
237 }
bellard93ac68b2003-09-30 20:57:29 +0000238#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000239#elif defined(TARGET_M68K)
240 env->cc_op = CC_OP_FLAGS;
241 env->cc_dest = env->sr & 0xf;
242 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000243#elif defined(TARGET_ALPHA)
244#elif defined(TARGET_ARM)
245#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200246#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000247#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000248#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000249#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100250#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000251 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000252#else
253#error unsupported target CPU
254#endif
bellard3fb2ded2003-06-24 13:22:59 +0000255 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000256
bellard7d132992003-03-06 23:23:54 +0000257 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000258 for(;;) {
259 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200260#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000261#undef env
262 env = cpu_single_env;
263#define env cpu_single_env
264#endif
bellard3fb2ded2003-06-24 13:22:59 +0000265 /* if an exception is pending, we execute it here */
266 if (env->exception_index >= 0) {
267 if (env->exception_index >= EXCP_INTERRUPT) {
268 /* exit request from the cpu execution loop */
269 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000270 if (ret == EXCP_DEBUG)
271 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000272 break;
aurel3272d239e2009-01-14 19:40:27 +0000273 } else {
274#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000275 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000276 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000277 loop */
bellard83479e72003-06-25 16:12:37 +0000278#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000279 do_interrupt_user(env->exception_index,
280 env->exception_is_int,
281 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000282 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000283 /* successfully delivered */
284 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000285#endif
bellard3fb2ded2003-06-24 13:22:59 +0000286 ret = env->exception_index;
287 break;
aurel3272d239e2009-01-14 19:40:27 +0000288#else
bellard83479e72003-06-25 16:12:37 +0000289#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000290 /* simulate a real cpu exception. On i386, it can
291 trigger new exceptions, but we do not handle
292 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000293 do_interrupt(env->exception_index,
294 env->exception_is_int,
295 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000296 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000297 /* successfully delivered */
298 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000299#elif defined(TARGET_PPC)
300 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200301#elif defined(TARGET_MICROBLAZE)
302 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000303#elif defined(TARGET_MIPS)
304 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000305#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000306 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000307#elif defined(TARGET_ARM)
308 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000309#elif defined(TARGET_SH4)
310 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000311#elif defined(TARGET_ALPHA)
312 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000313#elif defined(TARGET_CRIS)
314 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000315#elif defined(TARGET_M68K)
316 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000317#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100318 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000319#endif
bellard3fb2ded2003-06-24 13:22:59 +0000320 }
ths5fafdf22007-09-16 21:08:06 +0000321 }
bellard9df217a2005-02-10 22:05:51 +0000322
aliguori7ba1e612008-11-05 16:04:33 +0000323 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000324 kvm_cpu_exec(env);
325 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000326 }
327
blueswir1b5fc09a2008-05-04 06:38:18 +0000328 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000329 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000330 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000331 if (unlikely(interrupt_request)) {
332 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
333 /* Mask out external interrupts for this step. */
334 interrupt_request &= ~(CPU_INTERRUPT_HARD |
335 CPU_INTERRUPT_FIQ |
336 CPU_INTERRUPT_SMI |
337 CPU_INTERRUPT_NMI);
338 }
pbrook6658ffb2007-03-16 23:58:11 +0000339 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
340 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
341 env->exception_index = EXCP_DEBUG;
342 cpu_loop_exit();
343 }
balroga90b7312007-05-01 01:28:01 +0000344#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200345 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
346 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000347 if (interrupt_request & CPU_INTERRUPT_HALT) {
348 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
349 env->halted = 1;
350 env->exception_index = EXCP_HLT;
351 cpu_loop_exit();
352 }
353#endif
bellard68a79312003-06-30 13:12:32 +0000354#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300355 if (interrupt_request & CPU_INTERRUPT_INIT) {
356 svm_check_intercept(SVM_EXIT_INIT);
357 do_cpu_init(env);
358 env->exception_index = EXCP_HALTED;
359 cpu_loop_exit();
360 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
361 do_cpu_sipi(env);
362 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000363 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
364 !(env->hflags & HF_SMM_MASK)) {
365 svm_check_intercept(SVM_EXIT_SMI);
366 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
367 do_smm_enter();
368 next_tb = 0;
369 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
370 !(env->hflags2 & HF2_NMI_MASK)) {
371 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
372 env->hflags2 |= HF2_NMI_MASK;
373 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
374 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800375 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
376 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
377 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
378 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000379 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
380 (((env->hflags2 & HF2_VINTR_MASK) &&
381 (env->hflags2 & HF2_HIF_MASK)) ||
382 (!(env->hflags2 & HF2_VINTR_MASK) &&
383 (env->eflags & IF_MASK &&
384 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
385 int intno;
386 svm_check_intercept(SVM_EXIT_INTR);
387 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
388 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000389 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200390#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000391#undef env
392 env = cpu_single_env;
393#define env cpu_single_env
394#endif
bellarddb620f42008-06-04 17:02:19 +0000395 do_interrupt(intno, 0, 0, 0, 1);
396 /* ensure that no TB jump will be modified as
397 the program flow was changed */
398 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000399#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000400 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
401 (env->eflags & IF_MASK) &&
402 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
403 int intno;
404 /* FIXME: this should respect TPR */
405 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000406 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000407 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000408 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000409 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000410 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000411#endif
bellarddb620f42008-06-04 17:02:19 +0000412 }
bellard68a79312003-06-30 13:12:32 +0000413 }
bellardce097762004-01-04 23:53:18 +0000414#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000415#if 0
416 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000417 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000418 }
419#endif
j_mayer47103572007-03-30 09:38:04 +0000420 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000421 ppc_hw_interrupt(env);
422 if (env->pending_interrupts == 0)
423 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000424 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000425 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200426#elif defined(TARGET_MICROBLAZE)
427 if ((interrupt_request & CPU_INTERRUPT_HARD)
428 && (env->sregs[SR_MSR] & MSR_IE)
429 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
430 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
431 env->exception_index = EXCP_IRQ;
432 do_interrupt(env);
433 next_tb = 0;
434 }
bellard6af0bf92005-07-02 14:58:51 +0000435#elif defined(TARGET_MIPS)
436 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000437 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000438 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000439 !(env->CP0_Status & (1 << CP0St_EXL)) &&
440 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000441 !(env->hflags & MIPS_HFLAG_DM)) {
442 /* Raise it */
443 env->exception_index = EXCP_EXT_INTERRUPT;
444 env->error_code = 0;
445 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000446 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000447 }
bellarde95c8d52004-09-30 22:22:08 +0000448#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300449 if (interrupt_request & CPU_INTERRUPT_HARD) {
450 if (cpu_interrupts_enabled(env) &&
451 env->interrupt_index > 0) {
452 int pil = env->interrupt_index & 0xf;
453 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000454
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300455 if (((type == TT_EXTINT) &&
456 cpu_pil_allowed(env, pil)) ||
457 type != TT_EXTINT) {
458 env->exception_index = env->interrupt_index;
459 do_interrupt(env);
460 next_tb = 0;
461 }
462 }
bellarde95c8d52004-09-30 22:22:08 +0000463 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
464 //do_interrupt(0, 0, 0, 0, 0);
465 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000466 }
bellardb5ff1b32005-11-26 10:38:39 +0000467#elif defined(TARGET_ARM)
468 if (interrupt_request & CPU_INTERRUPT_FIQ
469 && !(env->uncached_cpsr & CPSR_F)) {
470 env->exception_index = EXCP_FIQ;
471 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000472 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000473 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000474 /* ARMv7-M interrupt return works by loading a magic value
475 into the PC. On real hardware the load causes the
476 return to occur. The qemu implementation performs the
477 jump normally, then does the exception return when the
478 CPU tries to execute code at the magic address.
479 This will cause the magic PC value to be pushed to
480 the stack if an interrupt occured at the wrong time.
481 We avoid this by disabling interrupts when
482 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000483 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000484 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
485 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000486 env->exception_index = EXCP_IRQ;
487 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000488 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000489 }
bellardfdf9b3e2006-04-27 21:07:38 +0000490#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000491 if (interrupt_request & CPU_INTERRUPT_HARD) {
492 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000493 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000494 }
j_mayereddf68a2007-04-05 07:22:49 +0000495#elif defined(TARGET_ALPHA)
496 if (interrupt_request & CPU_INTERRUPT_HARD) {
497 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000498 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000499 }
thsf1ccf902007-10-08 13:16:14 +0000500#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000501 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100502 && (env->pregs[PR_CCS] & I_FLAG)
503 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000504 env->exception_index = EXCP_IRQ;
505 do_interrupt(env);
506 next_tb = 0;
507 }
508 if (interrupt_request & CPU_INTERRUPT_NMI
509 && (env->pregs[PR_CCS] & M_FLAG)) {
510 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000511 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000512 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000513 }
pbrook06338792007-05-23 19:58:11 +0000514#elif defined(TARGET_M68K)
515 if (interrupt_request & CPU_INTERRUPT_HARD
516 && ((env->sr & SR_I) >> SR_I_SHIFT)
517 < env->pending_level) {
518 /* Real hardware gets the interrupt vector via an
519 IACK cycle at this point. Current emulated
520 hardware doesn't rely on this, so we
521 provide/save the vector when the interrupt is
522 first signalled. */
523 env->exception_index = env->pending_vector;
524 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000525 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000526 }
bellard68a79312003-06-30 13:12:32 +0000527#endif
bellard9d050952006-05-22 22:03:52 +0000528 /* Don't use the cached interupt_request value,
529 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000530 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000531 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
532 /* ensure that no TB jump will be modified as
533 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000534 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000535 }
aurel32be214e62009-03-06 21:48:00 +0000536 }
537 if (unlikely(env->exit_request)) {
538 env->exit_request = 0;
539 env->exception_index = EXCP_INTERRUPT;
540 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000541 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200542#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000543 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000544 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000545#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000546 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000547 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000548 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000549#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000550 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000551#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000553#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000555#elif defined(TARGET_M68K)
556 cpu_m68k_flush_flags(env, env->cc_op);
557 env->cc_op = CC_OP_FLAGS;
558 env->sr = (env->sr & 0xffe0)
559 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000560 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200561#elif defined(TARGET_MICROBLAZE)
562 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000563#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000564 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000565#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000567#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000569#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000570 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000571#else
ths5fafdf22007-09-16 21:08:06 +0000572#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000573#endif
bellard3fb2ded2003-06-24 13:22:59 +0000574 }
bellard7d132992003-03-06 23:23:54 +0000575#endif
pbrookd5975362008-06-07 20:50:51 +0000576 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000577 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000578 /* Note: we do it here to avoid a gcc bug on Mac OS X when
579 doing it in tb_find_slow */
580 if (tb_invalidated_flag) {
581 /* as some TB could have been invalidated because
582 of memory exceptions while generating the code, we
583 must recompute the hash index here */
584 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000585 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000586 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200587#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000588 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
589 (long)tb->tc_ptr, tb->pc,
590 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000591#endif
bellard8a40a182005-11-20 10:35:40 +0000592 /* see if we can patch the calling TB. When the TB
593 spans two pages, we cannot safely do a direct
594 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100595 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000596 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000597 }
pbrookd5975362008-06-07 20:50:51 +0000598 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000599
600 /* cpu_interrupt might be called while translating the
601 TB, but before it is linked into a potentially
602 infinite loop and becomes env->current_tb. Avoid
603 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100604 if (!unlikely (env->exit_request)) {
605 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000606 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000607 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200608#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000609#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000610 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000611#define env cpu_single_env
612#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000613 next_tb = tcg_qemu_tb_exec(tc_ptr);
614 env->current_tb = NULL;
615 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000616 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000617 int insns_left;
618 tb = (TranslationBlock *)(long)(next_tb & ~3);
619 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000620 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000621 insns_left = env->icount_decr.u32;
622 if (env->icount_extra && insns_left >= 0) {
623 /* Refill decrementer and continue execution. */
624 env->icount_extra += insns_left;
625 if (env->icount_extra > 0xffff) {
626 insns_left = 0xffff;
627 } else {
628 insns_left = env->icount_extra;
629 }
630 env->icount_extra -= insns_left;
631 env->icount_decr.u16.low = insns_left;
632 } else {
633 if (insns_left > 0) {
634 /* Execute remaining instructions. */
635 cpu_exec_nocache(insns_left, tb);
636 }
637 env->exception_index = EXCP_INTERRUPT;
638 next_tb = 0;
639 cpu_loop_exit();
640 }
641 }
642 }
bellard4cbf74b2003-08-10 21:48:43 +0000643 /* reset soft MMU for next block (it can currently
644 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000645 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000646 }
bellard3fb2ded2003-06-24 13:22:59 +0000647 } /* for(;;) */
648
bellard7d132992003-03-06 23:23:54 +0000649
bellarde4533c72003-06-15 19:51:39 +0000650#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000651 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000652 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000653#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000654 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000655#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000656#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000657#elif defined(TARGET_M68K)
658 cpu_m68k_flush_flags(env, env->cc_op);
659 env->cc_op = CC_OP_FLAGS;
660 env->sr = (env->sr & 0xffe0)
661 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200662#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000663#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000664#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000665#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000666#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100667#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000668 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000669#else
670#error unsupported target CPU
671#endif
pbrook1057eaa2007-02-04 13:37:44 +0000672
673 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000674#include "hostregs_helper.h"
675
bellard6a00d602005-11-21 23:25:50 +0000676 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000677 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000678 return ret;
679}
bellard6dbad632003-03-16 18:05:05 +0000680
bellardfbf9eeb2004-04-25 21:21:33 +0000681/* must only be called from the generated code as an exception can be
682 generated */
683void tb_invalidate_page_range(target_ulong start, target_ulong end)
684{
bellarddc5d0b32004-06-22 18:43:30 +0000685 /* XXX: cannot enable it yet because it yields to MMU exception
686 where NIP != read address on PowerPC */
687#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000688 target_ulong phys_addr;
689 phys_addr = get_phys_addr_code(env, start);
690 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000691#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000692}
693
bellard1a18c712003-10-30 01:07:51 +0000694#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000695
bellard6dbad632003-03-16 18:05:05 +0000696void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
697{
698 CPUX86State *saved_env;
699
700 saved_env = env;
701 env = s;
bellarda412ac52003-07-26 18:01:40 +0000702 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000703 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000704 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000705 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000706 } else {
bellard5d975592008-05-12 22:05:33 +0000707 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000708 }
bellard6dbad632003-03-16 18:05:05 +0000709 env = saved_env;
710}
bellard9de5e442003-03-23 16:49:39 +0000711
bellard6f12a2a2007-11-11 22:16:56 +0000712void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000713{
714 CPUX86State *saved_env;
715
716 saved_env = env;
717 env = s;
ths3b46e622007-09-17 08:09:54 +0000718
bellard6f12a2a2007-11-11 22:16:56 +0000719 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000720
721 env = saved_env;
722}
723
bellard6f12a2a2007-11-11 22:16:56 +0000724void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000725{
726 CPUX86State *saved_env;
727
728 saved_env = env;
729 env = s;
ths3b46e622007-09-17 08:09:54 +0000730
bellard6f12a2a2007-11-11 22:16:56 +0000731 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000732
733 env = saved_env;
734}
735
bellarde4533c72003-06-15 19:51:39 +0000736#endif /* TARGET_I386 */
737
bellard67b915a2004-03-31 23:37:16 +0000738#if !defined(CONFIG_SOFTMMU)
739
bellard3fb2ded2003-06-24 13:22:59 +0000740#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700741#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
742#else
743#define EXCEPTION_ACTION cpu_loop_exit()
744#endif
bellard3fb2ded2003-06-24 13:22:59 +0000745
bellardb56dad12003-05-08 15:38:04 +0000746/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000747 the effective address of the memory exception. 'is_write' is 1 if a
748 write caused the exception and otherwise 0'. 'old_set' is the
749 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000750static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000751 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000752 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000753{
bellarda513fe12003-05-27 23:29:48 +0000754 TranslationBlock *tb;
755 int ret;
bellard68a79312003-06-30 13:12:32 +0000756
bellard83479e72003-06-25 16:12:37 +0000757 if (cpu_single_env)
758 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000759#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000760 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000761 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000762#endif
bellard25eb4482003-05-14 21:50:54 +0000763 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000764 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000765 return 1;
766 }
bellardfbf9eeb2004-04-25 21:21:33 +0000767
bellard3fb2ded2003-06-24 13:22:59 +0000768 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700769 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000770 if (ret < 0)
771 return 0; /* not an MMU fault */
772 if (ret == 0)
773 return 1; /* the MMU fault was handled without causing real CPU fault */
774 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000775 tb = tb_find_pc(pc);
776 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000777 /* the PC is inside the translated code. It means that we have
778 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000779 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000780 }
bellard3fb2ded2003-06-24 13:22:59 +0000781
bellard68016c62005-02-07 23:12:27 +0000782 /* we restore the process signal mask as the sigreturn should
783 do it (XXX: use sigsetjmp) */
784 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700785 EXCEPTION_ACTION;
786
aurel32968c74d2008-04-11 04:55:17 +0000787 /* never comes here */
788 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000789}
bellard9de5e442003-03-23 16:49:39 +0000790
bellard2b413142003-05-14 23:01:10 +0000791#if defined(__i386__)
792
bellardd8ecc0b2007-02-05 21:41:46 +0000793#if defined(__APPLE__)
794# include <sys/ucontext.h>
795
796# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
797# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
798# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000799# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200800#elif defined (__NetBSD__)
801# include <ucontext.h>
802
803# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
804# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
805# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
806# define MASK_sig(context) ((context)->uc_sigmask)
807#elif defined (__FreeBSD__) || defined(__DragonFly__)
808# include <ucontext.h>
809
810# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
811# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
812# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
813# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000814#elif defined(__OpenBSD__)
815# define EIP_sig(context) ((context)->sc_eip)
816# define TRAP_sig(context) ((context)->sc_trapno)
817# define ERROR_sig(context) ((context)->sc_err)
818# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000819#else
820# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
821# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
822# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000823# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000824#endif
825
ths5fafdf22007-09-16 21:08:06 +0000826int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000827 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000828{
ths5a7b5422007-01-31 12:16:51 +0000829 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200830#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
831 ucontext_t *uc = puc;
832#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000833 struct sigcontext *uc = puc;
834#else
bellard9de5e442003-03-23 16:49:39 +0000835 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000836#endif
bellard9de5e442003-03-23 16:49:39 +0000837 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000838 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000839
bellardd691f662003-03-24 21:58:34 +0000840#ifndef REG_EIP
841/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000842#define REG_EIP EIP
843#define REG_ERR ERR
844#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000845#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000846 pc = EIP_sig(uc);
847 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000848 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
849 trapno == 0xe ?
850 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000851 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000852}
853
bellardbc51c5c2004-03-17 23:46:04 +0000854#elif defined(__x86_64__)
855
blueswir1b3efe5c2008-12-05 17:55:45 +0000856#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000857#define PC_sig(context) _UC_MACHINE_PC(context)
858#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
859#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
860#define MASK_sig(context) ((context)->uc_sigmask)
861#elif defined(__OpenBSD__)
862#define PC_sig(context) ((context)->sc_rip)
863#define TRAP_sig(context) ((context)->sc_trapno)
864#define ERROR_sig(context) ((context)->sc_err)
865#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200866#elif defined (__FreeBSD__) || defined(__DragonFly__)
867#include <ucontext.h>
868
869#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
870#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
871#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
872#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000873#else
blueswir1d397abb2009-04-10 13:00:29 +0000874#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
875#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
876#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
877#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000878#endif
879
ths5a7b5422007-01-31 12:16:51 +0000880int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000881 void *puc)
882{
ths5a7b5422007-01-31 12:16:51 +0000883 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000884 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200885#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000886 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000887#elif defined(__OpenBSD__)
888 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000889#else
890 struct ucontext *uc = puc;
891#endif
bellardbc51c5c2004-03-17 23:46:04 +0000892
blueswir1d397abb2009-04-10 13:00:29 +0000893 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000894 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000895 TRAP_sig(uc) == 0xe ?
896 (ERROR_sig(uc) >> 1) & 1 : 0,
897 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000898}
899
malce58ffeb2009-01-14 18:39:49 +0000900#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000901
bellard83fb7ad2004-07-05 21:25:26 +0000902/***********************************************************************
903 * signal context platform-specific definitions
904 * From Wine
905 */
906#ifdef linux
907/* All Registers access - only for local access */
908# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
909/* Gpr Registers access */
910# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
911# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
912# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
913# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
914# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
915# define LR_sig(context) REG_sig(link, context) /* Link register */
916# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
917/* Float Registers access */
918# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
919# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
920/* Exception Registers access */
921# define DAR_sig(context) REG_sig(dar, context)
922# define DSISR_sig(context) REG_sig(dsisr, context)
923# define TRAP_sig(context) REG_sig(trap, context)
924#endif /* linux */
925
926#ifdef __APPLE__
927# include <sys/ucontext.h>
928typedef struct ucontext SIGCONTEXT;
929/* All Registers access - only for local access */
930# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
931# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
932# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
933# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
934/* Gpr Registers access */
935# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
936# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
937# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
938# define CTR_sig(context) REG_sig(ctr, context)
939# define XER_sig(context) REG_sig(xer, context) /* Link register */
940# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
941# define CR_sig(context) REG_sig(cr, context) /* Condition register */
942/* Float Registers access */
943# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
944# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
945/* Exception Registers access */
946# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
947# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
948# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
949#endif /* __APPLE__ */
950
ths5fafdf22007-09-16 21:08:06 +0000951int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000952 void *puc)
bellard2b413142003-05-14 23:01:10 +0000953{
ths5a7b5422007-01-31 12:16:51 +0000954 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +0000955 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000956 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000957 int is_write;
958
bellard83fb7ad2004-07-05 21:25:26 +0000959 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000960 is_write = 0;
961#if 0
962 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000963 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000964 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000965#else
bellard83fb7ad2004-07-05 21:25:26 +0000966 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000967 is_write = 1;
968#endif
ths5fafdf22007-09-16 21:08:06 +0000969 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000970 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000971}
bellard2b413142003-05-14 23:01:10 +0000972
bellard2f87c602003-06-02 20:38:09 +0000973#elif defined(__alpha__)
974
ths5fafdf22007-09-16 21:08:06 +0000975int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000976 void *puc)
977{
ths5a7b5422007-01-31 12:16:51 +0000978 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000979 struct ucontext *uc = puc;
980 uint32_t *pc = uc->uc_mcontext.sc_pc;
981 uint32_t insn = *pc;
982 int is_write = 0;
983
bellard8c6939c2003-06-09 15:28:00 +0000984 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000985 switch (insn >> 26) {
986 case 0x0d: // stw
987 case 0x0e: // stb
988 case 0x0f: // stq_u
989 case 0x24: // stf
990 case 0x25: // stg
991 case 0x26: // sts
992 case 0x27: // stt
993 case 0x2c: // stl
994 case 0x2d: // stq
995 case 0x2e: // stl_c
996 case 0x2f: // stq_c
997 is_write = 1;
998 }
999
ths5fafdf22007-09-16 21:08:06 +00001000 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001001 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001002}
bellard8c6939c2003-06-09 15:28:00 +00001003#elif defined(__sparc__)
1004
ths5fafdf22007-09-16 21:08:06 +00001005int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001006 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001007{
ths5a7b5422007-01-31 12:16:51 +00001008 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001009 int is_write;
1010 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001011#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001012 uint32_t *regs = (uint32_t *)(info + 1);
1013 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001014 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001015 unsigned long pc = regs[1];
1016#else
blueswir184778502008-10-26 20:33:16 +00001017#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001018 struct sigcontext *sc = puc;
1019 unsigned long pc = sc->sigc_regs.tpc;
1020 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001021#elif defined(__OpenBSD__)
1022 struct sigcontext *uc = puc;
1023 unsigned long pc = uc->sc_pc;
1024 void *sigmask = (void *)(long)uc->sc_mask;
1025#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001026#endif
1027
bellard8c6939c2003-06-09 15:28:00 +00001028 /* XXX: need kernel patch to get write flag faster */
1029 is_write = 0;
1030 insn = *(uint32_t *)pc;
1031 if ((insn >> 30) == 3) {
1032 switch((insn >> 19) & 0x3f) {
1033 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001034 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001035 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001036 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001037 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001038 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001039 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001040 case 0x17: // stda
1041 case 0x0e: // stx
1042 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001043 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001044 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001045 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001046 case 0x37: // stdfa
1047 case 0x26: // stqf
1048 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001049 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001050 case 0x3c: // casa
1051 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001052 is_write = 1;
1053 break;
1054 }
1055 }
ths5fafdf22007-09-16 21:08:06 +00001056 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001057 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001058}
1059
1060#elif defined(__arm__)
1061
ths5fafdf22007-09-16 21:08:06 +00001062int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001063 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001064{
ths5a7b5422007-01-31 12:16:51 +00001065 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001066 struct ucontext *uc = puc;
1067 unsigned long pc;
1068 int is_write;
ths3b46e622007-09-17 08:09:54 +00001069
blueswir148bbf112008-07-08 18:35:02 +00001070#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001071 pc = uc->uc_mcontext.gregs[R15];
1072#else
balrog4eee57f2008-05-06 14:47:19 +00001073 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001074#endif
bellard8c6939c2003-06-09 15:28:00 +00001075 /* XXX: compute is_write */
1076 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001077 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001078 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001079 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001080}
1081
bellard38e584a2003-08-10 22:14:22 +00001082#elif defined(__mc68000)
1083
ths5fafdf22007-09-16 21:08:06 +00001084int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001085 void *puc)
1086{
ths5a7b5422007-01-31 12:16:51 +00001087 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001088 struct ucontext *uc = puc;
1089 unsigned long pc;
1090 int is_write;
ths3b46e622007-09-17 08:09:54 +00001091
bellard38e584a2003-08-10 22:14:22 +00001092 pc = uc->uc_mcontext.gregs[16];
1093 /* XXX: compute is_write */
1094 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001095 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001096 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001097 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001098}
1099
bellardb8076a72005-04-07 22:20:31 +00001100#elif defined(__ia64)
1101
1102#ifndef __ISR_VALID
1103 /* This ought to be in <bits/siginfo.h>... */
1104# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001105#endif
1106
ths5a7b5422007-01-31 12:16:51 +00001107int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001108{
ths5a7b5422007-01-31 12:16:51 +00001109 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001110 struct ucontext *uc = puc;
1111 unsigned long ip;
1112 int is_write = 0;
1113
1114 ip = uc->uc_mcontext.sc_ip;
1115 switch (host_signum) {
1116 case SIGILL:
1117 case SIGFPE:
1118 case SIGSEGV:
1119 case SIGBUS:
1120 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001121 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001122 /* ISR.W (write-access) is bit 33: */
1123 is_write = (info->si_isr >> 33) & 1;
1124 break;
1125
1126 default:
1127 break;
1128 }
1129 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1130 is_write,
1131 &uc->uc_sigmask, puc);
1132}
1133
bellard90cb9492005-07-24 15:11:38 +00001134#elif defined(__s390__)
1135
ths5fafdf22007-09-16 21:08:06 +00001136int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001137 void *puc)
1138{
ths5a7b5422007-01-31 12:16:51 +00001139 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001140 struct ucontext *uc = puc;
1141 unsigned long pc;
1142 int is_write;
ths3b46e622007-09-17 08:09:54 +00001143
bellard90cb9492005-07-24 15:11:38 +00001144 pc = uc->uc_mcontext.psw.addr;
1145 /* XXX: compute is_write */
1146 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001147 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001148 is_write, &uc->uc_sigmask, puc);
1149}
1150
1151#elif defined(__mips__)
1152
ths5fafdf22007-09-16 21:08:06 +00001153int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001154 void *puc)
1155{
ths9617efe2007-05-08 21:05:55 +00001156 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001157 struct ucontext *uc = puc;
1158 greg_t pc = uc->uc_mcontext.pc;
1159 int is_write;
ths3b46e622007-09-17 08:09:54 +00001160
thsc4b89d12007-05-05 19:23:11 +00001161 /* XXX: compute is_write */
1162 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001163 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001164 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001165}
1166
aurel32f54b3f92008-04-12 20:14:54 +00001167#elif defined(__hppa__)
1168
1169int cpu_signal_handler(int host_signum, void *pinfo,
1170 void *puc)
1171{
1172 struct siginfo *info = pinfo;
1173 struct ucontext *uc = puc;
1174 unsigned long pc;
1175 int is_write;
1176
1177 pc = uc->uc_mcontext.sc_iaoq[0];
1178 /* FIXME: compute is_write */
1179 is_write = 0;
1180 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1181 is_write,
1182 &uc->uc_sigmask, puc);
1183}
1184
bellard2b413142003-05-14 23:01:10 +00001185#else
1186
bellard3fb2ded2003-06-24 13:22:59 +00001187#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001188
1189#endif
bellard67b915a2004-03-31 23:37:16 +00001190
1191#endif /* !defined(CONFIG_SOFTMMU) */