blob: 6a290fd6cde591ba6af466ee6572d97a464f602c [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000084 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000085#elif defined(__OpenBSD__)
86 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
87#endif
bellardfbf9eeb2004-04-25 21:21:33 +000088 }
89#endif
pbrook9a3ea652008-12-19 12:49:13 +000090 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000091 longjmp(env->jmp_env, 1);
92}
93
pbrook2e70f6e2008-06-29 01:03:05 +000094/* Execute the code without caching the generated code. An interpreter
95 could be used if available. */
96static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
97{
98 unsigned long next_tb;
99 TranslationBlock *tb;
100
101 /* Should never happen.
102 We only end up here when an existing TB is too long. */
103 if (max_cycles > CF_COUNT_MASK)
104 max_cycles = CF_COUNT_MASK;
105
106 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
107 max_cycles);
108 env->current_tb = tb;
109 /* execute the generated code */
110 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000116 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
128 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000202 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
thsecb644f2007-06-03 18:45:53 +0000230#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000231 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000232 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
233 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000234 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000235 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000236#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000237#elif defined(TARGET_M68K)
238 env->cc_op = CC_OP_FLAGS;
239 env->cc_dest = env->sr & 0xf;
240 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000241#elif defined(TARGET_ALPHA)
242#elif defined(TARGET_ARM)
243#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200244#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100248#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000249 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000250#else
251#error unsupported target CPU
252#endif
bellard3fb2ded2003-06-24 13:22:59 +0000253 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000254
bellard7d132992003-03-06 23:23:54 +0000255 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000256 for(;;) {
257 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200258#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000259#undef env
260 env = cpu_single_env;
261#define env cpu_single_env
262#endif
bellard3fb2ded2003-06-24 13:22:59 +0000263 /* if an exception is pending, we execute it here */
264 if (env->exception_index >= 0) {
265 if (env->exception_index >= EXCP_INTERRUPT) {
266 /* exit request from the cpu execution loop */
267 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000268 if (ret == EXCP_DEBUG)
269 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000270 break;
aurel3272d239e2009-01-14 19:40:27 +0000271 } else {
272#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000273 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000274 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000275 loop */
bellard83479e72003-06-25 16:12:37 +0000276#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000277 do_interrupt_user(env->exception_index,
278 env->exception_is_int,
279 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000280 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000281 /* successfully delivered */
282 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000283#endif
bellard3fb2ded2003-06-24 13:22:59 +0000284 ret = env->exception_index;
285 break;
aurel3272d239e2009-01-14 19:40:27 +0000286#else
bellard83479e72003-06-25 16:12:37 +0000287#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000288 /* simulate a real cpu exception. On i386, it can
289 trigger new exceptions, but we do not handle
290 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000291 do_interrupt(env->exception_index,
292 env->exception_is_int,
293 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000294 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000295 /* successfully delivered */
296 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000297#elif defined(TARGET_PPC)
298 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200299#elif defined(TARGET_MICROBLAZE)
300 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000301#elif defined(TARGET_MIPS)
302 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000303#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000304 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000305#elif defined(TARGET_ARM)
306 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000307#elif defined(TARGET_SH4)
308 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000309#elif defined(TARGET_ALPHA)
310 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000311#elif defined(TARGET_CRIS)
312 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000313#elif defined(TARGET_M68K)
314 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000315#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100316 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000317#endif
bellard3fb2ded2003-06-24 13:22:59 +0000318 }
ths5fafdf22007-09-16 21:08:06 +0000319 }
bellard9df217a2005-02-10 22:05:51 +0000320
aliguori7ba1e612008-11-05 16:04:33 +0000321 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000322 kvm_cpu_exec(env);
323 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000324 }
325
blueswir1b5fc09a2008-05-04 06:38:18 +0000326 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000327 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000328 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000329 if (unlikely(interrupt_request)) {
330 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
331 /* Mask out external interrupts for this step. */
332 interrupt_request &= ~(CPU_INTERRUPT_HARD |
333 CPU_INTERRUPT_FIQ |
334 CPU_INTERRUPT_SMI |
335 CPU_INTERRUPT_NMI);
336 }
pbrook6658ffb2007-03-16 23:58:11 +0000337 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
338 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
339 env->exception_index = EXCP_DEBUG;
340 cpu_loop_exit();
341 }
balroga90b7312007-05-01 01:28:01 +0000342#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200343 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
344 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000345 if (interrupt_request & CPU_INTERRUPT_HALT) {
346 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
347 env->halted = 1;
348 env->exception_index = EXCP_HLT;
349 cpu_loop_exit();
350 }
351#endif
bellard68a79312003-06-30 13:12:32 +0000352#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300353 if (interrupt_request & CPU_INTERRUPT_INIT) {
354 svm_check_intercept(SVM_EXIT_INIT);
355 do_cpu_init(env);
356 env->exception_index = EXCP_HALTED;
357 cpu_loop_exit();
358 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
359 do_cpu_sipi(env);
360 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000361 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
362 !(env->hflags & HF_SMM_MASK)) {
363 svm_check_intercept(SVM_EXIT_SMI);
364 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
365 do_smm_enter();
366 next_tb = 0;
367 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
368 !(env->hflags2 & HF2_NMI_MASK)) {
369 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
370 env->hflags2 |= HF2_NMI_MASK;
371 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
372 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800373 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
374 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
375 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
376 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000377 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
378 (((env->hflags2 & HF2_VINTR_MASK) &&
379 (env->hflags2 & HF2_HIF_MASK)) ||
380 (!(env->hflags2 & HF2_VINTR_MASK) &&
381 (env->eflags & IF_MASK &&
382 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
383 int intno;
384 svm_check_intercept(SVM_EXIT_INTR);
385 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
386 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000387 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200388#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000389#undef env
390 env = cpu_single_env;
391#define env cpu_single_env
392#endif
bellarddb620f42008-06-04 17:02:19 +0000393 do_interrupt(intno, 0, 0, 0, 1);
394 /* ensure that no TB jump will be modified as
395 the program flow was changed */
396 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000397#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000398 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
399 (env->eflags & IF_MASK) &&
400 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
401 int intno;
402 /* FIXME: this should respect TPR */
403 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000404 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000405 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000406 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000407 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000408 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000409#endif
bellarddb620f42008-06-04 17:02:19 +0000410 }
bellard68a79312003-06-30 13:12:32 +0000411 }
bellardce097762004-01-04 23:53:18 +0000412#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000413#if 0
414 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000415 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000416 }
417#endif
j_mayer47103572007-03-30 09:38:04 +0000418 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000419 ppc_hw_interrupt(env);
420 if (env->pending_interrupts == 0)
421 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000422 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000423 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200424#elif defined(TARGET_MICROBLAZE)
425 if ((interrupt_request & CPU_INTERRUPT_HARD)
426 && (env->sregs[SR_MSR] & MSR_IE)
427 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
428 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
429 env->exception_index = EXCP_IRQ;
430 do_interrupt(env);
431 next_tb = 0;
432 }
bellard6af0bf92005-07-02 14:58:51 +0000433#elif defined(TARGET_MIPS)
434 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000435 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000436 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000437 !(env->CP0_Status & (1 << CP0St_EXL)) &&
438 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000439 !(env->hflags & MIPS_HFLAG_DM)) {
440 /* Raise it */
441 env->exception_index = EXCP_EXT_INTERRUPT;
442 env->error_code = 0;
443 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000444 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000445 }
bellarde95c8d52004-09-30 22:22:08 +0000446#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300447 if (interrupt_request & CPU_INTERRUPT_HARD) {
448 if (cpu_interrupts_enabled(env) &&
449 env->interrupt_index > 0) {
450 int pil = env->interrupt_index & 0xf;
451 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000452
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300453 if (((type == TT_EXTINT) &&
454 cpu_pil_allowed(env, pil)) ||
455 type != TT_EXTINT) {
456 env->exception_index = env->interrupt_index;
457 do_interrupt(env);
458 next_tb = 0;
459 }
460 }
bellarde95c8d52004-09-30 22:22:08 +0000461 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
462 //do_interrupt(0, 0, 0, 0, 0);
463 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000464 }
bellardb5ff1b32005-11-26 10:38:39 +0000465#elif defined(TARGET_ARM)
466 if (interrupt_request & CPU_INTERRUPT_FIQ
467 && !(env->uncached_cpsr & CPSR_F)) {
468 env->exception_index = EXCP_FIQ;
469 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000470 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000471 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000472 /* ARMv7-M interrupt return works by loading a magic value
473 into the PC. On real hardware the load causes the
474 return to occur. The qemu implementation performs the
475 jump normally, then does the exception return when the
476 CPU tries to execute code at the magic address.
477 This will cause the magic PC value to be pushed to
478 the stack if an interrupt occured at the wrong time.
479 We avoid this by disabling interrupts when
480 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000481 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000482 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
483 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000484 env->exception_index = EXCP_IRQ;
485 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000486 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000487 }
bellardfdf9b3e2006-04-27 21:07:38 +0000488#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000489 if (interrupt_request & CPU_INTERRUPT_HARD) {
490 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000491 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000492 }
j_mayereddf68a2007-04-05 07:22:49 +0000493#elif defined(TARGET_ALPHA)
494 if (interrupt_request & CPU_INTERRUPT_HARD) {
495 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000496 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000497 }
thsf1ccf902007-10-08 13:16:14 +0000498#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000499 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100500 && (env->pregs[PR_CCS] & I_FLAG)
501 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000502 env->exception_index = EXCP_IRQ;
503 do_interrupt(env);
504 next_tb = 0;
505 }
506 if (interrupt_request & CPU_INTERRUPT_NMI
507 && (env->pregs[PR_CCS] & M_FLAG)) {
508 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000509 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000510 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000511 }
pbrook06338792007-05-23 19:58:11 +0000512#elif defined(TARGET_M68K)
513 if (interrupt_request & CPU_INTERRUPT_HARD
514 && ((env->sr & SR_I) >> SR_I_SHIFT)
515 < env->pending_level) {
516 /* Real hardware gets the interrupt vector via an
517 IACK cycle at this point. Current emulated
518 hardware doesn't rely on this, so we
519 provide/save the vector when the interrupt is
520 first signalled. */
521 env->exception_index = env->pending_vector;
522 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000523 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000524 }
bellard68a79312003-06-30 13:12:32 +0000525#endif
bellard9d050952006-05-22 22:03:52 +0000526 /* Don't use the cached interupt_request value,
527 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000528 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000529 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
530 /* ensure that no TB jump will be modified as
531 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000532 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000533 }
aurel32be214e62009-03-06 21:48:00 +0000534 }
535 if (unlikely(env->exit_request)) {
536 env->exit_request = 0;
537 env->exception_index = EXCP_INTERRUPT;
538 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000539 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200540#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000541 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000542 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000543#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000544 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000545 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000546 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000547#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000548 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000549#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000550 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000551#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000553#elif defined(TARGET_M68K)
554 cpu_m68k_flush_flags(env, env->cc_op);
555 env->cc_op = CC_OP_FLAGS;
556 env->sr = (env->sr & 0xffe0)
557 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000558 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200559#elif defined(TARGET_MICROBLAZE)
560 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000561#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000562 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000563#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000564 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000565#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000567#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000569#else
ths5fafdf22007-09-16 21:08:06 +0000570#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000571#endif
bellard3fb2ded2003-06-24 13:22:59 +0000572 }
bellard7d132992003-03-06 23:23:54 +0000573#endif
pbrookd5975362008-06-07 20:50:51 +0000574 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000575 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000576 /* Note: we do it here to avoid a gcc bug on Mac OS X when
577 doing it in tb_find_slow */
578 if (tb_invalidated_flag) {
579 /* as some TB could have been invalidated because
580 of memory exceptions while generating the code, we
581 must recompute the hash index here */
582 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000583 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000584 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200585#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000586 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
587 (long)tb->tc_ptr, tb->pc,
588 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000589#endif
bellard8a40a182005-11-20 10:35:40 +0000590 /* see if we can patch the calling TB. When the TB
591 spans two pages, we cannot safely do a direct
592 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100593 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000594 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000595 }
pbrookd5975362008-06-07 20:50:51 +0000596 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000597
598 /* cpu_interrupt might be called while translating the
599 TB, but before it is linked into a potentially
600 infinite loop and becomes env->current_tb. Avoid
601 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100602 if (!unlikely (env->exit_request)) {
603 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000604 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000605 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200606#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000607#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000608 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000609#define env cpu_single_env
610#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000611 next_tb = tcg_qemu_tb_exec(tc_ptr);
612 env->current_tb = NULL;
613 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000614 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000615 int insns_left;
616 tb = (TranslationBlock *)(long)(next_tb & ~3);
617 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000618 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000619 insns_left = env->icount_decr.u32;
620 if (env->icount_extra && insns_left >= 0) {
621 /* Refill decrementer and continue execution. */
622 env->icount_extra += insns_left;
623 if (env->icount_extra > 0xffff) {
624 insns_left = 0xffff;
625 } else {
626 insns_left = env->icount_extra;
627 }
628 env->icount_extra -= insns_left;
629 env->icount_decr.u16.low = insns_left;
630 } else {
631 if (insns_left > 0) {
632 /* Execute remaining instructions. */
633 cpu_exec_nocache(insns_left, tb);
634 }
635 env->exception_index = EXCP_INTERRUPT;
636 next_tb = 0;
637 cpu_loop_exit();
638 }
639 }
640 }
bellard4cbf74b2003-08-10 21:48:43 +0000641 /* reset soft MMU for next block (it can currently
642 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000643 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000644 }
bellard3fb2ded2003-06-24 13:22:59 +0000645 } /* for(;;) */
646
bellard7d132992003-03-06 23:23:54 +0000647
bellarde4533c72003-06-15 19:51:39 +0000648#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000649 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000650 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000651#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000652 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000653#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000654#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000655#elif defined(TARGET_M68K)
656 cpu_m68k_flush_flags(env, env->cc_op);
657 env->cc_op = CC_OP_FLAGS;
658 env->sr = (env->sr & 0xffe0)
659 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200660#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000661#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000662#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000663#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000664#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100665#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000666 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000667#else
668#error unsupported target CPU
669#endif
pbrook1057eaa2007-02-04 13:37:44 +0000670
671 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000672#include "hostregs_helper.h"
673
bellard6a00d602005-11-21 23:25:50 +0000674 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000675 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000676 return ret;
677}
bellard6dbad632003-03-16 18:05:05 +0000678
bellardfbf9eeb2004-04-25 21:21:33 +0000679/* must only be called from the generated code as an exception can be
680 generated */
681void tb_invalidate_page_range(target_ulong start, target_ulong end)
682{
bellarddc5d0b32004-06-22 18:43:30 +0000683 /* XXX: cannot enable it yet because it yields to MMU exception
684 where NIP != read address on PowerPC */
685#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000686 target_ulong phys_addr;
687 phys_addr = get_phys_addr_code(env, start);
688 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000689#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000690}
691
bellard1a18c712003-10-30 01:07:51 +0000692#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000693
bellard6dbad632003-03-16 18:05:05 +0000694void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
695{
696 CPUX86State *saved_env;
697
698 saved_env = env;
699 env = s;
bellarda412ac52003-07-26 18:01:40 +0000700 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000701 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000702 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000703 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000704 } else {
bellard5d975592008-05-12 22:05:33 +0000705 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000706 }
bellard6dbad632003-03-16 18:05:05 +0000707 env = saved_env;
708}
bellard9de5e442003-03-23 16:49:39 +0000709
bellard6f12a2a2007-11-11 22:16:56 +0000710void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000711{
712 CPUX86State *saved_env;
713
714 saved_env = env;
715 env = s;
ths3b46e622007-09-17 08:09:54 +0000716
bellard6f12a2a2007-11-11 22:16:56 +0000717 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000718
719 env = saved_env;
720}
721
bellard6f12a2a2007-11-11 22:16:56 +0000722void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000723{
724 CPUX86State *saved_env;
725
726 saved_env = env;
727 env = s;
ths3b46e622007-09-17 08:09:54 +0000728
bellard6f12a2a2007-11-11 22:16:56 +0000729 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000730
731 env = saved_env;
732}
733
bellarde4533c72003-06-15 19:51:39 +0000734#endif /* TARGET_I386 */
735
bellard67b915a2004-03-31 23:37:16 +0000736#if !defined(CONFIG_SOFTMMU)
737
bellard3fb2ded2003-06-24 13:22:59 +0000738#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700739#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
740#else
741#define EXCEPTION_ACTION cpu_loop_exit()
742#endif
bellard3fb2ded2003-06-24 13:22:59 +0000743
bellardb56dad12003-05-08 15:38:04 +0000744/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000745 the effective address of the memory exception. 'is_write' is 1 if a
746 write caused the exception and otherwise 0'. 'old_set' is the
747 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000748static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000749 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000750 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000751{
bellarda513fe12003-05-27 23:29:48 +0000752 TranslationBlock *tb;
753 int ret;
bellard68a79312003-06-30 13:12:32 +0000754
bellard83479e72003-06-25 16:12:37 +0000755 if (cpu_single_env)
756 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000757#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000758 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000759 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000760#endif
bellard25eb4482003-05-14 21:50:54 +0000761 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000762 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000763 return 1;
764 }
bellardfbf9eeb2004-04-25 21:21:33 +0000765
bellard3fb2ded2003-06-24 13:22:59 +0000766 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700767 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000768 if (ret < 0)
769 return 0; /* not an MMU fault */
770 if (ret == 0)
771 return 1; /* the MMU fault was handled without causing real CPU fault */
772 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000773 tb = tb_find_pc(pc);
774 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000775 /* the PC is inside the translated code. It means that we have
776 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000777 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000778 }
bellard3fb2ded2003-06-24 13:22:59 +0000779
bellard68016c62005-02-07 23:12:27 +0000780 /* we restore the process signal mask as the sigreturn should
781 do it (XXX: use sigsetjmp) */
782 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700783 EXCEPTION_ACTION;
784
aurel32968c74d2008-04-11 04:55:17 +0000785 /* never comes here */
786 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000787}
bellard9de5e442003-03-23 16:49:39 +0000788
bellard2b413142003-05-14 23:01:10 +0000789#if defined(__i386__)
790
bellardd8ecc0b2007-02-05 21:41:46 +0000791#if defined(__APPLE__)
792# include <sys/ucontext.h>
793
794# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
795# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
796# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000797# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200798#elif defined (__NetBSD__)
799# include <ucontext.h>
800
801# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
802# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
803# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
804# define MASK_sig(context) ((context)->uc_sigmask)
805#elif defined (__FreeBSD__) || defined(__DragonFly__)
806# include <ucontext.h>
807
808# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
809# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
810# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
811# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000812#elif defined(__OpenBSD__)
813# define EIP_sig(context) ((context)->sc_eip)
814# define TRAP_sig(context) ((context)->sc_trapno)
815# define ERROR_sig(context) ((context)->sc_err)
816# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000817#else
818# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
819# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
820# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000821# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000822#endif
823
ths5fafdf22007-09-16 21:08:06 +0000824int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000825 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000826{
ths5a7b5422007-01-31 12:16:51 +0000827 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200828#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
829 ucontext_t *uc = puc;
830#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000831 struct sigcontext *uc = puc;
832#else
bellard9de5e442003-03-23 16:49:39 +0000833 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000834#endif
bellard9de5e442003-03-23 16:49:39 +0000835 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000836 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000837
bellardd691f662003-03-24 21:58:34 +0000838#ifndef REG_EIP
839/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000840#define REG_EIP EIP
841#define REG_ERR ERR
842#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000843#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000844 pc = EIP_sig(uc);
845 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000846 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
847 trapno == 0xe ?
848 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000849 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000850}
851
bellardbc51c5c2004-03-17 23:46:04 +0000852#elif defined(__x86_64__)
853
blueswir1b3efe5c2008-12-05 17:55:45 +0000854#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000855#define PC_sig(context) _UC_MACHINE_PC(context)
856#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
857#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
858#define MASK_sig(context) ((context)->uc_sigmask)
859#elif defined(__OpenBSD__)
860#define PC_sig(context) ((context)->sc_rip)
861#define TRAP_sig(context) ((context)->sc_trapno)
862#define ERROR_sig(context) ((context)->sc_err)
863#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200864#elif defined (__FreeBSD__) || defined(__DragonFly__)
865#include <ucontext.h>
866
867#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
868#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
869#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
870#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000871#else
blueswir1d397abb2009-04-10 13:00:29 +0000872#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
873#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
874#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
875#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000876#endif
877
ths5a7b5422007-01-31 12:16:51 +0000878int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000879 void *puc)
880{
ths5a7b5422007-01-31 12:16:51 +0000881 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000882 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200883#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000884 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000885#elif defined(__OpenBSD__)
886 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000887#else
888 struct ucontext *uc = puc;
889#endif
bellardbc51c5c2004-03-17 23:46:04 +0000890
blueswir1d397abb2009-04-10 13:00:29 +0000891 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000892 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000893 TRAP_sig(uc) == 0xe ?
894 (ERROR_sig(uc) >> 1) & 1 : 0,
895 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000896}
897
malce58ffeb2009-01-14 18:39:49 +0000898#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000899
bellard83fb7ad2004-07-05 21:25:26 +0000900/***********************************************************************
901 * signal context platform-specific definitions
902 * From Wine
903 */
904#ifdef linux
905/* All Registers access - only for local access */
906# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
907/* Gpr Registers access */
908# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
909# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
910# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
911# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
912# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
913# define LR_sig(context) REG_sig(link, context) /* Link register */
914# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
915/* Float Registers access */
916# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
917# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
918/* Exception Registers access */
919# define DAR_sig(context) REG_sig(dar, context)
920# define DSISR_sig(context) REG_sig(dsisr, context)
921# define TRAP_sig(context) REG_sig(trap, context)
922#endif /* linux */
923
924#ifdef __APPLE__
925# include <sys/ucontext.h>
926typedef struct ucontext SIGCONTEXT;
927/* All Registers access - only for local access */
928# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
929# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
930# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
931# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
932/* Gpr Registers access */
933# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
934# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
935# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
936# define CTR_sig(context) REG_sig(ctr, context)
937# define XER_sig(context) REG_sig(xer, context) /* Link register */
938# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
939# define CR_sig(context) REG_sig(cr, context) /* Condition register */
940/* Float Registers access */
941# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
942# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
943/* Exception Registers access */
944# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
945# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
946# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
947#endif /* __APPLE__ */
948
ths5fafdf22007-09-16 21:08:06 +0000949int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000950 void *puc)
bellard2b413142003-05-14 23:01:10 +0000951{
ths5a7b5422007-01-31 12:16:51 +0000952 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +0000953 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000954 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000955 int is_write;
956
bellard83fb7ad2004-07-05 21:25:26 +0000957 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000958 is_write = 0;
959#if 0
960 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000961 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000962 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000963#else
bellard83fb7ad2004-07-05 21:25:26 +0000964 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000965 is_write = 1;
966#endif
ths5fafdf22007-09-16 21:08:06 +0000967 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000968 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000969}
bellard2b413142003-05-14 23:01:10 +0000970
bellard2f87c602003-06-02 20:38:09 +0000971#elif defined(__alpha__)
972
ths5fafdf22007-09-16 21:08:06 +0000973int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000974 void *puc)
975{
ths5a7b5422007-01-31 12:16:51 +0000976 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000977 struct ucontext *uc = puc;
978 uint32_t *pc = uc->uc_mcontext.sc_pc;
979 uint32_t insn = *pc;
980 int is_write = 0;
981
bellard8c6939c2003-06-09 15:28:00 +0000982 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000983 switch (insn >> 26) {
984 case 0x0d: // stw
985 case 0x0e: // stb
986 case 0x0f: // stq_u
987 case 0x24: // stf
988 case 0x25: // stg
989 case 0x26: // sts
990 case 0x27: // stt
991 case 0x2c: // stl
992 case 0x2d: // stq
993 case 0x2e: // stl_c
994 case 0x2f: // stq_c
995 is_write = 1;
996 }
997
ths5fafdf22007-09-16 21:08:06 +0000998 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000999 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001000}
bellard8c6939c2003-06-09 15:28:00 +00001001#elif defined(__sparc__)
1002
ths5fafdf22007-09-16 21:08:06 +00001003int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001004 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001005{
ths5a7b5422007-01-31 12:16:51 +00001006 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001007 int is_write;
1008 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001009#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001010 uint32_t *regs = (uint32_t *)(info + 1);
1011 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001012 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001013 unsigned long pc = regs[1];
1014#else
blueswir184778502008-10-26 20:33:16 +00001015#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001016 struct sigcontext *sc = puc;
1017 unsigned long pc = sc->sigc_regs.tpc;
1018 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001019#elif defined(__OpenBSD__)
1020 struct sigcontext *uc = puc;
1021 unsigned long pc = uc->sc_pc;
1022 void *sigmask = (void *)(long)uc->sc_mask;
1023#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001024#endif
1025
bellard8c6939c2003-06-09 15:28:00 +00001026 /* XXX: need kernel patch to get write flag faster */
1027 is_write = 0;
1028 insn = *(uint32_t *)pc;
1029 if ((insn >> 30) == 3) {
1030 switch((insn >> 19) & 0x3f) {
1031 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001032 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001033 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001034 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001035 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001036 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001037 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001038 case 0x17: // stda
1039 case 0x0e: // stx
1040 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001041 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001042 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001043 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001044 case 0x37: // stdfa
1045 case 0x26: // stqf
1046 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001047 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001048 case 0x3c: // casa
1049 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001050 is_write = 1;
1051 break;
1052 }
1053 }
ths5fafdf22007-09-16 21:08:06 +00001054 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001055 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001056}
1057
1058#elif defined(__arm__)
1059
ths5fafdf22007-09-16 21:08:06 +00001060int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001061 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001062{
ths5a7b5422007-01-31 12:16:51 +00001063 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001064 struct ucontext *uc = puc;
1065 unsigned long pc;
1066 int is_write;
ths3b46e622007-09-17 08:09:54 +00001067
blueswir148bbf112008-07-08 18:35:02 +00001068#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001069 pc = uc->uc_mcontext.gregs[R15];
1070#else
balrog4eee57f2008-05-06 14:47:19 +00001071 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001072#endif
bellard8c6939c2003-06-09 15:28:00 +00001073 /* XXX: compute is_write */
1074 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001075 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001076 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001077 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001078}
1079
bellard38e584a2003-08-10 22:14:22 +00001080#elif defined(__mc68000)
1081
ths5fafdf22007-09-16 21:08:06 +00001082int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001083 void *puc)
1084{
ths5a7b5422007-01-31 12:16:51 +00001085 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001086 struct ucontext *uc = puc;
1087 unsigned long pc;
1088 int is_write;
ths3b46e622007-09-17 08:09:54 +00001089
bellard38e584a2003-08-10 22:14:22 +00001090 pc = uc->uc_mcontext.gregs[16];
1091 /* XXX: compute is_write */
1092 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001093 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001094 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001095 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001096}
1097
bellardb8076a72005-04-07 22:20:31 +00001098#elif defined(__ia64)
1099
1100#ifndef __ISR_VALID
1101 /* This ought to be in <bits/siginfo.h>... */
1102# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001103#endif
1104
ths5a7b5422007-01-31 12:16:51 +00001105int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001106{
ths5a7b5422007-01-31 12:16:51 +00001107 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001108 struct ucontext *uc = puc;
1109 unsigned long ip;
1110 int is_write = 0;
1111
1112 ip = uc->uc_mcontext.sc_ip;
1113 switch (host_signum) {
1114 case SIGILL:
1115 case SIGFPE:
1116 case SIGSEGV:
1117 case SIGBUS:
1118 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001119 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001120 /* ISR.W (write-access) is bit 33: */
1121 is_write = (info->si_isr >> 33) & 1;
1122 break;
1123
1124 default:
1125 break;
1126 }
1127 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1128 is_write,
1129 &uc->uc_sigmask, puc);
1130}
1131
bellard90cb9492005-07-24 15:11:38 +00001132#elif defined(__s390__)
1133
ths5fafdf22007-09-16 21:08:06 +00001134int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001135 void *puc)
1136{
ths5a7b5422007-01-31 12:16:51 +00001137 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001138 struct ucontext *uc = puc;
1139 unsigned long pc;
1140 int is_write;
ths3b46e622007-09-17 08:09:54 +00001141
bellard90cb9492005-07-24 15:11:38 +00001142 pc = uc->uc_mcontext.psw.addr;
1143 /* XXX: compute is_write */
1144 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001145 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001146 is_write, &uc->uc_sigmask, puc);
1147}
1148
1149#elif defined(__mips__)
1150
ths5fafdf22007-09-16 21:08:06 +00001151int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001152 void *puc)
1153{
ths9617efe2007-05-08 21:05:55 +00001154 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001155 struct ucontext *uc = puc;
1156 greg_t pc = uc->uc_mcontext.pc;
1157 int is_write;
ths3b46e622007-09-17 08:09:54 +00001158
thsc4b89d12007-05-05 19:23:11 +00001159 /* XXX: compute is_write */
1160 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001161 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001162 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001163}
1164
aurel32f54b3f92008-04-12 20:14:54 +00001165#elif defined(__hppa__)
1166
1167int cpu_signal_handler(int host_signum, void *pinfo,
1168 void *puc)
1169{
1170 struct siginfo *info = pinfo;
1171 struct ucontext *uc = puc;
1172 unsigned long pc;
1173 int is_write;
1174
1175 pc = uc->uc_mcontext.sc_iaoq[0];
1176 /* FIXME: compute is_write */
1177 is_write = 0;
1178 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1179 is_write,
1180 &uc->uc_sigmask, puc);
1181}
1182
bellard2b413142003-05-14 23:01:10 +00001183#else
1184
bellard3fb2ded2003-06-24 13:22:59 +00001185#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001186
1187#endif
bellard67b915a2004-03-31 23:37:16 +00001188
1189#endif /* !defined(CONFIG_SOFTMMU) */