bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * i386 emulator main execution loop |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 5 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 10 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 15 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 18 | */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 19 | #include "config.h" |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 20 | #include "exec.h" |
bellard | 956034d | 2003-04-29 20:40:53 +0000 | [diff] [blame] | 21 | #include "disas.h" |
bellard | 7cb69ca | 2008-05-10 10:55:51 +0000 | [diff] [blame] | 22 | #include "tcg.h" |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 23 | #include "kvm.h" |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 24 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 25 | #if !defined(CONFIG_SOFTMMU) |
| 26 | #undef EAX |
| 27 | #undef ECX |
| 28 | #undef EDX |
| 29 | #undef EBX |
| 30 | #undef ESP |
| 31 | #undef EBP |
| 32 | #undef ESI |
| 33 | #undef EDI |
| 34 | #undef EIP |
| 35 | #include <signal.h> |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 36 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 37 | #include <sys/ucontext.h> |
| 38 | #endif |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 39 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 40 | |
Juan Quintela | dfe5fff | 2009-07-27 16:12:40 +0200 | [diff] [blame] | 41 | #if defined(__sparc__) && !defined(CONFIG_SOLARIS) |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 42 | // Work around ugly bugs in glibc that mangle global register contents |
| 43 | #undef env |
| 44 | #define env cpu_single_env |
| 45 | #endif |
| 46 | |
bellard | 36bdbe5 | 2003-11-19 22:12:02 +0000 | [diff] [blame] | 47 | int tb_invalidated_flag; |
| 48 | |
Juan Quintela | f0667e6 | 2009-07-27 16:13:05 +0200 | [diff] [blame^] | 49 | //#define CONFIG_DEBUG_EXEC |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 50 | //#define DEBUG_SIGNAL |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 51 | |
aliguori | 6a4955a | 2009-04-24 18:03:20 +0000 | [diff] [blame] | 52 | int qemu_cpu_has_work(CPUState *env) |
| 53 | { |
| 54 | return cpu_has_work(env); |
| 55 | } |
| 56 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 57 | void cpu_loop_exit(void) |
| 58 | { |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 59 | /* NOTE: the register at this point must be saved by hand because |
| 60 | longjmp restore them */ |
| 61 | regs_to_env(); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 62 | longjmp(env->jmp_env, 1); |
| 63 | } |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 64 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 65 | /* exit the current TB from a signal handler. The host registers are |
| 66 | restored in a state compatible with the CPU emulator |
| 67 | */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 68 | void cpu_resume_from_signal(CPUState *env1, void *puc) |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 69 | { |
| 70 | #if !defined(CONFIG_SOFTMMU) |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 71 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 72 | struct ucontext *uc = puc; |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 73 | #elif defined(__OpenBSD__) |
| 74 | struct sigcontext *uc = puc; |
| 75 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 76 | #endif |
| 77 | |
| 78 | env = env1; |
| 79 | |
| 80 | /* XXX: restore cpu registers saved in host registers */ |
| 81 | |
| 82 | #if !defined(CONFIG_SOFTMMU) |
| 83 | if (puc) { |
| 84 | /* XXX: use siglongjmp ? */ |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 85 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 86 | sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL); |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 87 | #elif defined(__OpenBSD__) |
| 88 | sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL); |
| 89 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 90 | } |
| 91 | #endif |
pbrook | 9a3ea65 | 2008-12-19 12:49:13 +0000 | [diff] [blame] | 92 | env->exception_index = -1; |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 93 | longjmp(env->jmp_env, 1); |
| 94 | } |
| 95 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 96 | /* Execute the code without caching the generated code. An interpreter |
| 97 | could be used if available. */ |
| 98 | static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb) |
| 99 | { |
| 100 | unsigned long next_tb; |
| 101 | TranslationBlock *tb; |
| 102 | |
| 103 | /* Should never happen. |
| 104 | We only end up here when an existing TB is too long. */ |
| 105 | if (max_cycles > CF_COUNT_MASK) |
| 106 | max_cycles = CF_COUNT_MASK; |
| 107 | |
| 108 | tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, |
| 109 | max_cycles); |
| 110 | env->current_tb = tb; |
| 111 | /* execute the generated code */ |
| 112 | next_tb = tcg_qemu_tb_exec(tb->tc_ptr); |
| 113 | |
| 114 | if ((next_tb & 3) == 2) { |
| 115 | /* Restore PC. This may happen if async event occurs before |
| 116 | the TB starts executing. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 117 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 118 | } |
| 119 | tb_phys_invalidate(tb, -1); |
| 120 | tb_free(tb); |
| 121 | } |
| 122 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 123 | static TranslationBlock *tb_find_slow(target_ulong pc, |
| 124 | target_ulong cs_base, |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 125 | uint64_t flags) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 126 | { |
| 127 | TranslationBlock *tb, **ptb1; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 128 | unsigned int h; |
| 129 | target_ulong phys_pc, phys_page1, phys_page2, virt_page2; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 130 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 131 | tb_invalidated_flag = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 132 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 133 | regs_to_env(); /* XXX: do it just before cpu_gen_code() */ |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 134 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 135 | /* find translated block using physical mappings */ |
| 136 | phys_pc = get_phys_addr_code(env, pc); |
| 137 | phys_page1 = phys_pc & TARGET_PAGE_MASK; |
| 138 | phys_page2 = -1; |
| 139 | h = tb_phys_hash_func(phys_pc); |
| 140 | ptb1 = &tb_phys_hash[h]; |
| 141 | for(;;) { |
| 142 | tb = *ptb1; |
| 143 | if (!tb) |
| 144 | goto not_found; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 145 | if (tb->pc == pc && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 146 | tb->page_addr[0] == phys_page1 && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 147 | tb->cs_base == cs_base && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 148 | tb->flags == flags) { |
| 149 | /* check next page if needed */ |
| 150 | if (tb->page_addr[1] != -1) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 151 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 152 | TARGET_PAGE_SIZE; |
| 153 | phys_page2 = get_phys_addr_code(env, virt_page2); |
| 154 | if (tb->page_addr[1] == phys_page2) |
| 155 | goto found; |
| 156 | } else { |
| 157 | goto found; |
| 158 | } |
| 159 | } |
| 160 | ptb1 = &tb->phys_hash_next; |
| 161 | } |
| 162 | not_found: |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 163 | /* if no translated code available, then translate it now */ |
| 164 | tb = tb_gen_code(env, pc, cs_base, flags, 0); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 165 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 166 | found: |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 167 | /* we add the TB in the virtual pc hash table */ |
| 168 | env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 169 | return tb; |
| 170 | } |
| 171 | |
| 172 | static inline TranslationBlock *tb_find_fast(void) |
| 173 | { |
| 174 | TranslationBlock *tb; |
| 175 | target_ulong cs_base, pc; |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 176 | int flags; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 177 | |
| 178 | /* we record a subset of the CPU state. It will |
| 179 | always be the same before a given translated block |
| 180 | is executed. */ |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 181 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); |
bellard | bce6184 | 2008-02-01 22:18:51 +0000 | [diff] [blame] | 182 | tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; |
ths | 551bd27 | 2008-07-03 17:57:36 +0000 | [diff] [blame] | 183 | if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || |
| 184 | tb->flags != flags)) { |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 185 | tb = tb_find_slow(pc, cs_base, flags); |
| 186 | } |
| 187 | return tb; |
| 188 | } |
| 189 | |
aliguori | dde2367 | 2008-11-18 20:50:36 +0000 | [diff] [blame] | 190 | static CPUDebugExcpHandler *debug_excp_handler; |
| 191 | |
| 192 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) |
| 193 | { |
| 194 | CPUDebugExcpHandler *old_handler = debug_excp_handler; |
| 195 | |
| 196 | debug_excp_handler = handler; |
| 197 | return old_handler; |
| 198 | } |
| 199 | |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 200 | static void cpu_handle_debug_exception(CPUState *env) |
| 201 | { |
| 202 | CPUWatchpoint *wp; |
| 203 | |
| 204 | if (!env->watchpoint_hit) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 205 | TAILQ_FOREACH(wp, &env->watchpoints, entry) |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 206 | wp->flags &= ~BP_WATCHPOINT_HIT; |
aliguori | dde2367 | 2008-11-18 20:50:36 +0000 | [diff] [blame] | 207 | |
| 208 | if (debug_excp_handler) |
| 209 | debug_excp_handler(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 210 | } |
| 211 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 212 | /* main execution loop */ |
| 213 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 214 | int cpu_exec(CPUState *env1) |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 215 | { |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 216 | #define DECLARE_HOST_REGS 1 |
| 217 | #include "hostregs_helper.h" |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 218 | int ret, interrupt_request; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 219 | TranslationBlock *tb; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 220 | uint8_t *tc_ptr; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 221 | unsigned long next_tb; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 222 | |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 223 | if (cpu_halted(env1) == EXCP_HALTED) |
| 224 | return EXCP_HALTED; |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 225 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 226 | cpu_single_env = env1; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 227 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 228 | /* first we save global registers */ |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 229 | #define SAVE_HOST_REGS 1 |
| 230 | #include "hostregs_helper.h" |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 231 | env = env1; |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 232 | |
bellard | 0d1a29f | 2004-10-12 22:01:28 +0000 | [diff] [blame] | 233 | env_to_regs(); |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 234 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 235 | /* put eflags in CPU temporary format */ |
bellard | fc2b4c4 | 2003-03-29 16:52:44 +0000 | [diff] [blame] | 236 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 237 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 238 | CC_OP = CC_OP_EFLAGS; |
bellard | fc2b4c4 | 2003-03-29 16:52:44 +0000 | [diff] [blame] | 239 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 240 | #elif defined(TARGET_SPARC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 241 | #elif defined(TARGET_M68K) |
| 242 | env->cc_op = CC_OP_FLAGS; |
| 243 | env->cc_dest = env->sr & 0xf; |
| 244 | env->cc_x = (env->sr >> 4) & 1; |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 245 | #elif defined(TARGET_ALPHA) |
| 246 | #elif defined(TARGET_ARM) |
| 247 | #elif defined(TARGET_PPC) |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 248 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 249 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 250 | #elif defined(TARGET_SH4) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 251 | #elif defined(TARGET_CRIS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 252 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 253 | #else |
| 254 | #error unsupported target CPU |
| 255 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 256 | env->exception_index = -1; |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 257 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 258 | /* prepare setjmp context for exception handling */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 259 | for(;;) { |
| 260 | if (setjmp(env->jmp_env) == 0) { |
Juan Quintela | dfe5fff | 2009-07-27 16:12:40 +0200 | [diff] [blame] | 261 | #if defined(__sparc__) && !defined(CONFIG_SOLARIS) |
blueswir1 | 9ddff3d | 2009-04-04 07:41:20 +0000 | [diff] [blame] | 262 | #undef env |
| 263 | env = cpu_single_env; |
| 264 | #define env cpu_single_env |
| 265 | #endif |
bellard | ee8b702 | 2004-02-03 23:35:10 +0000 | [diff] [blame] | 266 | env->current_tb = NULL; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 267 | /* if an exception is pending, we execute it here */ |
| 268 | if (env->exception_index >= 0) { |
| 269 | if (env->exception_index >= EXCP_INTERRUPT) { |
| 270 | /* exit request from the cpu execution loop */ |
| 271 | ret = env->exception_index; |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 272 | if (ret == EXCP_DEBUG) |
| 273 | cpu_handle_debug_exception(env); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 274 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 275 | } else { |
| 276 | #if defined(CONFIG_USER_ONLY) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 277 | /* if user mode only, we simulate a fake exception |
ths | 9f08349 | 2006-12-07 18:28:42 +0000 | [diff] [blame] | 278 | which will be handled outside the cpu execution |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 279 | loop */ |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 280 | #if defined(TARGET_I386) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 281 | do_interrupt_user(env->exception_index, |
| 282 | env->exception_is_int, |
| 283 | env->error_code, |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 284 | env->exception_next_eip); |
bellard | eba0162 | 2008-05-12 12:04:40 +0000 | [diff] [blame] | 285 | /* successfully delivered */ |
| 286 | env->old_exception = -1; |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 287 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 288 | ret = env->exception_index; |
| 289 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 290 | #else |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 291 | #if defined(TARGET_I386) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 292 | /* simulate a real cpu exception. On i386, it can |
| 293 | trigger new exceptions, but we do not handle |
| 294 | double or triple faults yet. */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 295 | do_interrupt(env->exception_index, |
| 296 | env->exception_is_int, |
| 297 | env->error_code, |
bellard | d05e66d | 2003-08-20 21:34:35 +0000 | [diff] [blame] | 298 | env->exception_next_eip, 0); |
ths | 678dde1 | 2007-03-31 20:28:52 +0000 | [diff] [blame] | 299 | /* successfully delivered */ |
| 300 | env->old_exception = -1; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 301 | #elif defined(TARGET_PPC) |
| 302 | do_interrupt(env); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 303 | #elif defined(TARGET_MICROBLAZE) |
| 304 | do_interrupt(env); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 305 | #elif defined(TARGET_MIPS) |
| 306 | do_interrupt(env); |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 307 | #elif defined(TARGET_SPARC) |
blueswir1 | f2bc7e7 | 2008-05-27 17:35:30 +0000 | [diff] [blame] | 308 | do_interrupt(env); |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 309 | #elif defined(TARGET_ARM) |
| 310 | do_interrupt(env); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 311 | #elif defined(TARGET_SH4) |
| 312 | do_interrupt(env); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 313 | #elif defined(TARGET_ALPHA) |
| 314 | do_interrupt(env); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 315 | #elif defined(TARGET_CRIS) |
| 316 | do_interrupt(env); |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 317 | #elif defined(TARGET_M68K) |
| 318 | do_interrupt(0); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 319 | #endif |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 320 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 321 | } |
| 322 | env->exception_index = -1; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 323 | } |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 324 | #ifdef CONFIG_KQEMU |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 325 | if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) { |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 326 | int ret; |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 327 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 328 | ret = kqemu_cpu_exec(env); |
| 329 | /* put eflags in CPU temporary format */ |
| 330 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 331 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); |
| 332 | CC_OP = CC_OP_EFLAGS; |
| 333 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 334 | if (ret == 1) { |
| 335 | /* exception */ |
| 336 | longjmp(env->jmp_env, 1); |
| 337 | } else if (ret == 2) { |
| 338 | /* softmmu execution needed */ |
| 339 | } else { |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 340 | if (env->interrupt_request != 0 || env->exit_request != 0) { |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 341 | /* hardware interrupt will be executed just after */ |
| 342 | } else { |
| 343 | /* otherwise, we restart */ |
| 344 | longjmp(env->jmp_env, 1); |
| 345 | } |
| 346 | } |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 347 | } |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 348 | #endif |
| 349 | |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 350 | if (kvm_enabled()) { |
aliguori | becfc39 | 2008-11-10 15:55:14 +0000 | [diff] [blame] | 351 | kvm_cpu_exec(env); |
| 352 | longjmp(env->jmp_env, 1); |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 353 | } |
| 354 | |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 355 | next_tb = 0; /* force lookup of first TB */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 356 | for(;;) { |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 357 | interrupt_request = env->interrupt_request; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 358 | if (unlikely(interrupt_request)) { |
| 359 | if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) { |
| 360 | /* Mask out external interrupts for this step. */ |
| 361 | interrupt_request &= ~(CPU_INTERRUPT_HARD | |
| 362 | CPU_INTERRUPT_FIQ | |
| 363 | CPU_INTERRUPT_SMI | |
| 364 | CPU_INTERRUPT_NMI); |
| 365 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 366 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
| 367 | env->interrupt_request &= ~CPU_INTERRUPT_DEBUG; |
| 368 | env->exception_index = EXCP_DEBUG; |
| 369 | cpu_loop_exit(); |
| 370 | } |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 371 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 372 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \ |
| 373 | defined(TARGET_MICROBLAZE) |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 374 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
| 375 | env->interrupt_request &= ~CPU_INTERRUPT_HALT; |
| 376 | env->halted = 1; |
| 377 | env->exception_index = EXCP_HLT; |
| 378 | cpu_loop_exit(); |
| 379 | } |
| 380 | #endif |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 381 | #if defined(TARGET_I386) |
Gleb Natapov | b09ea7d | 2009-06-17 23:26:59 +0300 | [diff] [blame] | 382 | if (interrupt_request & CPU_INTERRUPT_INIT) { |
| 383 | svm_check_intercept(SVM_EXIT_INIT); |
| 384 | do_cpu_init(env); |
| 385 | env->exception_index = EXCP_HALTED; |
| 386 | cpu_loop_exit(); |
| 387 | } else if (interrupt_request & CPU_INTERRUPT_SIPI) { |
| 388 | do_cpu_sipi(env); |
| 389 | } else if (env->hflags2 & HF2_GIF_MASK) { |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 390 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
| 391 | !(env->hflags & HF_SMM_MASK)) { |
| 392 | svm_check_intercept(SVM_EXIT_SMI); |
| 393 | env->interrupt_request &= ~CPU_INTERRUPT_SMI; |
| 394 | do_smm_enter(); |
| 395 | next_tb = 0; |
| 396 | } else if ((interrupt_request & CPU_INTERRUPT_NMI) && |
| 397 | !(env->hflags2 & HF2_NMI_MASK)) { |
| 398 | env->interrupt_request &= ~CPU_INTERRUPT_NMI; |
| 399 | env->hflags2 |= HF2_NMI_MASK; |
| 400 | do_interrupt(EXCP02_NMI, 0, 0, 0, 1); |
| 401 | next_tb = 0; |
Huang Ying | 79c4f6b | 2009-06-23 10:05:14 +0800 | [diff] [blame] | 402 | } else if (interrupt_request & CPU_INTERRUPT_MCE) { |
| 403 | env->interrupt_request &= ~CPU_INTERRUPT_MCE; |
| 404 | do_interrupt(EXCP12_MCHK, 0, 0, 0, 0); |
| 405 | next_tb = 0; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 406 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 407 | (((env->hflags2 & HF2_VINTR_MASK) && |
| 408 | (env->hflags2 & HF2_HIF_MASK)) || |
| 409 | (!(env->hflags2 & HF2_VINTR_MASK) && |
| 410 | (env->eflags & IF_MASK && |
| 411 | !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { |
| 412 | int intno; |
| 413 | svm_check_intercept(SVM_EXIT_INTR); |
| 414 | env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ); |
| 415 | intno = cpu_get_pic_interrupt(env); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 416 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); |
Juan Quintela | dfe5fff | 2009-07-27 16:12:40 +0200 | [diff] [blame] | 417 | #if defined(__sparc__) && !defined(CONFIG_SOLARIS) |
blueswir1 | 9ddff3d | 2009-04-04 07:41:20 +0000 | [diff] [blame] | 418 | #undef env |
| 419 | env = cpu_single_env; |
| 420 | #define env cpu_single_env |
| 421 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 422 | do_interrupt(intno, 0, 0, 0, 1); |
| 423 | /* ensure that no TB jump will be modified as |
| 424 | the program flow was changed */ |
| 425 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 426 | #if !defined(CONFIG_USER_ONLY) |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 427 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && |
| 428 | (env->eflags & IF_MASK) && |
| 429 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { |
| 430 | int intno; |
| 431 | /* FIXME: this should respect TPR */ |
| 432 | svm_check_intercept(SVM_EXIT_VINTR); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 433 | intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 434 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 435 | do_interrupt(intno, 0, 0, 0, 1); |
aurel32 | d40c54d | 2008-12-13 12:33:02 +0000 | [diff] [blame] | 436 | env->interrupt_request &= ~CPU_INTERRUPT_VIRQ; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 437 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 438 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 439 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 440 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 441 | #elif defined(TARGET_PPC) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 442 | #if 0 |
| 443 | if ((interrupt_request & CPU_INTERRUPT_RESET)) { |
| 444 | cpu_ppc_reset(env); |
| 445 | } |
| 446 | #endif |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 447 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 448 | ppc_hw_interrupt(env); |
| 449 | if (env->pending_interrupts == 0) |
| 450 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 451 | next_tb = 0; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 452 | } |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 453 | #elif defined(TARGET_MICROBLAZE) |
| 454 | if ((interrupt_request & CPU_INTERRUPT_HARD) |
| 455 | && (env->sregs[SR_MSR] & MSR_IE) |
| 456 | && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)) |
| 457 | && !(env->iflags & (D_FLAG | IMM_FLAG))) { |
| 458 | env->exception_index = EXCP_IRQ; |
| 459 | do_interrupt(env); |
| 460 | next_tb = 0; |
| 461 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 462 | #elif defined(TARGET_MIPS) |
| 463 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 464 | (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) && |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 465 | (env->CP0_Status & (1 << CP0St_IE)) && |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 466 | !(env->CP0_Status & (1 << CP0St_EXL)) && |
| 467 | !(env->CP0_Status & (1 << CP0St_ERL)) && |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 468 | !(env->hflags & MIPS_HFLAG_DM)) { |
| 469 | /* Raise it */ |
| 470 | env->exception_index = EXCP_EXT_INTERRUPT; |
| 471 | env->error_code = 0; |
| 472 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 473 | next_tb = 0; |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 474 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 475 | #elif defined(TARGET_SPARC) |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 476 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
Igor Kovalenko | 5210977 | 2009-07-12 12:35:31 +0400 | [diff] [blame] | 477 | cpu_interrupts_enabled(env)) { |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 478 | int pil = env->interrupt_index & 15; |
| 479 | int type = env->interrupt_index & 0xf0; |
| 480 | |
| 481 | if (((type == TT_EXTINT) && |
| 482 | (pil == 15 || pil > env->psrpil)) || |
| 483 | type != TT_EXTINT) { |
| 484 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; |
blueswir1 | f2bc7e7 | 2008-05-27 17:35:30 +0000 | [diff] [blame] | 485 | env->exception_index = env->interrupt_index; |
| 486 | do_interrupt(env); |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 487 | env->interrupt_index = 0; |
Igor Kovalenko | 5210977 | 2009-07-12 12:35:31 +0400 | [diff] [blame] | 488 | #if !defined(CONFIG_USER_ONLY) |
blueswir1 | 327ac2e | 2007-08-04 10:50:30 +0000 | [diff] [blame] | 489 | cpu_check_irqs(env); |
| 490 | #endif |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 491 | next_tb = 0; |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 492 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 493 | } else if (interrupt_request & CPU_INTERRUPT_TIMER) { |
| 494 | //do_interrupt(0, 0, 0, 0, 0); |
| 495 | env->interrupt_request &= ~CPU_INTERRUPT_TIMER; |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 496 | } |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 497 | #elif defined(TARGET_ARM) |
| 498 | if (interrupt_request & CPU_INTERRUPT_FIQ |
| 499 | && !(env->uncached_cpsr & CPSR_F)) { |
| 500 | env->exception_index = EXCP_FIQ; |
| 501 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 502 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 503 | } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 504 | /* ARMv7-M interrupt return works by loading a magic value |
| 505 | into the PC. On real hardware the load causes the |
| 506 | return to occur. The qemu implementation performs the |
| 507 | jump normally, then does the exception return when the |
| 508 | CPU tries to execute code at the magic address. |
| 509 | This will cause the magic PC value to be pushed to |
| 510 | the stack if an interrupt occured at the wrong time. |
| 511 | We avoid this by disabling interrupts when |
| 512 | pc contains a magic address. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 513 | if (interrupt_request & CPU_INTERRUPT_HARD |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 514 | && ((IS_M(env) && env->regs[15] < 0xfffffff0) |
| 515 | || !(env->uncached_cpsr & CPSR_I))) { |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 516 | env->exception_index = EXCP_IRQ; |
| 517 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 518 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 519 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 520 | #elif defined(TARGET_SH4) |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 521 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 522 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 523 | next_tb = 0; |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 524 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 525 | #elif defined(TARGET_ALPHA) |
| 526 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 527 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 528 | next_tb = 0; |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 529 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 530 | #elif defined(TARGET_CRIS) |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 531 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 532 | && (env->pregs[PR_CCS] & I_FLAG)) { |
| 533 | env->exception_index = EXCP_IRQ; |
| 534 | do_interrupt(env); |
| 535 | next_tb = 0; |
| 536 | } |
| 537 | if (interrupt_request & CPU_INTERRUPT_NMI |
| 538 | && (env->pregs[PR_CCS] & M_FLAG)) { |
| 539 | env->exception_index = EXCP_NMI; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 540 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 541 | next_tb = 0; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 542 | } |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 543 | #elif defined(TARGET_M68K) |
| 544 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 545 | && ((env->sr & SR_I) >> SR_I_SHIFT) |
| 546 | < env->pending_level) { |
| 547 | /* Real hardware gets the interrupt vector via an |
| 548 | IACK cycle at this point. Current emulated |
| 549 | hardware doesn't rely on this, so we |
| 550 | provide/save the vector when the interrupt is |
| 551 | first signalled. */ |
| 552 | env->exception_index = env->pending_vector; |
| 553 | do_interrupt(1); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 554 | next_tb = 0; |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 555 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 556 | #endif |
bellard | 9d05095 | 2006-05-22 22:03:52 +0000 | [diff] [blame] | 557 | /* Don't use the cached interupt_request value, |
| 558 | do_interrupt may have updated the EXITTB flag. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 559 | if (env->interrupt_request & CPU_INTERRUPT_EXITTB) { |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 560 | env->interrupt_request &= ~CPU_INTERRUPT_EXITTB; |
| 561 | /* ensure that no TB jump will be modified as |
| 562 | the program flow was changed */ |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 563 | next_tb = 0; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 564 | } |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 565 | } |
| 566 | if (unlikely(env->exit_request)) { |
| 567 | env->exit_request = 0; |
| 568 | env->exception_index = EXCP_INTERRUPT; |
| 569 | cpu_loop_exit(); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 570 | } |
Juan Quintela | f0667e6 | 2009-07-27 16:13:05 +0200 | [diff] [blame^] | 571 | #ifdef CONFIG_DEBUG_EXEC |
aliguori | 8fec2b8 | 2009-01-15 22:36:53 +0000 | [diff] [blame] | 572 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 573 | /* restore flags in standard format */ |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 574 | regs_to_env(); |
| 575 | #if defined(TARGET_I386) |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 576 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 577 | log_cpu_state(env, X86_DUMP_CCOP); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 578 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 579 | #elif defined(TARGET_ARM) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 580 | log_cpu_state(env, 0); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 581 | #elif defined(TARGET_SPARC) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 582 | log_cpu_state(env, 0); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 583 | #elif defined(TARGET_PPC) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 584 | log_cpu_state(env, 0); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 585 | #elif defined(TARGET_M68K) |
| 586 | cpu_m68k_flush_flags(env, env->cc_op); |
| 587 | env->cc_op = CC_OP_FLAGS; |
| 588 | env->sr = (env->sr & 0xffe0) |
| 589 | | env->cc_dest | (env->cc_x << 4); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 590 | log_cpu_state(env, 0); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 591 | #elif defined(TARGET_MICROBLAZE) |
| 592 | log_cpu_state(env, 0); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 593 | #elif defined(TARGET_MIPS) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 594 | log_cpu_state(env, 0); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 595 | #elif defined(TARGET_SH4) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 596 | log_cpu_state(env, 0); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 597 | #elif defined(TARGET_ALPHA) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 598 | log_cpu_state(env, 0); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 599 | #elif defined(TARGET_CRIS) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 600 | log_cpu_state(env, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 601 | #else |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 602 | #error unsupported target CPU |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 603 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 604 | } |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 605 | #endif |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 606 | spin_lock(&tb_lock); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 607 | tb = tb_find_fast(); |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 608 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
| 609 | doing it in tb_find_slow */ |
| 610 | if (tb_invalidated_flag) { |
| 611 | /* as some TB could have been invalidated because |
| 612 | of memory exceptions while generating the code, we |
| 613 | must recompute the hash index here */ |
| 614 | next_tb = 0; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 615 | tb_invalidated_flag = 0; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 616 | } |
Juan Quintela | f0667e6 | 2009-07-27 16:13:05 +0200 | [diff] [blame^] | 617 | #ifdef CONFIG_DEBUG_EXEC |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 618 | qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n", |
| 619 | (long)tb->tc_ptr, tb->pc, |
| 620 | lookup_symbol(tb->pc)); |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 621 | #endif |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 622 | /* see if we can patch the calling TB. When the TB |
| 623 | spans two pages, we cannot safely do a direct |
| 624 | jump. */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 625 | { |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 626 | if (next_tb != 0 && |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 627 | #ifdef CONFIG_KQEMU |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 628 | (env->kqemu_enabled != 2) && |
| 629 | #endif |
bellard | ec6338b | 2007-11-08 14:25:03 +0000 | [diff] [blame] | 630 | tb->page_addr[1] == -1) { |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 631 | tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 632 | } |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 633 | } |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 634 | spin_unlock(&tb_lock); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 635 | env->current_tb = tb; |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 636 | |
| 637 | /* cpu_interrupt might be called while translating the |
| 638 | TB, but before it is linked into a potentially |
| 639 | infinite loop and becomes env->current_tb. Avoid |
| 640 | starting execution if there is a pending interrupt. */ |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 641 | if (unlikely (env->exit_request)) |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 642 | env->current_tb = NULL; |
| 643 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 644 | while (env->current_tb) { |
| 645 | tc_ptr = tb->tc_ptr; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 646 | /* execute the generated code */ |
Juan Quintela | dfe5fff | 2009-07-27 16:12:40 +0200 | [diff] [blame] | 647 | #if defined(__sparc__) && !defined(CONFIG_SOLARIS) |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 648 | #undef env |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 649 | env = cpu_single_env; |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 650 | #define env cpu_single_env |
| 651 | #endif |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 652 | next_tb = tcg_qemu_tb_exec(tc_ptr); |
| 653 | env->current_tb = NULL; |
| 654 | if ((next_tb & 3) == 2) { |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 655 | /* Instruction counter expired. */ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 656 | int insns_left; |
| 657 | tb = (TranslationBlock *)(long)(next_tb & ~3); |
| 658 | /* Restore PC. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 659 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 660 | insns_left = env->icount_decr.u32; |
| 661 | if (env->icount_extra && insns_left >= 0) { |
| 662 | /* Refill decrementer and continue execution. */ |
| 663 | env->icount_extra += insns_left; |
| 664 | if (env->icount_extra > 0xffff) { |
| 665 | insns_left = 0xffff; |
| 666 | } else { |
| 667 | insns_left = env->icount_extra; |
| 668 | } |
| 669 | env->icount_extra -= insns_left; |
| 670 | env->icount_decr.u16.low = insns_left; |
| 671 | } else { |
| 672 | if (insns_left > 0) { |
| 673 | /* Execute remaining instructions. */ |
| 674 | cpu_exec_nocache(insns_left, tb); |
| 675 | } |
| 676 | env->exception_index = EXCP_INTERRUPT; |
| 677 | next_tb = 0; |
| 678 | cpu_loop_exit(); |
| 679 | } |
| 680 | } |
| 681 | } |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 682 | /* reset soft MMU for next block (it can currently |
| 683 | only be set by a memory fault) */ |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 684 | #if defined(CONFIG_KQEMU) |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 685 | #define MIN_CYCLE_BEFORE_SWITCH (100 * 1000) |
| 686 | if (kqemu_is_ok(env) && |
| 687 | (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) { |
| 688 | cpu_loop_exit(); |
| 689 | } |
| 690 | #endif |
ths | 50a518e | 2007-06-03 18:52:15 +0000 | [diff] [blame] | 691 | } /* for(;;) */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 692 | } else { |
bellard | 0d1a29f | 2004-10-12 22:01:28 +0000 | [diff] [blame] | 693 | env_to_regs(); |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 694 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 695 | } /* for(;;) */ |
| 696 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 697 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 698 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 699 | /* restore flags in standard format */ |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 700 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 701 | #elif defined(TARGET_ARM) |
bellard | b7bcbe9 | 2005-02-22 19:27:29 +0000 | [diff] [blame] | 702 | /* XXX: Save/restore host fpu exception state?. */ |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 703 | #elif defined(TARGET_SPARC) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 704 | #elif defined(TARGET_PPC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 705 | #elif defined(TARGET_M68K) |
| 706 | cpu_m68k_flush_flags(env, env->cc_op); |
| 707 | env->cc_op = CC_OP_FLAGS; |
| 708 | env->sr = (env->sr & 0xffe0) |
| 709 | | env->cc_dest | (env->cc_x << 4); |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 710 | #elif defined(TARGET_MICROBLAZE) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 711 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 712 | #elif defined(TARGET_SH4) |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 713 | #elif defined(TARGET_ALPHA) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 714 | #elif defined(TARGET_CRIS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 715 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 716 | #else |
| 717 | #error unsupported target CPU |
| 718 | #endif |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 719 | |
| 720 | /* restore global registers */ |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 721 | #include "hostregs_helper.h" |
| 722 | |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 723 | /* fail safe : never use cpu_single_env outside cpu_exec() */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 724 | cpu_single_env = NULL; |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 725 | return ret; |
| 726 | } |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 727 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 728 | /* must only be called from the generated code as an exception can be |
| 729 | generated */ |
| 730 | void tb_invalidate_page_range(target_ulong start, target_ulong end) |
| 731 | { |
bellard | dc5d0b3 | 2004-06-22 18:43:30 +0000 | [diff] [blame] | 732 | /* XXX: cannot enable it yet because it yields to MMU exception |
| 733 | where NIP != read address on PowerPC */ |
| 734 | #if 0 |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 735 | target_ulong phys_addr; |
| 736 | phys_addr = get_phys_addr_code(env, start); |
| 737 | tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0); |
bellard | dc5d0b3 | 2004-06-22 18:43:30 +0000 | [diff] [blame] | 738 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 739 | } |
| 740 | |
bellard | 1a18c71 | 2003-10-30 01:07:51 +0000 | [diff] [blame] | 741 | #if defined(TARGET_I386) && defined(CONFIG_USER_ONLY) |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 742 | |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 743 | void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector) |
| 744 | { |
| 745 | CPUX86State *saved_env; |
| 746 | |
| 747 | saved_env = env; |
| 748 | env = s; |
bellard | a412ac5 | 2003-07-26 18:01:40 +0000 | [diff] [blame] | 749 | if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 750 | selector &= 0xffff; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 751 | cpu_x86_load_seg_cache(env, seg_reg, selector, |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 752 | (selector << 4), 0xffff, 0); |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 753 | } else { |
bellard | 5d97559 | 2008-05-12 22:05:33 +0000 | [diff] [blame] | 754 | helper_load_seg(seg_reg, selector); |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 755 | } |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 756 | env = saved_env; |
| 757 | } |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 758 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 759 | void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32) |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 760 | { |
| 761 | CPUX86State *saved_env; |
| 762 | |
| 763 | saved_env = env; |
| 764 | env = s; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 765 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 766 | helper_fsave(ptr, data32); |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 767 | |
| 768 | env = saved_env; |
| 769 | } |
| 770 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 771 | void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32) |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 772 | { |
| 773 | CPUX86State *saved_env; |
| 774 | |
| 775 | saved_env = env; |
| 776 | env = s; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 777 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 778 | helper_frstor(ptr, data32); |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 779 | |
| 780 | env = saved_env; |
| 781 | } |
| 782 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 783 | #endif /* TARGET_I386 */ |
| 784 | |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 785 | #if !defined(CONFIG_SOFTMMU) |
| 786 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 787 | #if defined(TARGET_I386) |
| 788 | |
bellard | b56dad1 | 2003-05-08 15:38:04 +0000 | [diff] [blame] | 789 | /* 'pc' is the host PC at which the exception was raised. 'address' is |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 790 | the effective address of the memory exception. 'is_write' is 1 if a |
| 791 | write caused the exception and otherwise 0'. 'old_set' is the |
| 792 | signal set which should be restored */ |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 793 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 794 | int is_write, sigset_t *old_set, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 795 | void *puc) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 796 | { |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 797 | TranslationBlock *tb; |
| 798 | int ret; |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 799 | |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 800 | if (cpu_single_env) |
| 801 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 802 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 803 | qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 804 | pc, address, is_write, *(unsigned long *)old_set); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 805 | #endif |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 806 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 807 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 808 | return 1; |
| 809 | } |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 810 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 811 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 812 | ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 813 | if (ret < 0) |
| 814 | return 0; /* not an MMU fault */ |
| 815 | if (ret == 0) |
| 816 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 817 | /* now we have a real cpu fault */ |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 818 | tb = tb_find_pc(pc); |
| 819 | if (tb) { |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 820 | /* the PC is inside the translated code. It means that we have |
| 821 | a virtual CPU fault */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 822 | cpu_restore_state(tb, env, pc, puc); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 823 | } |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 824 | if (ret == 1) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 825 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 826 | printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 827 | env->eip, env->cr[2], env->error_code); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 828 | #endif |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 829 | /* we restore the process signal mask as the sigreturn should |
| 830 | do it (XXX: use sigsetjmp) */ |
| 831 | sigprocmask(SIG_SETMASK, old_set, NULL); |
bellard | 54ca909 | 2005-12-04 18:46:06 +0000 | [diff] [blame] | 832 | raise_exception_err(env->exception_index, env->error_code); |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 833 | } else { |
| 834 | /* activate soft MMU for this block */ |
bellard | 3f33731 | 2003-08-20 23:02:09 +0000 | [diff] [blame] | 835 | env->hflags |= HF_SOFTMMU_MASK; |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 836 | cpu_resume_from_signal(env, puc); |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 837 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 838 | /* never comes here */ |
| 839 | return 1; |
| 840 | } |
| 841 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 842 | #elif defined(TARGET_ARM) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 843 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 844 | int is_write, sigset_t *old_set, |
| 845 | void *puc) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 846 | { |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 847 | TranslationBlock *tb; |
| 848 | int ret; |
| 849 | |
| 850 | if (cpu_single_env) |
| 851 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 852 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 853 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 854 | pc, address, is_write, *(unsigned long *)old_set); |
| 855 | #endif |
bellard | 9f0777e | 2005-02-02 20:42:01 +0000 | [diff] [blame] | 856 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 857 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 9f0777e | 2005-02-02 20:42:01 +0000 | [diff] [blame] | 858 | return 1; |
| 859 | } |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 860 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 861 | ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 862 | if (ret < 0) |
| 863 | return 0; /* not an MMU fault */ |
| 864 | if (ret == 0) |
| 865 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 866 | /* now we have a real cpu fault */ |
| 867 | tb = tb_find_pc(pc); |
| 868 | if (tb) { |
| 869 | /* the PC is inside the translated code. It means that we have |
| 870 | a virtual CPU fault */ |
| 871 | cpu_restore_state(tb, env, pc, puc); |
| 872 | } |
| 873 | /* we restore the process signal mask as the sigreturn should |
| 874 | do it (XXX: use sigsetjmp) */ |
| 875 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 876 | cpu_loop_exit(); |
aurel32 | 968c74d | 2008-04-11 04:55:17 +0000 | [diff] [blame] | 877 | /* never comes here */ |
| 878 | return 1; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 879 | } |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 880 | #elif defined(TARGET_SPARC) |
| 881 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 882 | int is_write, sigset_t *old_set, |
| 883 | void *puc) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 884 | { |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 885 | TranslationBlock *tb; |
| 886 | int ret; |
| 887 | |
| 888 | if (cpu_single_env) |
| 889 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 890 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 891 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 892 | pc, address, is_write, *(unsigned long *)old_set); |
| 893 | #endif |
bellard | b453b70 | 2004-01-04 15:45:21 +0000 | [diff] [blame] | 894 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 895 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | b453b70 | 2004-01-04 15:45:21 +0000 | [diff] [blame] | 896 | return 1; |
| 897 | } |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 898 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 899 | ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 900 | if (ret < 0) |
| 901 | return 0; /* not an MMU fault */ |
| 902 | if (ret == 0) |
| 903 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 904 | /* now we have a real cpu fault */ |
| 905 | tb = tb_find_pc(pc); |
| 906 | if (tb) { |
| 907 | /* the PC is inside the translated code. It means that we have |
| 908 | a virtual CPU fault */ |
| 909 | cpu_restore_state(tb, env, pc, puc); |
| 910 | } |
| 911 | /* we restore the process signal mask as the sigreturn should |
| 912 | do it (XXX: use sigsetjmp) */ |
| 913 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 914 | cpu_loop_exit(); |
aurel32 | 968c74d | 2008-04-11 04:55:17 +0000 | [diff] [blame] | 915 | /* never comes here */ |
| 916 | return 1; |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 917 | } |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 918 | #elif defined (TARGET_PPC) |
| 919 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 920 | int is_write, sigset_t *old_set, |
| 921 | void *puc) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 922 | { |
| 923 | TranslationBlock *tb; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 924 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 925 | |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 926 | if (cpu_single_env) |
| 927 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 928 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 929 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 930 | pc, address, is_write, *(unsigned long *)old_set); |
| 931 | #endif |
| 932 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 933 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 934 | return 1; |
| 935 | } |
| 936 | |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 937 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 938 | ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 939 | if (ret < 0) |
| 940 | return 0; /* not an MMU fault */ |
| 941 | if (ret == 0) |
| 942 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 943 | |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 944 | /* now we have a real cpu fault */ |
| 945 | tb = tb_find_pc(pc); |
| 946 | if (tb) { |
| 947 | /* the PC is inside the translated code. It means that we have |
| 948 | a virtual CPU fault */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 949 | cpu_restore_state(tb, env, pc, puc); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 950 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 951 | if (ret == 1) { |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 952 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 953 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 954 | env->nip, env->error_code, tb); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 955 | #endif |
| 956 | /* we restore the process signal mask as the sigreturn should |
| 957 | do it (XXX: use sigsetjmp) */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 958 | sigprocmask(SIG_SETMASK, old_set, NULL); |
aurel32 | e06fcd7 | 2008-12-11 22:42:14 +0000 | [diff] [blame] | 959 | cpu_loop_exit(); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 960 | } else { |
| 961 | /* activate soft MMU for this block */ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 962 | cpu_resume_from_signal(env, puc); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 963 | } |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 964 | /* never comes here */ |
| 965 | return 1; |
| 966 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 967 | |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 968 | #elif defined(TARGET_M68K) |
| 969 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 970 | int is_write, sigset_t *old_set, |
| 971 | void *puc) |
| 972 | { |
| 973 | TranslationBlock *tb; |
| 974 | int ret; |
| 975 | |
| 976 | if (cpu_single_env) |
| 977 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 978 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 979 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 980 | pc, address, is_write, *(unsigned long *)old_set); |
| 981 | #endif |
| 982 | /* XXX: locking issue */ |
| 983 | if (is_write && page_unprotect(address, pc, puc)) { |
| 984 | return 1; |
| 985 | } |
| 986 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 987 | ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 988 | if (ret < 0) |
| 989 | return 0; /* not an MMU fault */ |
| 990 | if (ret == 0) |
| 991 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 992 | /* now we have a real cpu fault */ |
| 993 | tb = tb_find_pc(pc); |
| 994 | if (tb) { |
| 995 | /* the PC is inside the translated code. It means that we have |
| 996 | a virtual CPU fault */ |
| 997 | cpu_restore_state(tb, env, pc, puc); |
| 998 | } |
| 999 | /* we restore the process signal mask as the sigreturn should |
| 1000 | do it (XXX: use sigsetjmp) */ |
| 1001 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1002 | cpu_loop_exit(); |
| 1003 | /* never comes here */ |
| 1004 | return 1; |
| 1005 | } |
| 1006 | |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1007 | #elif defined (TARGET_MIPS) |
| 1008 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1009 | int is_write, sigset_t *old_set, |
| 1010 | void *puc) |
| 1011 | { |
| 1012 | TranslationBlock *tb; |
| 1013 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1014 | |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1015 | if (cpu_single_env) |
| 1016 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1017 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1018 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1019 | pc, address, is_write, *(unsigned long *)old_set); |
| 1020 | #endif |
| 1021 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 1022 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1023 | return 1; |
| 1024 | } |
| 1025 | |
| 1026 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1027 | ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1028 | if (ret < 0) |
| 1029 | return 0; /* not an MMU fault */ |
| 1030 | if (ret == 0) |
| 1031 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1032 | |
| 1033 | /* now we have a real cpu fault */ |
| 1034 | tb = tb_find_pc(pc); |
| 1035 | if (tb) { |
| 1036 | /* the PC is inside the translated code. It means that we have |
| 1037 | a virtual CPU fault */ |
| 1038 | cpu_restore_state(tb, env, pc, puc); |
| 1039 | } |
| 1040 | if (ret == 1) { |
| 1041 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1042 | printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n", |
ths | 1eb5207 | 2007-05-12 16:57:42 +0000 | [diff] [blame] | 1043 | env->PC, env->error_code, tb); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1044 | #endif |
| 1045 | /* we restore the process signal mask as the sigreturn should |
| 1046 | do it (XXX: use sigsetjmp) */ |
| 1047 | sigprocmask(SIG_SETMASK, old_set, NULL); |
ths | f9480ff | 2008-12-20 19:42:14 +0000 | [diff] [blame] | 1048 | cpu_loop_exit(); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1049 | } else { |
| 1050 | /* activate soft MMU for this block */ |
| 1051 | cpu_resume_from_signal(env, puc); |
| 1052 | } |
| 1053 | /* never comes here */ |
| 1054 | return 1; |
| 1055 | } |
| 1056 | |
Edgar E. Iglesias | b779e29 | 2009-05-20 21:31:33 +0200 | [diff] [blame] | 1057 | #elif defined (TARGET_MICROBLAZE) |
| 1058 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1059 | int is_write, sigset_t *old_set, |
| 1060 | void *puc) |
| 1061 | { |
| 1062 | TranslationBlock *tb; |
| 1063 | int ret; |
| 1064 | |
| 1065 | if (cpu_single_env) |
| 1066 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1067 | #if defined(DEBUG_SIGNAL) |
| 1068 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
| 1069 | pc, address, is_write, *(unsigned long *)old_set); |
| 1070 | #endif |
| 1071 | /* XXX: locking issue */ |
| 1072 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1073 | return 1; |
| 1074 | } |
| 1075 | |
| 1076 | /* see if it is an MMU fault */ |
| 1077 | ret = cpu_mb_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
| 1078 | if (ret < 0) |
| 1079 | return 0; /* not an MMU fault */ |
| 1080 | if (ret == 0) |
| 1081 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1082 | |
| 1083 | /* now we have a real cpu fault */ |
| 1084 | tb = tb_find_pc(pc); |
| 1085 | if (tb) { |
| 1086 | /* the PC is inside the translated code. It means that we have |
| 1087 | a virtual CPU fault */ |
| 1088 | cpu_restore_state(tb, env, pc, puc); |
| 1089 | } |
| 1090 | if (ret == 1) { |
| 1091 | #if 0 |
| 1092 | printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n", |
| 1093 | env->PC, env->error_code, tb); |
| 1094 | #endif |
| 1095 | /* we restore the process signal mask as the sigreturn should |
| 1096 | do it (XXX: use sigsetjmp) */ |
| 1097 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1098 | cpu_loop_exit(); |
| 1099 | } else { |
| 1100 | /* activate soft MMU for this block */ |
| 1101 | cpu_resume_from_signal(env, puc); |
| 1102 | } |
| 1103 | /* never comes here */ |
| 1104 | return 1; |
| 1105 | } |
| 1106 | |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1107 | #elif defined (TARGET_SH4) |
| 1108 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1109 | int is_write, sigset_t *old_set, |
| 1110 | void *puc) |
| 1111 | { |
| 1112 | TranslationBlock *tb; |
| 1113 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1114 | |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1115 | if (cpu_single_env) |
| 1116 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1117 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1118 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1119 | pc, address, is_write, *(unsigned long *)old_set); |
| 1120 | #endif |
| 1121 | /* XXX: locking issue */ |
| 1122 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1123 | return 1; |
| 1124 | } |
| 1125 | |
| 1126 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1127 | ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1128 | if (ret < 0) |
| 1129 | return 0; /* not an MMU fault */ |
| 1130 | if (ret == 0) |
| 1131 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1132 | |
| 1133 | /* now we have a real cpu fault */ |
| 1134 | tb = tb_find_pc(pc); |
| 1135 | if (tb) { |
| 1136 | /* the PC is inside the translated code. It means that we have |
| 1137 | a virtual CPU fault */ |
| 1138 | cpu_restore_state(tb, env, pc, puc); |
| 1139 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1140 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1141 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1142 | env->nip, env->error_code, tb); |
| 1143 | #endif |
| 1144 | /* we restore the process signal mask as the sigreturn should |
| 1145 | do it (XXX: use sigsetjmp) */ |
pbrook | 355fb23 | 2006-06-17 19:58:25 +0000 | [diff] [blame] | 1146 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1147 | cpu_loop_exit(); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1148 | /* never comes here */ |
| 1149 | return 1; |
| 1150 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1151 | |
| 1152 | #elif defined (TARGET_ALPHA) |
| 1153 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1154 | int is_write, sigset_t *old_set, |
| 1155 | void *puc) |
| 1156 | { |
| 1157 | TranslationBlock *tb; |
| 1158 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1159 | |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1160 | if (cpu_single_env) |
| 1161 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1162 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1163 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1164 | pc, address, is_write, *(unsigned long *)old_set); |
| 1165 | #endif |
| 1166 | /* XXX: locking issue */ |
| 1167 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1168 | return 1; |
| 1169 | } |
| 1170 | |
| 1171 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1172 | ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1173 | if (ret < 0) |
| 1174 | return 0; /* not an MMU fault */ |
| 1175 | if (ret == 0) |
| 1176 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1177 | |
| 1178 | /* now we have a real cpu fault */ |
| 1179 | tb = tb_find_pc(pc); |
| 1180 | if (tb) { |
| 1181 | /* the PC is inside the translated code. It means that we have |
| 1182 | a virtual CPU fault */ |
| 1183 | cpu_restore_state(tb, env, pc, puc); |
| 1184 | } |
| 1185 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1186 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1187 | env->nip, env->error_code, tb); |
| 1188 | #endif |
| 1189 | /* we restore the process signal mask as the sigreturn should |
| 1190 | do it (XXX: use sigsetjmp) */ |
| 1191 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1192 | cpu_loop_exit(); |
| 1193 | /* never comes here */ |
| 1194 | return 1; |
| 1195 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1196 | #elif defined (TARGET_CRIS) |
| 1197 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1198 | int is_write, sigset_t *old_set, |
| 1199 | void *puc) |
| 1200 | { |
| 1201 | TranslationBlock *tb; |
| 1202 | int ret; |
| 1203 | |
| 1204 | if (cpu_single_env) |
| 1205 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1206 | #if defined(DEBUG_SIGNAL) |
| 1207 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
| 1208 | pc, address, is_write, *(unsigned long *)old_set); |
| 1209 | #endif |
| 1210 | /* XXX: locking issue */ |
| 1211 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1212 | return 1; |
| 1213 | } |
| 1214 | |
| 1215 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1216 | ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1217 | if (ret < 0) |
| 1218 | return 0; /* not an MMU fault */ |
| 1219 | if (ret == 0) |
| 1220 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1221 | |
| 1222 | /* now we have a real cpu fault */ |
| 1223 | tb = tb_find_pc(pc); |
| 1224 | if (tb) { |
| 1225 | /* the PC is inside the translated code. It means that we have |
| 1226 | a virtual CPU fault */ |
| 1227 | cpu_restore_state(tb, env, pc, puc); |
| 1228 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1229 | /* we restore the process signal mask as the sigreturn should |
| 1230 | do it (XXX: use sigsetjmp) */ |
| 1231 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1232 | cpu_loop_exit(); |
| 1233 | /* never comes here */ |
| 1234 | return 1; |
| 1235 | } |
| 1236 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1237 | #else |
| 1238 | #error unsupported target CPU |
| 1239 | #endif |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1240 | |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1241 | #if defined(__i386__) |
| 1242 | |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1243 | #if defined(__APPLE__) |
| 1244 | # include <sys/ucontext.h> |
| 1245 | |
| 1246 | # define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip)) |
| 1247 | # define TRAP_sig(context) ((context)->uc_mcontext->es.trapno) |
| 1248 | # define ERROR_sig(context) ((context)->uc_mcontext->es.err) |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1249 | # define MASK_sig(context) ((context)->uc_sigmask) |
| 1250 | #elif defined(__OpenBSD__) |
| 1251 | # define EIP_sig(context) ((context)->sc_eip) |
| 1252 | # define TRAP_sig(context) ((context)->sc_trapno) |
| 1253 | # define ERROR_sig(context) ((context)->sc_err) |
| 1254 | # define MASK_sig(context) ((context)->sc_mask) |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1255 | #else |
| 1256 | # define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP]) |
| 1257 | # define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO]) |
| 1258 | # define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR]) |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1259 | # define MASK_sig(context) ((context)->uc_sigmask) |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1260 | #endif |
| 1261 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1262 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1263 | void *puc) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1264 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1265 | siginfo_t *info = pinfo; |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1266 | #if defined(__OpenBSD__) |
| 1267 | struct sigcontext *uc = puc; |
| 1268 | #else |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1269 | struct ucontext *uc = puc; |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1270 | #endif |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1271 | unsigned long pc; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1272 | int trapno; |
bellard | 97eb5b1 | 2004-02-25 23:19:55 +0000 | [diff] [blame] | 1273 | |
bellard | d691f66 | 2003-03-24 21:58:34 +0000 | [diff] [blame] | 1274 | #ifndef REG_EIP |
| 1275 | /* for glibc 2.1 */ |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 1276 | #define REG_EIP EIP |
| 1277 | #define REG_ERR ERR |
| 1278 | #define REG_TRAPNO TRAPNO |
bellard | d691f66 | 2003-03-24 21:58:34 +0000 | [diff] [blame] | 1279 | #endif |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1280 | pc = EIP_sig(uc); |
| 1281 | trapno = TRAP_sig(uc); |
bellard | ec6338b | 2007-11-08 14:25:03 +0000 | [diff] [blame] | 1282 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
| 1283 | trapno == 0xe ? |
| 1284 | (ERROR_sig(uc) >> 1) & 1 : 0, |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1285 | &MASK_sig(uc), puc); |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1288 | #elif defined(__x86_64__) |
| 1289 | |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1290 | #ifdef __NetBSD__ |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1291 | #define PC_sig(context) _UC_MACHINE_PC(context) |
| 1292 | #define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO]) |
| 1293 | #define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR]) |
| 1294 | #define MASK_sig(context) ((context)->uc_sigmask) |
| 1295 | #elif defined(__OpenBSD__) |
| 1296 | #define PC_sig(context) ((context)->sc_rip) |
| 1297 | #define TRAP_sig(context) ((context)->sc_trapno) |
| 1298 | #define ERROR_sig(context) ((context)->sc_err) |
| 1299 | #define MASK_sig(context) ((context)->sc_mask) |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1300 | #else |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1301 | #define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP]) |
| 1302 | #define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO]) |
| 1303 | #define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR]) |
| 1304 | #define MASK_sig(context) ((context)->uc_sigmask) |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1305 | #endif |
| 1306 | |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1307 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1308 | void *puc) |
| 1309 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1310 | siginfo_t *info = pinfo; |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1311 | unsigned long pc; |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1312 | #ifdef __NetBSD__ |
| 1313 | ucontext_t *uc = puc; |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1314 | #elif defined(__OpenBSD__) |
| 1315 | struct sigcontext *uc = puc; |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1316 | #else |
| 1317 | struct ucontext *uc = puc; |
| 1318 | #endif |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1319 | |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1320 | pc = PC_sig(uc); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1321 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1322 | TRAP_sig(uc) == 0xe ? |
| 1323 | (ERROR_sig(uc) >> 1) & 1 : 0, |
| 1324 | &MASK_sig(uc), puc); |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1325 | } |
| 1326 | |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 1327 | #elif defined(_ARCH_PPC) |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1328 | |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1329 | /*********************************************************************** |
| 1330 | * signal context platform-specific definitions |
| 1331 | * From Wine |
| 1332 | */ |
| 1333 | #ifdef linux |
| 1334 | /* All Registers access - only for local access */ |
| 1335 | # define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name) |
| 1336 | /* Gpr Registers access */ |
| 1337 | # define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context) |
| 1338 | # define IAR_sig(context) REG_sig(nip, context) /* Program counter */ |
| 1339 | # define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */ |
| 1340 | # define CTR_sig(context) REG_sig(ctr, context) /* Count register */ |
| 1341 | # define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */ |
| 1342 | # define LR_sig(context) REG_sig(link, context) /* Link register */ |
| 1343 | # define CR_sig(context) REG_sig(ccr, context) /* Condition register */ |
| 1344 | /* Float Registers access */ |
| 1345 | # define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num]) |
| 1346 | # define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4))) |
| 1347 | /* Exception Registers access */ |
| 1348 | # define DAR_sig(context) REG_sig(dar, context) |
| 1349 | # define DSISR_sig(context) REG_sig(dsisr, context) |
| 1350 | # define TRAP_sig(context) REG_sig(trap, context) |
| 1351 | #endif /* linux */ |
| 1352 | |
| 1353 | #ifdef __APPLE__ |
| 1354 | # include <sys/ucontext.h> |
| 1355 | typedef struct ucontext SIGCONTEXT; |
| 1356 | /* All Registers access - only for local access */ |
| 1357 | # define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name) |
| 1358 | # define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name) |
| 1359 | # define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name) |
| 1360 | # define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name) |
| 1361 | /* Gpr Registers access */ |
| 1362 | # define GPR_sig(reg_num, context) REG_sig(r##reg_num, context) |
| 1363 | # define IAR_sig(context) REG_sig(srr0, context) /* Program counter */ |
| 1364 | # define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */ |
| 1365 | # define CTR_sig(context) REG_sig(ctr, context) |
| 1366 | # define XER_sig(context) REG_sig(xer, context) /* Link register */ |
| 1367 | # define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */ |
| 1368 | # define CR_sig(context) REG_sig(cr, context) /* Condition register */ |
| 1369 | /* Float Registers access */ |
| 1370 | # define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context) |
| 1371 | # define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context)) |
| 1372 | /* Exception Registers access */ |
| 1373 | # define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */ |
| 1374 | # define DSISR_sig(context) EXCEPREG_sig(dsisr, context) |
| 1375 | # define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */ |
| 1376 | #endif /* __APPLE__ */ |
| 1377 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1378 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1379 | void *puc) |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1380 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1381 | siginfo_t *info = pinfo; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1382 | struct ucontext *uc = puc; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1383 | unsigned long pc; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1384 | int is_write; |
| 1385 | |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1386 | pc = IAR_sig(uc); |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1387 | is_write = 0; |
| 1388 | #if 0 |
| 1389 | /* ppc 4xx case */ |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1390 | if (DSISR_sig(uc) & 0x00800000) |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1391 | is_write = 1; |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1392 | #else |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1393 | if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1394 | is_write = 1; |
| 1395 | #endif |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1396 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1397 | is_write, &uc->uc_sigmask, puc); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1398 | } |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1399 | |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1400 | #elif defined(__alpha__) |
| 1401 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1402 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1403 | void *puc) |
| 1404 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1405 | siginfo_t *info = pinfo; |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1406 | struct ucontext *uc = puc; |
| 1407 | uint32_t *pc = uc->uc_mcontext.sc_pc; |
| 1408 | uint32_t insn = *pc; |
| 1409 | int is_write = 0; |
| 1410 | |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1411 | /* XXX: need kernel patch to get write flag faster */ |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1412 | switch (insn >> 26) { |
| 1413 | case 0x0d: // stw |
| 1414 | case 0x0e: // stb |
| 1415 | case 0x0f: // stq_u |
| 1416 | case 0x24: // stf |
| 1417 | case 0x25: // stg |
| 1418 | case 0x26: // sts |
| 1419 | case 0x27: // stt |
| 1420 | case 0x2c: // stl |
| 1421 | case 0x2d: // stq |
| 1422 | case 0x2e: // stl_c |
| 1423 | case 0x2f: // stq_c |
| 1424 | is_write = 1; |
| 1425 | } |
| 1426 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1427 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1428 | is_write, &uc->uc_sigmask, puc); |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1429 | } |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1430 | #elif defined(__sparc__) |
| 1431 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1432 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1433 | void *puc) |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1434 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1435 | siginfo_t *info = pinfo; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1436 | int is_write; |
| 1437 | uint32_t insn; |
Juan Quintela | dfe5fff | 2009-07-27 16:12:40 +0200 | [diff] [blame] | 1438 | #if !defined(__arch64__) || defined(CONFIG_SOLARIS) |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1439 | uint32_t *regs = (uint32_t *)(info + 1); |
| 1440 | void *sigmask = (regs + 20); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1441 | /* XXX: is there a standard glibc define ? */ |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1442 | unsigned long pc = regs[1]; |
| 1443 | #else |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 1444 | #ifdef __linux__ |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1445 | struct sigcontext *sc = puc; |
| 1446 | unsigned long pc = sc->sigc_regs.tpc; |
| 1447 | void *sigmask = (void *)sc->sigc_mask; |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 1448 | #elif defined(__OpenBSD__) |
| 1449 | struct sigcontext *uc = puc; |
| 1450 | unsigned long pc = uc->sc_pc; |
| 1451 | void *sigmask = (void *)(long)uc->sc_mask; |
| 1452 | #endif |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1453 | #endif |
| 1454 | |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1455 | /* XXX: need kernel patch to get write flag faster */ |
| 1456 | is_write = 0; |
| 1457 | insn = *(uint32_t *)pc; |
| 1458 | if ((insn >> 30) == 3) { |
| 1459 | switch((insn >> 19) & 0x3f) { |
| 1460 | case 0x05: // stb |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1461 | case 0x15: // stba |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1462 | case 0x06: // sth |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1463 | case 0x16: // stha |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1464 | case 0x04: // st |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1465 | case 0x14: // sta |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1466 | case 0x07: // std |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1467 | case 0x17: // stda |
| 1468 | case 0x0e: // stx |
| 1469 | case 0x1e: // stxa |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1470 | case 0x24: // stf |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1471 | case 0x34: // stfa |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1472 | case 0x27: // stdf |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1473 | case 0x37: // stdfa |
| 1474 | case 0x26: // stqf |
| 1475 | case 0x36: // stqfa |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1476 | case 0x25: // stfsr |
Blue Swirl | d877fa5 | 2009-04-25 19:07:16 +0000 | [diff] [blame] | 1477 | case 0x3c: // casa |
| 1478 | case 0x3e: // casxa |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1479 | is_write = 1; |
| 1480 | break; |
| 1481 | } |
| 1482 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1483 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1484 | is_write, sigmask, NULL); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1485 | } |
| 1486 | |
| 1487 | #elif defined(__arm__) |
| 1488 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1489 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1490 | void *puc) |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1491 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1492 | siginfo_t *info = pinfo; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1493 | struct ucontext *uc = puc; |
| 1494 | unsigned long pc; |
| 1495 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1496 | |
blueswir1 | 48bbf11 | 2008-07-08 18:35:02 +0000 | [diff] [blame] | 1497 | #if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3)) |
balrog | 5c49b36 | 2008-06-02 01:01:18 +0000 | [diff] [blame] | 1498 | pc = uc->uc_mcontext.gregs[R15]; |
| 1499 | #else |
balrog | 4eee57f | 2008-05-06 14:47:19 +0000 | [diff] [blame] | 1500 | pc = uc->uc_mcontext.arm_pc; |
balrog | 5c49b36 | 2008-06-02 01:01:18 +0000 | [diff] [blame] | 1501 | #endif |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1502 | /* XXX: compute is_write */ |
| 1503 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1504 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1505 | is_write, |
pbrook | f3a9676 | 2006-07-29 19:09:31 +0000 | [diff] [blame] | 1506 | &uc->uc_sigmask, puc); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1507 | } |
| 1508 | |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1509 | #elif defined(__mc68000) |
| 1510 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1511 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1512 | void *puc) |
| 1513 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1514 | siginfo_t *info = pinfo; |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1515 | struct ucontext *uc = puc; |
| 1516 | unsigned long pc; |
| 1517 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1518 | |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1519 | pc = uc->uc_mcontext.gregs[16]; |
| 1520 | /* XXX: compute is_write */ |
| 1521 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1522 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1523 | is_write, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1524 | &uc->uc_sigmask, puc); |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1525 | } |
| 1526 | |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1527 | #elif defined(__ia64) |
| 1528 | |
| 1529 | #ifndef __ISR_VALID |
| 1530 | /* This ought to be in <bits/siginfo.h>... */ |
| 1531 | # define __ISR_VALID 1 |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1532 | #endif |
| 1533 | |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1534 | int cpu_signal_handler(int host_signum, void *pinfo, void *puc) |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1535 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1536 | siginfo_t *info = pinfo; |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1537 | struct ucontext *uc = puc; |
| 1538 | unsigned long ip; |
| 1539 | int is_write = 0; |
| 1540 | |
| 1541 | ip = uc->uc_mcontext.sc_ip; |
| 1542 | switch (host_signum) { |
| 1543 | case SIGILL: |
| 1544 | case SIGFPE: |
| 1545 | case SIGSEGV: |
| 1546 | case SIGBUS: |
| 1547 | case SIGTRAP: |
bellard | fd4a43e | 2006-04-24 20:32:17 +0000 | [diff] [blame] | 1548 | if (info->si_code && (info->si_segvflags & __ISR_VALID)) |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1549 | /* ISR.W (write-access) is bit 33: */ |
| 1550 | is_write = (info->si_isr >> 33) & 1; |
| 1551 | break; |
| 1552 | |
| 1553 | default: |
| 1554 | break; |
| 1555 | } |
| 1556 | return handle_cpu_signal(ip, (unsigned long)info->si_addr, |
| 1557 | is_write, |
| 1558 | &uc->uc_sigmask, puc); |
| 1559 | } |
| 1560 | |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1561 | #elif defined(__s390__) |
| 1562 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1563 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1564 | void *puc) |
| 1565 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1566 | siginfo_t *info = pinfo; |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1567 | struct ucontext *uc = puc; |
| 1568 | unsigned long pc; |
| 1569 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1570 | |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1571 | pc = uc->uc_mcontext.psw.addr; |
| 1572 | /* XXX: compute is_write */ |
| 1573 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1574 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1575 | is_write, &uc->uc_sigmask, puc); |
| 1576 | } |
| 1577 | |
| 1578 | #elif defined(__mips__) |
| 1579 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1580 | int cpu_signal_handler(int host_signum, void *pinfo, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1581 | void *puc) |
| 1582 | { |
ths | 9617efe | 2007-05-08 21:05:55 +0000 | [diff] [blame] | 1583 | siginfo_t *info = pinfo; |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1584 | struct ucontext *uc = puc; |
| 1585 | greg_t pc = uc->uc_mcontext.pc; |
| 1586 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1587 | |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1588 | /* XXX: compute is_write */ |
| 1589 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1590 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1591 | is_write, &uc->uc_sigmask, puc); |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1592 | } |
| 1593 | |
aurel32 | f54b3f9 | 2008-04-12 20:14:54 +0000 | [diff] [blame] | 1594 | #elif defined(__hppa__) |
| 1595 | |
| 1596 | int cpu_signal_handler(int host_signum, void *pinfo, |
| 1597 | void *puc) |
| 1598 | { |
| 1599 | struct siginfo *info = pinfo; |
| 1600 | struct ucontext *uc = puc; |
| 1601 | unsigned long pc; |
| 1602 | int is_write; |
| 1603 | |
| 1604 | pc = uc->uc_mcontext.sc_iaoq[0]; |
| 1605 | /* FIXME: compute is_write */ |
| 1606 | is_write = 0; |
| 1607 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
| 1608 | is_write, |
| 1609 | &uc->uc_sigmask, puc); |
| 1610 | } |
| 1611 | |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1612 | #else |
| 1613 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 1614 | #error host CPU specific signal handler needed |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1615 | |
| 1616 | #endif |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 1617 | |
| 1618 | #endif /* !defined(CONFIG_SOFTMMU) */ |