blob: 415988644f9efde77644593c09e98c60813bf53c [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
Paolo Bonzini34dec6a2010-01-15 09:42:08 +010025#include <assert.h>
26
bellardfbf9eeb2004-04-25 21:21:33 +000027#if !defined(CONFIG_SOFTMMU)
28#undef EAX
29#undef ECX
30#undef EDX
31#undef EBX
32#undef ESP
33#undef EBP
34#undef ESI
35#undef EDI
36#undef EIP
37#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000038#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000039#include <sys/ucontext.h>
40#endif
blueswir184778502008-10-26 20:33:16 +000041#endif
bellardfbf9eeb2004-04-25 21:21:33 +000042
Juan Quinteladfe5fff2009-07-27 16:12:40 +020043#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000044// Work around ugly bugs in glibc that mangle global register contents
45#undef env
46#define env cpu_single_env
47#endif
48
bellard36bdbe52003-11-19 22:12:02 +000049int tb_invalidated_flag;
50
Juan Quintelaf0667e62009-07-27 16:13:05 +020051//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000052//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000053
aliguori6a4955a2009-04-24 18:03:20 +000054int qemu_cpu_has_work(CPUState *env)
55{
56 return cpu_has_work(env);
57}
58
bellarde4533c72003-06-15 19:51:39 +000059void cpu_loop_exit(void)
60{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010061 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000062 longjmp(env->jmp_env, 1);
63}
thsbfed01f2007-06-03 17:44:37 +000064
bellardfbf9eeb2004-04-25 21:21:33 +000065/* exit the current TB from a signal handler. The host registers are
66 restored in a state compatible with the CPU emulator
67 */
ths5fafdf22007-09-16 21:08:06 +000068void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000069{
70#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000071#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000072 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000073#elif defined(__OpenBSD__)
74 struct sigcontext *uc = puc;
75#endif
bellardfbf9eeb2004-04-25 21:21:33 +000076#endif
77
78 env = env1;
79
80 /* XXX: restore cpu registers saved in host registers */
81
82#if !defined(CONFIG_SOFTMMU)
83 if (puc) {
84 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000085#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000086 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000087#elif defined(__OpenBSD__)
88 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
89#endif
bellardfbf9eeb2004-04-25 21:21:33 +000090 }
91#endif
pbrook9a3ea652008-12-19 12:49:13 +000092 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000093 longjmp(env->jmp_env, 1);
94}
95
pbrook2e70f6e2008-06-29 01:03:05 +000096/* Execute the code without caching the generated code. An interpreter
97 could be used if available. */
98static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
99{
100 unsigned long next_tb;
101 TranslationBlock *tb;
102
103 /* Should never happen.
104 We only end up here when an existing TB is too long. */
105 if (max_cycles > CF_COUNT_MASK)
106 max_cycles = CF_COUNT_MASK;
107
108 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
109 max_cycles);
110 env->current_tb = tb;
111 /* execute the generated code */
112 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100113 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000114
115 if ((next_tb & 3) == 2) {
116 /* Restore PC. This may happen if async event occurs before
117 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000118 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000119 }
120 tb_phys_invalidate(tb, -1);
121 tb_free(tb);
122}
123
bellard8a40a182005-11-20 10:35:40 +0000124static TranslationBlock *tb_find_slow(target_ulong pc,
125 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000126 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000127{
128 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000129 unsigned int h;
130 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000133
bellard8a40a182005-11-20 10:35:40 +0000134 /* find translated block using physical mappings */
135 phys_pc = get_phys_addr_code(env, pc);
136 phys_page1 = phys_pc & TARGET_PAGE_MASK;
137 phys_page2 = -1;
138 h = tb_phys_hash_func(phys_pc);
139 ptb1 = &tb_phys_hash[h];
140 for(;;) {
141 tb = *ptb1;
142 if (!tb)
143 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000144 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000146 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000147 tb->flags == flags) {
148 /* check next page if needed */
149 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000150 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000151 TARGET_PAGE_SIZE;
152 phys_page2 = get_phys_addr_code(env, virt_page2);
153 if (tb->page_addr[1] == phys_page2)
154 goto found;
155 } else {
156 goto found;
157 }
158 }
159 ptb1 = &tb->phys_hash_next;
160 }
161 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000162 /* if no translated code available, then translate it now */
163 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000164
bellard8a40a182005-11-20 10:35:40 +0000165 found:
bellard8a40a182005-11-20 10:35:40 +0000166 /* we add the TB in the virtual pc hash table */
167 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000168 return tb;
169}
170
171static inline TranslationBlock *tb_find_fast(void)
172{
173 TranslationBlock *tb;
174 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000175 int flags;
bellard8a40a182005-11-20 10:35:40 +0000176
177 /* we record a subset of the CPU state. It will
178 always be the same before a given translated block
179 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000180 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000181 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000182 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
183 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000184 tb = tb_find_slow(pc, cs_base, flags);
185 }
186 return tb;
187}
188
aliguoridde23672008-11-18 20:50:36 +0000189static CPUDebugExcpHandler *debug_excp_handler;
190
191CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
192{
193 CPUDebugExcpHandler *old_handler = debug_excp_handler;
194
195 debug_excp_handler = handler;
196 return old_handler;
197}
198
aliguori6e140f22008-11-18 20:37:55 +0000199static void cpu_handle_debug_exception(CPUState *env)
200{
201 CPUWatchpoint *wp;
202
203 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000204 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000205 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000206
207 if (debug_excp_handler)
208 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000209}
210
bellard7d132992003-03-06 23:23:54 +0000211/* main execution loop */
212
bellarde4533c72003-06-15 19:51:39 +0000213int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000214{
pbrook1057eaa2007-02-04 13:37:44 +0000215#define DECLARE_HOST_REGS 1
216#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000217 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000218 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000219 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000220 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000221
thsbfed01f2007-06-03 17:44:37 +0000222 if (cpu_halted(env1) == EXCP_HALTED)
223 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000224
ths5fafdf22007-09-16 21:08:06 +0000225 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000226
bellard7d132992003-03-06 23:23:54 +0000227 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000228#define SAVE_HOST_REGS 1
229#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000230 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000231
thsecb644f2007-06-03 18:45:53 +0000232#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000233 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000234 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
235 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000236 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000237 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000238#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000239#elif defined(TARGET_M68K)
240 env->cc_op = CC_OP_FLAGS;
241 env->cc_dest = env->sr & 0xf;
242 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000243#elif defined(TARGET_ALPHA)
244#elif defined(TARGET_ARM)
245#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200246#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000247#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000248#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000249#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100250#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000251 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000252#else
253#error unsupported target CPU
254#endif
bellard3fb2ded2003-06-24 13:22:59 +0000255 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000256
bellard7d132992003-03-06 23:23:54 +0000257 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000258 for(;;) {
259 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200260#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000261#undef env
262 env = cpu_single_env;
263#define env cpu_single_env
264#endif
Paolo Bonzini34dec6a2010-01-15 09:42:08 +0100265 assert (env->current_tb == NULL);
bellard3fb2ded2003-06-24 13:22:59 +0000266 /* if an exception is pending, we execute it here */
267 if (env->exception_index >= 0) {
268 if (env->exception_index >= EXCP_INTERRUPT) {
269 /* exit request from the cpu execution loop */
270 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000271 if (ret == EXCP_DEBUG)
272 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000273 break;
aurel3272d239e2009-01-14 19:40:27 +0000274 } else {
275#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000276 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000277 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000278 loop */
bellard83479e72003-06-25 16:12:37 +0000279#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000280 do_interrupt_user(env->exception_index,
281 env->exception_is_int,
282 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000283 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000284 /* successfully delivered */
285 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000286#endif
bellard3fb2ded2003-06-24 13:22:59 +0000287 ret = env->exception_index;
288 break;
aurel3272d239e2009-01-14 19:40:27 +0000289#else
bellard83479e72003-06-25 16:12:37 +0000290#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000291 /* simulate a real cpu exception. On i386, it can
292 trigger new exceptions, but we do not handle
293 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000294 do_interrupt(env->exception_index,
295 env->exception_is_int,
296 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000297 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000298 /* successfully delivered */
299 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000300#elif defined(TARGET_PPC)
301 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200302#elif defined(TARGET_MICROBLAZE)
303 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000304#elif defined(TARGET_MIPS)
305 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000306#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000307 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000308#elif defined(TARGET_ARM)
309 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000310#elif defined(TARGET_SH4)
311 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000312#elif defined(TARGET_ALPHA)
313 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000314#elif defined(TARGET_CRIS)
315 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000316#elif defined(TARGET_M68K)
317 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000318#endif
aurel3272d239e2009-01-14 19:40:27 +0000319#endif
bellard3fb2ded2003-06-24 13:22:59 +0000320 }
321 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000322 }
bellard9df217a2005-02-10 22:05:51 +0000323
aliguori7ba1e612008-11-05 16:04:33 +0000324 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000325 kvm_cpu_exec(env);
326 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000327 }
328
blueswir1b5fc09a2008-05-04 06:38:18 +0000329 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000330 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000331 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000332 if (unlikely(interrupt_request)) {
333 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
334 /* Mask out external interrupts for this step. */
335 interrupt_request &= ~(CPU_INTERRUPT_HARD |
336 CPU_INTERRUPT_FIQ |
337 CPU_INTERRUPT_SMI |
338 CPU_INTERRUPT_NMI);
339 }
pbrook6658ffb2007-03-16 23:58:11 +0000340 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
341 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
342 env->exception_index = EXCP_DEBUG;
343 cpu_loop_exit();
344 }
balroga90b7312007-05-01 01:28:01 +0000345#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200346 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
347 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000348 if (interrupt_request & CPU_INTERRUPT_HALT) {
349 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
350 env->halted = 1;
351 env->exception_index = EXCP_HLT;
352 cpu_loop_exit();
353 }
354#endif
bellard68a79312003-06-30 13:12:32 +0000355#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300356 if (interrupt_request & CPU_INTERRUPT_INIT) {
357 svm_check_intercept(SVM_EXIT_INIT);
358 do_cpu_init(env);
359 env->exception_index = EXCP_HALTED;
360 cpu_loop_exit();
361 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
362 do_cpu_sipi(env);
363 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000364 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
365 !(env->hflags & HF_SMM_MASK)) {
366 svm_check_intercept(SVM_EXIT_SMI);
367 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
368 do_smm_enter();
369 next_tb = 0;
370 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
371 !(env->hflags2 & HF2_NMI_MASK)) {
372 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
373 env->hflags2 |= HF2_NMI_MASK;
374 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
375 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800376 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
377 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
378 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
379 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000380 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
381 (((env->hflags2 & HF2_VINTR_MASK) &&
382 (env->hflags2 & HF2_HIF_MASK)) ||
383 (!(env->hflags2 & HF2_VINTR_MASK) &&
384 (env->eflags & IF_MASK &&
385 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
386 int intno;
387 svm_check_intercept(SVM_EXIT_INTR);
388 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
389 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000390 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200391#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000392#undef env
393 env = cpu_single_env;
394#define env cpu_single_env
395#endif
bellarddb620f42008-06-04 17:02:19 +0000396 do_interrupt(intno, 0, 0, 0, 1);
397 /* ensure that no TB jump will be modified as
398 the program flow was changed */
399 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000400#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000401 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
402 (env->eflags & IF_MASK) &&
403 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
404 int intno;
405 /* FIXME: this should respect TPR */
406 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000407 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000408 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000409 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000410 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000411 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000412#endif
bellarddb620f42008-06-04 17:02:19 +0000413 }
bellard68a79312003-06-30 13:12:32 +0000414 }
bellardce097762004-01-04 23:53:18 +0000415#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000416#if 0
417 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000418 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000419 }
420#endif
j_mayer47103572007-03-30 09:38:04 +0000421 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000422 ppc_hw_interrupt(env);
423 if (env->pending_interrupts == 0)
424 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000425 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000426 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200427#elif defined(TARGET_MICROBLAZE)
428 if ((interrupt_request & CPU_INTERRUPT_HARD)
429 && (env->sregs[SR_MSR] & MSR_IE)
430 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
431 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
432 env->exception_index = EXCP_IRQ;
433 do_interrupt(env);
434 next_tb = 0;
435 }
bellard6af0bf92005-07-02 14:58:51 +0000436#elif defined(TARGET_MIPS)
437 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000438 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000439 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000440 !(env->CP0_Status & (1 << CP0St_EXL)) &&
441 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000442 !(env->hflags & MIPS_HFLAG_DM)) {
443 /* Raise it */
444 env->exception_index = EXCP_EXT_INTERRUPT;
445 env->error_code = 0;
446 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000447 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000448 }
bellarde95c8d52004-09-30 22:22:08 +0000449#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300450 if (interrupt_request & CPU_INTERRUPT_HARD) {
451 if (cpu_interrupts_enabled(env) &&
452 env->interrupt_index > 0) {
453 int pil = env->interrupt_index & 0xf;
454 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000455
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300456 if (((type == TT_EXTINT) &&
457 cpu_pil_allowed(env, pil)) ||
458 type != TT_EXTINT) {
459 env->exception_index = env->interrupt_index;
460 do_interrupt(env);
461 next_tb = 0;
462 }
463 }
bellarde95c8d52004-09-30 22:22:08 +0000464 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
465 //do_interrupt(0, 0, 0, 0, 0);
466 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000467 }
bellardb5ff1b32005-11-26 10:38:39 +0000468#elif defined(TARGET_ARM)
469 if (interrupt_request & CPU_INTERRUPT_FIQ
470 && !(env->uncached_cpsr & CPSR_F)) {
471 env->exception_index = EXCP_FIQ;
472 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000473 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000474 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000475 /* ARMv7-M interrupt return works by loading a magic value
476 into the PC. On real hardware the load causes the
477 return to occur. The qemu implementation performs the
478 jump normally, then does the exception return when the
479 CPU tries to execute code at the magic address.
480 This will cause the magic PC value to be pushed to
481 the stack if an interrupt occured at the wrong time.
482 We avoid this by disabling interrupts when
483 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000484 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000485 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
486 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000487 env->exception_index = EXCP_IRQ;
488 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000489 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000490 }
bellardfdf9b3e2006-04-27 21:07:38 +0000491#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000492 if (interrupt_request & CPU_INTERRUPT_HARD) {
493 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000494 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000495 }
j_mayereddf68a2007-04-05 07:22:49 +0000496#elif defined(TARGET_ALPHA)
497 if (interrupt_request & CPU_INTERRUPT_HARD) {
498 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000499 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000500 }
thsf1ccf902007-10-08 13:16:14 +0000501#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000502 if (interrupt_request & CPU_INTERRUPT_HARD
503 && (env->pregs[PR_CCS] & I_FLAG)) {
504 env->exception_index = EXCP_IRQ;
505 do_interrupt(env);
506 next_tb = 0;
507 }
508 if (interrupt_request & CPU_INTERRUPT_NMI
509 && (env->pregs[PR_CCS] & M_FLAG)) {
510 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000511 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000512 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000513 }
pbrook06338792007-05-23 19:58:11 +0000514#elif defined(TARGET_M68K)
515 if (interrupt_request & CPU_INTERRUPT_HARD
516 && ((env->sr & SR_I) >> SR_I_SHIFT)
517 < env->pending_level) {
518 /* Real hardware gets the interrupt vector via an
519 IACK cycle at this point. Current emulated
520 hardware doesn't rely on this, so we
521 provide/save the vector when the interrupt is
522 first signalled. */
523 env->exception_index = env->pending_vector;
524 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000525 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000526 }
bellard68a79312003-06-30 13:12:32 +0000527#endif
bellard9d050952006-05-22 22:03:52 +0000528 /* Don't use the cached interupt_request value,
529 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000530 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000531 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
532 /* ensure that no TB jump will be modified as
533 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000534 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000535 }
aurel32be214e62009-03-06 21:48:00 +0000536 }
537 if (unlikely(env->exit_request)) {
538 env->exit_request = 0;
539 env->exception_index = EXCP_INTERRUPT;
540 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000541 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200542#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000543 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000544 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000545#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000546 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000547 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000548 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000549#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000550 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000551#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000552 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000553#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000555#elif defined(TARGET_M68K)
556 cpu_m68k_flush_flags(env, env->cc_op);
557 env->cc_op = CC_OP_FLAGS;
558 env->sr = (env->sr & 0xffe0)
559 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000560 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200561#elif defined(TARGET_MICROBLAZE)
562 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000563#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000564 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000565#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000566 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000567#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000568 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000569#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000570 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000571#else
ths5fafdf22007-09-16 21:08:06 +0000572#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000573#endif
bellard3fb2ded2003-06-24 13:22:59 +0000574 }
bellard7d132992003-03-06 23:23:54 +0000575#endif
pbrookd5975362008-06-07 20:50:51 +0000576 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000577 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000578 /* Note: we do it here to avoid a gcc bug on Mac OS X when
579 doing it in tb_find_slow */
580 if (tb_invalidated_flag) {
581 /* as some TB could have been invalidated because
582 of memory exceptions while generating the code, we
583 must recompute the hash index here */
584 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000585 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000586 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200587#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000588 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
589 (long)tb->tc_ptr, tb->pc,
590 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000591#endif
bellard8a40a182005-11-20 10:35:40 +0000592 /* see if we can patch the calling TB. When the TB
593 spans two pages, we cannot safely do a direct
594 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100595 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000596 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000597 }
pbrookd5975362008-06-07 20:50:51 +0000598 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000599
600 /* cpu_interrupt might be called while translating the
601 TB, but before it is linked into a potentially
602 infinite loop and becomes env->current_tb. Avoid
603 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100604 if (!unlikely (env->exit_request)) {
605 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000606 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000607 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200608#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000609#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000610 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000611#define env cpu_single_env
612#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000613 next_tb = tcg_qemu_tb_exec(tc_ptr);
614 env->current_tb = NULL;
615 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000616 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000617 int insns_left;
618 tb = (TranslationBlock *)(long)(next_tb & ~3);
619 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000620 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000621 insns_left = env->icount_decr.u32;
622 if (env->icount_extra && insns_left >= 0) {
623 /* Refill decrementer and continue execution. */
624 env->icount_extra += insns_left;
625 if (env->icount_extra > 0xffff) {
626 insns_left = 0xffff;
627 } else {
628 insns_left = env->icount_extra;
629 }
630 env->icount_extra -= insns_left;
631 env->icount_decr.u16.low = insns_left;
632 } else {
633 if (insns_left > 0) {
634 /* Execute remaining instructions. */
635 cpu_exec_nocache(insns_left, tb);
636 }
637 env->exception_index = EXCP_INTERRUPT;
638 next_tb = 0;
639 cpu_loop_exit();
640 }
641 }
642 }
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100643 assert (env->current_tb == NULL);
bellard4cbf74b2003-08-10 21:48:43 +0000644 /* reset soft MMU for next block (it can currently
645 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000646 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000647 }
bellard3fb2ded2003-06-24 13:22:59 +0000648 } /* for(;;) */
649
bellard7d132992003-03-06 23:23:54 +0000650
bellarde4533c72003-06-15 19:51:39 +0000651#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000652 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000653 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000654#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000655 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000656#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000657#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000658#elif defined(TARGET_M68K)
659 cpu_m68k_flush_flags(env, env->cc_op);
660 env->cc_op = CC_OP_FLAGS;
661 env->sr = (env->sr & 0xffe0)
662 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200663#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000664#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000665#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000666#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000667#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100668#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000669 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000670#else
671#error unsupported target CPU
672#endif
pbrook1057eaa2007-02-04 13:37:44 +0000673
674 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000675#include "hostregs_helper.h"
676
bellard6a00d602005-11-21 23:25:50 +0000677 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000678 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000679 return ret;
680}
bellard6dbad632003-03-16 18:05:05 +0000681
bellardfbf9eeb2004-04-25 21:21:33 +0000682/* must only be called from the generated code as an exception can be
683 generated */
684void tb_invalidate_page_range(target_ulong start, target_ulong end)
685{
bellarddc5d0b32004-06-22 18:43:30 +0000686 /* XXX: cannot enable it yet because it yields to MMU exception
687 where NIP != read address on PowerPC */
688#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000689 target_ulong phys_addr;
690 phys_addr = get_phys_addr_code(env, start);
691 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000692#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000693}
694
bellard1a18c712003-10-30 01:07:51 +0000695#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000696
bellard6dbad632003-03-16 18:05:05 +0000697void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
698{
699 CPUX86State *saved_env;
700
701 saved_env = env;
702 env = s;
bellarda412ac52003-07-26 18:01:40 +0000703 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000704 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000705 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000706 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000707 } else {
bellard5d975592008-05-12 22:05:33 +0000708 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000709 }
bellard6dbad632003-03-16 18:05:05 +0000710 env = saved_env;
711}
bellard9de5e442003-03-23 16:49:39 +0000712
bellard6f12a2a2007-11-11 22:16:56 +0000713void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000714{
715 CPUX86State *saved_env;
716
717 saved_env = env;
718 env = s;
ths3b46e622007-09-17 08:09:54 +0000719
bellard6f12a2a2007-11-11 22:16:56 +0000720 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000721
722 env = saved_env;
723}
724
bellard6f12a2a2007-11-11 22:16:56 +0000725void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000726{
727 CPUX86State *saved_env;
728
729 saved_env = env;
730 env = s;
ths3b46e622007-09-17 08:09:54 +0000731
bellard6f12a2a2007-11-11 22:16:56 +0000732 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000733
734 env = saved_env;
735}
736
bellarde4533c72003-06-15 19:51:39 +0000737#endif /* TARGET_I386 */
738
bellard67b915a2004-03-31 23:37:16 +0000739#if !defined(CONFIG_SOFTMMU)
740
bellard3fb2ded2003-06-24 13:22:59 +0000741#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700742#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
743#else
744#define EXCEPTION_ACTION cpu_loop_exit()
745#endif
bellard3fb2ded2003-06-24 13:22:59 +0000746
bellardb56dad12003-05-08 15:38:04 +0000747/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000748 the effective address of the memory exception. 'is_write' is 1 if a
749 write caused the exception and otherwise 0'. 'old_set' is the
750 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000751static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000752 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000753 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000754{
bellarda513fe12003-05-27 23:29:48 +0000755 TranslationBlock *tb;
756 int ret;
bellard68a79312003-06-30 13:12:32 +0000757
bellard83479e72003-06-25 16:12:37 +0000758 if (cpu_single_env)
759 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000760#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000761 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000762 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000763#endif
bellard25eb4482003-05-14 21:50:54 +0000764 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000765 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000766 return 1;
767 }
bellardfbf9eeb2004-04-25 21:21:33 +0000768
bellard3fb2ded2003-06-24 13:22:59 +0000769 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700770 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000771 if (ret < 0)
772 return 0; /* not an MMU fault */
773 if (ret == 0)
774 return 1; /* the MMU fault was handled without causing real CPU fault */
775 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000776 tb = tb_find_pc(pc);
777 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000778 /* the PC is inside the translated code. It means that we have
779 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000780 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000781 }
bellard3fb2ded2003-06-24 13:22:59 +0000782
bellard68016c62005-02-07 23:12:27 +0000783 /* we restore the process signal mask as the sigreturn should
784 do it (XXX: use sigsetjmp) */
785 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700786 EXCEPTION_ACTION;
787
aurel32968c74d2008-04-11 04:55:17 +0000788 /* never comes here */
789 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000790}
bellard9de5e442003-03-23 16:49:39 +0000791
bellard2b413142003-05-14 23:01:10 +0000792#if defined(__i386__)
793
bellardd8ecc0b2007-02-05 21:41:46 +0000794#if defined(__APPLE__)
795# include <sys/ucontext.h>
796
797# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
798# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
799# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000800# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200801#elif defined (__NetBSD__)
802# include <ucontext.h>
803
804# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
805# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
806# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
807# define MASK_sig(context) ((context)->uc_sigmask)
808#elif defined (__FreeBSD__) || defined(__DragonFly__)
809# include <ucontext.h>
810
811# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
812# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
813# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
814# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000815#elif defined(__OpenBSD__)
816# define EIP_sig(context) ((context)->sc_eip)
817# define TRAP_sig(context) ((context)->sc_trapno)
818# define ERROR_sig(context) ((context)->sc_err)
819# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000820#else
821# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
822# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
823# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000824# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000825#endif
826
ths5fafdf22007-09-16 21:08:06 +0000827int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000828 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000829{
ths5a7b5422007-01-31 12:16:51 +0000830 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200831#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
832 ucontext_t *uc = puc;
833#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000834 struct sigcontext *uc = puc;
835#else
bellard9de5e442003-03-23 16:49:39 +0000836 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000837#endif
bellard9de5e442003-03-23 16:49:39 +0000838 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000839 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000840
bellardd691f662003-03-24 21:58:34 +0000841#ifndef REG_EIP
842/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000843#define REG_EIP EIP
844#define REG_ERR ERR
845#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000846#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000847 pc = EIP_sig(uc);
848 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000849 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
850 trapno == 0xe ?
851 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000852 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000853}
854
bellardbc51c5c2004-03-17 23:46:04 +0000855#elif defined(__x86_64__)
856
blueswir1b3efe5c2008-12-05 17:55:45 +0000857#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000858#define PC_sig(context) _UC_MACHINE_PC(context)
859#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
860#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
861#define MASK_sig(context) ((context)->uc_sigmask)
862#elif defined(__OpenBSD__)
863#define PC_sig(context) ((context)->sc_rip)
864#define TRAP_sig(context) ((context)->sc_trapno)
865#define ERROR_sig(context) ((context)->sc_err)
866#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200867#elif defined (__FreeBSD__) || defined(__DragonFly__)
868#include <ucontext.h>
869
870#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
871#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
872#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
873#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000874#else
blueswir1d397abb2009-04-10 13:00:29 +0000875#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
876#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
877#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
878#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000879#endif
880
ths5a7b5422007-01-31 12:16:51 +0000881int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000882 void *puc)
883{
ths5a7b5422007-01-31 12:16:51 +0000884 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000885 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200886#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000887 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000888#elif defined(__OpenBSD__)
889 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000890#else
891 struct ucontext *uc = puc;
892#endif
bellardbc51c5c2004-03-17 23:46:04 +0000893
blueswir1d397abb2009-04-10 13:00:29 +0000894 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000895 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000896 TRAP_sig(uc) == 0xe ?
897 (ERROR_sig(uc) >> 1) & 1 : 0,
898 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000899}
900
malce58ffeb2009-01-14 18:39:49 +0000901#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000902
bellard83fb7ad2004-07-05 21:25:26 +0000903/***********************************************************************
904 * signal context platform-specific definitions
905 * From Wine
906 */
907#ifdef linux
908/* All Registers access - only for local access */
909# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
910/* Gpr Registers access */
911# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
912# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
913# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
914# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
915# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
916# define LR_sig(context) REG_sig(link, context) /* Link register */
917# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
918/* Float Registers access */
919# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
920# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
921/* Exception Registers access */
922# define DAR_sig(context) REG_sig(dar, context)
923# define DSISR_sig(context) REG_sig(dsisr, context)
924# define TRAP_sig(context) REG_sig(trap, context)
925#endif /* linux */
926
927#ifdef __APPLE__
928# include <sys/ucontext.h>
929typedef struct ucontext SIGCONTEXT;
930/* All Registers access - only for local access */
931# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
932# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
933# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
934# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
935/* Gpr Registers access */
936# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
937# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
938# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
939# define CTR_sig(context) REG_sig(ctr, context)
940# define XER_sig(context) REG_sig(xer, context) /* Link register */
941# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
942# define CR_sig(context) REG_sig(cr, context) /* Condition register */
943/* Float Registers access */
944# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
945# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
946/* Exception Registers access */
947# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
948# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
949# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
950#endif /* __APPLE__ */
951
ths5fafdf22007-09-16 21:08:06 +0000952int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000953 void *puc)
bellard2b413142003-05-14 23:01:10 +0000954{
ths5a7b5422007-01-31 12:16:51 +0000955 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +0000956 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000957 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000958 int is_write;
959
bellard83fb7ad2004-07-05 21:25:26 +0000960 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000961 is_write = 0;
962#if 0
963 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000964 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000965 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000966#else
bellard83fb7ad2004-07-05 21:25:26 +0000967 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000968 is_write = 1;
969#endif
ths5fafdf22007-09-16 21:08:06 +0000970 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000971 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000972}
bellard2b413142003-05-14 23:01:10 +0000973
bellard2f87c602003-06-02 20:38:09 +0000974#elif defined(__alpha__)
975
ths5fafdf22007-09-16 21:08:06 +0000976int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000977 void *puc)
978{
ths5a7b5422007-01-31 12:16:51 +0000979 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000980 struct ucontext *uc = puc;
981 uint32_t *pc = uc->uc_mcontext.sc_pc;
982 uint32_t insn = *pc;
983 int is_write = 0;
984
bellard8c6939c2003-06-09 15:28:00 +0000985 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000986 switch (insn >> 26) {
987 case 0x0d: // stw
988 case 0x0e: // stb
989 case 0x0f: // stq_u
990 case 0x24: // stf
991 case 0x25: // stg
992 case 0x26: // sts
993 case 0x27: // stt
994 case 0x2c: // stl
995 case 0x2d: // stq
996 case 0x2e: // stl_c
997 case 0x2f: // stq_c
998 is_write = 1;
999 }
1000
ths5fafdf22007-09-16 21:08:06 +00001001 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001002 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001003}
bellard8c6939c2003-06-09 15:28:00 +00001004#elif defined(__sparc__)
1005
ths5fafdf22007-09-16 21:08:06 +00001006int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001007 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001008{
ths5a7b5422007-01-31 12:16:51 +00001009 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001010 int is_write;
1011 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001012#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001013 uint32_t *regs = (uint32_t *)(info + 1);
1014 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001015 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001016 unsigned long pc = regs[1];
1017#else
blueswir184778502008-10-26 20:33:16 +00001018#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001019 struct sigcontext *sc = puc;
1020 unsigned long pc = sc->sigc_regs.tpc;
1021 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001022#elif defined(__OpenBSD__)
1023 struct sigcontext *uc = puc;
1024 unsigned long pc = uc->sc_pc;
1025 void *sigmask = (void *)(long)uc->sc_mask;
1026#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001027#endif
1028
bellard8c6939c2003-06-09 15:28:00 +00001029 /* XXX: need kernel patch to get write flag faster */
1030 is_write = 0;
1031 insn = *(uint32_t *)pc;
1032 if ((insn >> 30) == 3) {
1033 switch((insn >> 19) & 0x3f) {
1034 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001035 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001036 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001037 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001038 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001039 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001040 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001041 case 0x17: // stda
1042 case 0x0e: // stx
1043 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001044 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001045 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001046 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001047 case 0x37: // stdfa
1048 case 0x26: // stqf
1049 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001050 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001051 case 0x3c: // casa
1052 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001053 is_write = 1;
1054 break;
1055 }
1056 }
ths5fafdf22007-09-16 21:08:06 +00001057 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001058 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001059}
1060
1061#elif defined(__arm__)
1062
ths5fafdf22007-09-16 21:08:06 +00001063int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001064 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001065{
ths5a7b5422007-01-31 12:16:51 +00001066 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001067 struct ucontext *uc = puc;
1068 unsigned long pc;
1069 int is_write;
ths3b46e622007-09-17 08:09:54 +00001070
blueswir148bbf112008-07-08 18:35:02 +00001071#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001072 pc = uc->uc_mcontext.gregs[R15];
1073#else
balrog4eee57f2008-05-06 14:47:19 +00001074 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001075#endif
bellard8c6939c2003-06-09 15:28:00 +00001076 /* XXX: compute is_write */
1077 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001078 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001079 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001080 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001081}
1082
bellard38e584a2003-08-10 22:14:22 +00001083#elif defined(__mc68000)
1084
ths5fafdf22007-09-16 21:08:06 +00001085int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001086 void *puc)
1087{
ths5a7b5422007-01-31 12:16:51 +00001088 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001089 struct ucontext *uc = puc;
1090 unsigned long pc;
1091 int is_write;
ths3b46e622007-09-17 08:09:54 +00001092
bellard38e584a2003-08-10 22:14:22 +00001093 pc = uc->uc_mcontext.gregs[16];
1094 /* XXX: compute is_write */
1095 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001096 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001097 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001098 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001099}
1100
bellardb8076a72005-04-07 22:20:31 +00001101#elif defined(__ia64)
1102
1103#ifndef __ISR_VALID
1104 /* This ought to be in <bits/siginfo.h>... */
1105# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001106#endif
1107
ths5a7b5422007-01-31 12:16:51 +00001108int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001109{
ths5a7b5422007-01-31 12:16:51 +00001110 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001111 struct ucontext *uc = puc;
1112 unsigned long ip;
1113 int is_write = 0;
1114
1115 ip = uc->uc_mcontext.sc_ip;
1116 switch (host_signum) {
1117 case SIGILL:
1118 case SIGFPE:
1119 case SIGSEGV:
1120 case SIGBUS:
1121 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001122 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001123 /* ISR.W (write-access) is bit 33: */
1124 is_write = (info->si_isr >> 33) & 1;
1125 break;
1126
1127 default:
1128 break;
1129 }
1130 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1131 is_write,
1132 &uc->uc_sigmask, puc);
1133}
1134
bellard90cb9492005-07-24 15:11:38 +00001135#elif defined(__s390__)
1136
ths5fafdf22007-09-16 21:08:06 +00001137int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001138 void *puc)
1139{
ths5a7b5422007-01-31 12:16:51 +00001140 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001141 struct ucontext *uc = puc;
1142 unsigned long pc;
1143 int is_write;
ths3b46e622007-09-17 08:09:54 +00001144
bellard90cb9492005-07-24 15:11:38 +00001145 pc = uc->uc_mcontext.psw.addr;
1146 /* XXX: compute is_write */
1147 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001148 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001149 is_write, &uc->uc_sigmask, puc);
1150}
1151
1152#elif defined(__mips__)
1153
ths5fafdf22007-09-16 21:08:06 +00001154int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001155 void *puc)
1156{
ths9617efe2007-05-08 21:05:55 +00001157 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001158 struct ucontext *uc = puc;
1159 greg_t pc = uc->uc_mcontext.pc;
1160 int is_write;
ths3b46e622007-09-17 08:09:54 +00001161
thsc4b89d12007-05-05 19:23:11 +00001162 /* XXX: compute is_write */
1163 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001164 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001165 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001166}
1167
aurel32f54b3f92008-04-12 20:14:54 +00001168#elif defined(__hppa__)
1169
1170int cpu_signal_handler(int host_signum, void *pinfo,
1171 void *puc)
1172{
1173 struct siginfo *info = pinfo;
1174 struct ucontext *uc = puc;
1175 unsigned long pc;
1176 int is_write;
1177
1178 pc = uc->uc_mcontext.sc_iaoq[0];
1179 /* FIXME: compute is_write */
1180 is_write = 0;
1181 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1182 is_write,
1183 &uc->uc_sigmask, puc);
1184}
1185
bellard2b413142003-05-14 23:01:10 +00001186#else
1187
bellard3fb2ded2003-06-24 13:22:59 +00001188#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001189
1190#endif
bellard67b915a2004-03-31 23:37:16 +00001191
1192#endif /* !defined(CONFIG_SOFTMMU) */