blob: f7a215cb6ec18f0b7cecc072a0ab28d0fb97fffe [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber3993c6b2012-05-03 06:43:49 +020026bool qemu_cpu_has_work(CPUState *cpu)
aliguori6a4955a2009-04-24 18:03:20 +000027{
Andreas Färber3993c6b2012-05-03 06:43:49 +020028 return cpu_has_work(cpu);
aliguori6a4955a2009-04-24 18:03:20 +000029}
30
Andreas Färber9349b4f2012-03-14 01:38:32 +010031void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000032{
Andreas Färberd77953b2013-01-16 19:29:31 +010033 CPUState *cpu = ENV_GET_CPU(env);
34
35 cpu->current_tb = NULL;
Peter Maydell6ab7e542013-02-20 15:21:09 +000036 siglongjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000037}
thsbfed01f2007-06-03 17:44:37 +000038
bellardfbf9eeb2004-04-25 21:21:33 +000039/* exit the current TB from a signal handler. The host registers are
40 restored in a state compatible with the CPU emulator
41 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000042#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010043void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000044{
Blue Swirl9eff14f2011-05-21 08:42:35 +000045 /* XXX: restore cpu registers saved in host registers */
46
47 env->exception_index = -1;
Peter Maydell6ab7e542013-02-20 15:21:09 +000048 siglongjmp(env->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000049}
Blue Swirl9eff14f2011-05-21 08:42:35 +000050#endif
bellardfbf9eeb2004-04-25 21:21:33 +000051
Peter Maydell77211372013-02-22 18:10:02 +000052/* Execute a TB, and fix up the CPU state afterwards if necessary */
53static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
54{
55 CPUArchState *env = cpu->env_ptr;
Richard Henderson04d5a1d2013-08-20 14:35:34 -070056 uintptr_t next_tb = tcg_qemu_tb_exec(env, tb_ptr);
Peter Maydell77211372013-02-22 18:10:02 +000057 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
58 /* We didn't start executing this TB (eg because the instruction
59 * counter hit zero); we must restore the guest PC to the address
60 * of the start of the TB.
61 */
Andreas Färberbdf7ae52013-06-28 19:31:32 +020062 CPUClass *cc = CPU_GET_CLASS(cpu);
Peter Maydell77211372013-02-22 18:10:02 +000063 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färberbdf7ae52013-06-28 19:31:32 +020064 if (cc->synchronize_from_tb) {
65 cc->synchronize_from_tb(cpu, tb);
66 } else {
67 assert(cc->set_pc);
68 cc->set_pc(cpu, tb->pc);
69 }
Peter Maydell77211372013-02-22 18:10:02 +000070 }
Peter Maydell378df4b2013-02-22 18:10:03 +000071 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
72 /* We were asked to stop executing TBs (probably a pending
73 * interrupt. We've now stopped, so clear the flag.
74 */
75 cpu->tcg_exit_req = 0;
76 }
Peter Maydell77211372013-02-22 18:10:02 +000077 return next_tb;
78}
79
pbrook2e70f6e2008-06-29 01:03:05 +000080/* Execute the code without caching the generated code. An interpreter
81 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010082static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000083 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000084{
Andreas Färberd77953b2013-01-16 19:29:31 +010085 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +000086 TranslationBlock *tb;
87
88 /* Should never happen.
89 We only end up here when an existing TB is too long. */
90 if (max_cycles > CF_COUNT_MASK)
91 max_cycles = CF_COUNT_MASK;
92
93 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
94 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +010095 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +000096 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +000097 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +010098 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000099 tb_phys_invalidate(tb, -1);
100 tb_free(tb);
101}
102
Andreas Färber9349b4f2012-03-14 01:38:32 +0100103static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000104 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000105 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000106 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000107{
108 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000109 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000110 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000111 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000112
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700113 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000114
bellard8a40a182005-11-20 10:35:40 +0000115 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000116 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000117 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000118 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700119 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000120 for(;;) {
121 tb = *ptb1;
122 if (!tb)
123 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000124 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000125 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000126 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000127 tb->flags == flags) {
128 /* check next page if needed */
129 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000130 tb_page_addr_t phys_page2;
131
ths5fafdf22007-09-16 21:08:06 +0000132 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000133 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000134 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000135 if (tb->page_addr[1] == phys_page2)
136 goto found;
137 } else {
138 goto found;
139 }
140 }
141 ptb1 = &tb->phys_hash_next;
142 }
143 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000144 /* if no translated code available, then translate it now */
145 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300148 /* Move the last found TB to the head of the list */
149 if (likely(*ptb1)) {
150 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700151 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
152 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300153 }
bellard8a40a182005-11-20 10:35:40 +0000154 /* we add the TB in the virtual pc hash table */
155 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000156 return tb;
157}
158
Andreas Färber9349b4f2012-03-14 01:38:32 +0100159static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000160{
161 TranslationBlock *tb;
162 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000163 int flags;
bellard8a40a182005-11-20 10:35:40 +0000164
165 /* we record a subset of the CPU state. It will
166 always be the same before a given translated block
167 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000168 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000169 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000170 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
171 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000172 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000173 }
174 return tb;
175}
176
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100177static CPUDebugExcpHandler *debug_excp_handler;
178
Igor Mammedov84e3b602012-06-21 18:29:38 +0200179void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100180{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100181 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100182}
183
Andreas Färber9349b4f2012-03-14 01:38:32 +0100184static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100185{
186 CPUWatchpoint *wp;
187
188 if (!env->watchpoint_hit) {
189 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
190 wp->flags &= ~BP_WATCHPOINT_HIT;
191 }
192 }
193 if (debug_excp_handler) {
194 debug_excp_handler(env);
195 }
196}
197
bellard7d132992003-03-06 23:23:54 +0000198/* main execution loop */
199
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300200volatile sig_atomic_t exit_request;
201
Andreas Färber9349b4f2012-03-14 01:38:32 +0100202int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000203{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200204 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100205#if !(defined(CONFIG_USER_ONLY) && \
206 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
207 CPUClass *cc = CPU_GET_CLASS(cpu);
208#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100209#ifdef TARGET_I386
210 X86CPU *x86_cpu = X86_CPU(cpu);
211#endif
bellard8a40a182005-11-20 10:35:40 +0000212 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000213 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000214 uint8_t *tc_ptr;
Richard Henderson3e9bd632013-08-20 14:40:25 -0700215 uintptr_t next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000216
Andreas Färber259186a2013-01-17 18:51:17 +0100217 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200218 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100219 return EXCP_HALTED;
220 }
221
Andreas Färber259186a2013-01-17 18:51:17 +0100222 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100223 }
bellard5a1e3cf2005-11-23 21:02:53 +0000224
Andreas Färber4917cf42013-05-27 05:17:50 +0200225 current_cpu = cpu;
bellarde4533c72003-06-15 19:51:39 +0000226
Andreas Färber4917cf42013-05-27 05:17:50 +0200227 /* As long as current_cpu is null, up to the assignment just above,
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200228 * requests by other threads to exit the execution loop are expected to
229 * be issued using the exit_request global. We must make sure that our
Andreas Färber4917cf42013-05-27 05:17:50 +0200230 * evaluation of the global value is performed past the current_cpu
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200231 * value transition point, which requires a memory barrier as well as
232 * an instruction scheduling constraint on modern architectures. */
233 smp_mb();
234
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200235 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100236 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300237 }
238
thsecb644f2007-06-03 18:45:53 +0000239#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100240 /* put eflags in CPU temporary format */
241 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +0800242 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
Jan Kiszka6792a572011-02-07 12:19:18 +0100243 CC_OP = CC_OP_EFLAGS;
244 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000245#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000246#elif defined(TARGET_M68K)
247 env->cc_op = CC_OP_FLAGS;
248 env->cc_dest = env->sr & 0xf;
249 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000250#elif defined(TARGET_ALPHA)
251#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800252#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000253#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000254 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100255#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200256#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000257#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400258#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800259#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000260#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000261#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100262#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400263#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000264 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000265#else
266#error unsupported target CPU
267#endif
bellard3fb2ded2003-06-24 13:22:59 +0000268 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000269
bellard7d132992003-03-06 23:23:54 +0000270 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000271 for(;;) {
Peter Maydell6ab7e542013-02-20 15:21:09 +0000272 if (sigsetjmp(env->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000273 /* if an exception is pending, we execute it here */
274 if (env->exception_index >= 0) {
275 if (env->exception_index >= EXCP_INTERRUPT) {
276 /* exit request from the cpu execution loop */
277 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100278 if (ret == EXCP_DEBUG) {
279 cpu_handle_debug_exception(env);
280 }
bellard3fb2ded2003-06-24 13:22:59 +0000281 break;
aurel3272d239e2009-01-14 19:40:27 +0000282 } else {
283#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000284 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000285 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000286 loop */
bellard83479e72003-06-25 16:12:37 +0000287#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100288 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000289#endif
bellard3fb2ded2003-06-24 13:22:59 +0000290 ret = env->exception_index;
291 break;
aurel3272d239e2009-01-14 19:40:27 +0000292#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100293 cc->do_interrupt(cpu);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100294 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000295#endif
bellard3fb2ded2003-06-24 13:22:59 +0000296 }
ths5fafdf22007-09-16 21:08:06 +0000297 }
bellard9df217a2005-02-10 22:05:51 +0000298
blueswir1b5fc09a2008-05-04 06:38:18 +0000299 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000300 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100301 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000302 if (unlikely(interrupt_request)) {
Andreas Färbered2803d2013-06-21 20:20:45 +0200303 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
malce1638bd2008-11-06 18:54:46 +0000304 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700305 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000306 }
pbrook6658ffb2007-03-16 23:58:11 +0000307 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100308 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
pbrook6658ffb2007-03-16 23:58:11 +0000309 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000310 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000311 }
balroga90b7312007-05-01 01:28:01 +0000312#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200313 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800314 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000315 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100316 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
317 cpu->halted = 1;
balroga90b7312007-05-01 01:28:01 +0000318 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000319 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000320 }
321#endif
bellard68a79312003-06-30 13:12:32 +0000322#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200323#if !defined(CONFIG_USER_ONLY)
324 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100325 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Andreas Färber693fa552013-12-24 03:18:12 +0100326 apic_poll_irq(x86_cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +0200327 }
328#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300329 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000330 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
331 0);
Andreas Färber693fa552013-12-24 03:18:12 +0100332 do_cpu_init(x86_cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300333 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000334 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300335 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber693fa552013-12-24 03:18:12 +0100336 do_cpu_sipi(x86_cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300337 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000338 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
339 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000340 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
341 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100342 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Andreas Färber693fa552013-12-24 03:18:12 +0100343 do_smm_enter(x86_cpu);
bellarddb620f42008-06-04 17:02:19 +0000344 next_tb = 0;
345 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
346 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100347 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000348 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000349 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000350 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800351 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100352 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000353 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800354 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000355 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
356 (((env->hflags2 & HF2_VINTR_MASK) &&
357 (env->hflags2 & HF2_HIF_MASK)) ||
358 (!(env->hflags2 & HF2_VINTR_MASK) &&
359 (env->eflags & IF_MASK &&
360 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
361 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000362 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
363 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100364 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
365 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000366 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400367 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
368 do_interrupt_x86_hardirq(env, intno, 1);
369 /* ensure that no TB jump will be modified as
370 the program flow was changed */
371 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000372#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000373 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
374 (env->eflags & IF_MASK) &&
375 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
376 int intno;
377 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000378 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
379 0);
bellarddb620f42008-06-04 17:02:19 +0000380 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000381 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000382 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100383 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000384 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000385#endif
bellarddb620f42008-06-04 17:02:19 +0000386 }
bellard68a79312003-06-30 13:12:32 +0000387 }
bellardce097762004-01-04 23:53:18 +0000388#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000389 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200390 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000391 }
j_mayer47103572007-03-30 09:38:04 +0000392 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000393 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100394 if (env->pending_interrupts == 0) {
395 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
396 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000397 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000398 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100399#elif defined(TARGET_LM32)
400 if ((interrupt_request & CPU_INTERRUPT_HARD)
401 && (env->ie & IE_IE)) {
402 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100403 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100404 next_tb = 0;
405 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200406#elif defined(TARGET_MICROBLAZE)
407 if ((interrupt_request & CPU_INTERRUPT_HARD)
408 && (env->sregs[SR_MSR] & MSR_IE)
409 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
410 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
411 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100412 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200413 next_tb = 0;
414 }
bellard6af0bf92005-07-02 14:58:51 +0000415#elif defined(TARGET_MIPS)
416 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100417 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000418 /* Raise it */
419 env->exception_index = EXCP_EXT_INTERRUPT;
420 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100421 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000422 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000423 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800424#elif defined(TARGET_OPENRISC)
425 {
426 int idx = -1;
427 if ((interrupt_request & CPU_INTERRUPT_HARD)
428 && (env->sr & SR_IEE)) {
429 idx = EXCP_INT;
430 }
431 if ((interrupt_request & CPU_INTERRUPT_TIMER)
432 && (env->sr & SR_TEE)) {
433 idx = EXCP_TICK;
434 }
435 if (idx >= 0) {
436 env->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100437 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800438 next_tb = 0;
439 }
440 }
bellarde95c8d52004-09-30 22:22:08 +0000441#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300442 if (interrupt_request & CPU_INTERRUPT_HARD) {
443 if (cpu_interrupts_enabled(env) &&
444 env->interrupt_index > 0) {
445 int pil = env->interrupt_index & 0xf;
446 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000447
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300448 if (((type == TT_EXTINT) &&
449 cpu_pil_allowed(env, pil)) ||
450 type != TT_EXTINT) {
451 env->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100452 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300453 next_tb = 0;
454 }
455 }
陳韋任e965fc32012-02-06 14:02:55 +0800456 }
bellardb5ff1b32005-11-26 10:38:39 +0000457#elif defined(TARGET_ARM)
458 if (interrupt_request & CPU_INTERRUPT_FIQ
459 && !(env->uncached_cpsr & CPSR_F)) {
460 env->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100461 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000462 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000463 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000464 /* ARMv7-M interrupt return works by loading a magic value
465 into the PC. On real hardware the load causes the
466 return to occur. The qemu implementation performs the
467 jump normally, then does the exception return when the
468 CPU tries to execute code at the magic address.
469 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200470 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000471 We avoid this by disabling interrupts when
472 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000473 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000474 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
475 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000476 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100477 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000478 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000479 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800480#elif defined(TARGET_UNICORE32)
481 if (interrupt_request & CPU_INTERRUPT_HARD
482 && !(env->uncached_asr & ASR_I)) {
Guan Xuetaod48813d2012-08-10 14:42:23 +0800483 env->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100484 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800485 next_tb = 0;
486 }
bellardfdf9b3e2006-04-27 21:07:38 +0000487#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000488 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100489 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000490 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000491 }
j_mayereddf68a2007-04-05 07:22:49 +0000492#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700493 {
494 int idx = -1;
495 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800496 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700497 case 0 ... 3:
498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 idx = EXCP_DEV_INTERRUPT;
500 }
501 /* FALLTHRU */
502 case 4:
503 if (interrupt_request & CPU_INTERRUPT_TIMER) {
504 idx = EXCP_CLK_INTERRUPT;
505 }
506 /* FALLTHRU */
507 case 5:
508 if (interrupt_request & CPU_INTERRUPT_SMP) {
509 idx = EXCP_SMP_INTERRUPT;
510 }
511 /* FALLTHRU */
512 case 6:
513 if (interrupt_request & CPU_INTERRUPT_MCHK) {
514 idx = EXCP_MCHK;
515 }
516 }
517 if (idx >= 0) {
518 env->exception_index = idx;
519 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100520 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700521 next_tb = 0;
522 }
j_mayereddf68a2007-04-05 07:22:49 +0000523 }
thsf1ccf902007-10-08 13:16:14 +0000524#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000525 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100526 && (env->pregs[PR_CCS] & I_FLAG)
527 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000528 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100529 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000530 next_tb = 0;
531 }
Lars Persson82193142012-06-14 16:23:55 +0200532 if (interrupt_request & CPU_INTERRUPT_NMI) {
533 unsigned int m_flag_archval;
534 if (env->pregs[PR_VR] < 32) {
535 m_flag_archval = M_FLAG_V10;
536 } else {
537 m_flag_archval = M_FLAG_V32;
538 }
539 if ((env->pregs[PR_CCS] & m_flag_archval)) {
540 env->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100541 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200542 next_tb = 0;
543 }
thsf1ccf902007-10-08 13:16:14 +0000544 }
pbrook06338792007-05-23 19:58:11 +0000545#elif defined(TARGET_M68K)
546 if (interrupt_request & CPU_INTERRUPT_HARD
547 && ((env->sr & SR_I) >> SR_I_SHIFT)
548 < env->pending_level) {
549 /* Real hardware gets the interrupt vector via an
550 IACK cycle at this point. Current emulated
551 hardware doesn't rely on this, so we
552 provide/save the vector when the interrupt is
553 first signalled. */
554 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000555 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000556 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000557 }
Alexander Graf3110e292011-04-15 17:32:48 +0200558#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
559 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
560 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100561 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200562 next_tb = 0;
563 }
Max Filippov40643d72011-09-06 03:55:41 +0400564#elif defined(TARGET_XTENSA)
565 if (interrupt_request & CPU_INTERRUPT_HARD) {
566 env->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100567 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400568 next_tb = 0;
569 }
bellard68a79312003-06-30 13:12:32 +0000570#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200571 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000572 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100573 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
574 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000575 /* ensure that no TB jump will be modified as
576 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000577 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000578 }
aurel32be214e62009-03-06 21:48:00 +0000579 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100580 if (unlikely(cpu->exit_request)) {
581 cpu->exit_request = 0;
aurel32be214e62009-03-06 21:48:00 +0000582 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000583 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000584 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100585#if defined(DEBUG_DISAS)
aliguori8fec2b82009-01-15 22:36:53 +0000586 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000587 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000588#if defined(TARGET_I386)
Andreas Färbera0762852013-06-16 07:28:50 +0200589 log_cpu_state(cpu, CPU_DUMP_CCOP);
pbrooke6e59062006-10-22 00:18:54 +0000590#elif defined(TARGET_M68K)
591 cpu_m68k_flush_flags(env, env->cc_op);
592 env->cc_op = CC_OP_FLAGS;
593 env->sr = (env->sr & 0xffe0)
594 | env->cc_dest | (env->cc_x << 4);
Andreas Färbera0762852013-06-16 07:28:50 +0200595 log_cpu_state(cpu, 0);
bellarde4533c72003-06-15 19:51:39 +0000596#else
Andreas Färbera0762852013-06-16 07:28:50 +0200597 log_cpu_state(cpu, 0);
bellarde4533c72003-06-15 19:51:39 +0000598#endif
bellard3fb2ded2003-06-24 13:22:59 +0000599 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100600#endif /* DEBUG_DISAS */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700601 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000602 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000603 /* Note: we do it here to avoid a gcc bug on Mac OS X when
604 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700605 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000606 /* as some TB could have been invalidated because
607 of memory exceptions while generating the code, we
608 must recompute the hash index here */
609 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700610 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000611 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100612 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
613 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
614 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
615 }
bellard8a40a182005-11-20 10:35:40 +0000616 /* see if we can patch the calling TB. When the TB
617 spans two pages, we cannot safely do a direct
618 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100619 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000620 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
621 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000622 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700623 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000624
625 /* cpu_interrupt might be called while translating the
626 TB, but before it is linked into a potentially
627 infinite loop and becomes env->current_tb. Avoid
628 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100629 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200630 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100631 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000632 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800633 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000634 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000635 switch (next_tb & TB_EXIT_MASK) {
636 case TB_EXIT_REQUESTED:
637 /* Something asked us to stop executing
638 * chained TBs; just continue round the main
639 * loop. Whatever requested the exit will also
640 * have set something else (eg exit_request or
641 * interrupt_request) which we will handle
642 * next time around the loop.
643 */
644 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
645 next_tb = 0;
646 break;
647 case TB_EXIT_ICOUNT_EXPIRED:
648 {
thsbf20dc02008-06-30 17:22:19 +0000649 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000650 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000651 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
pbrook2e70f6e2008-06-29 01:03:05 +0000652 insns_left = env->icount_decr.u32;
653 if (env->icount_extra && insns_left >= 0) {
654 /* Refill decrementer and continue execution. */
655 env->icount_extra += insns_left;
656 if (env->icount_extra > 0xffff) {
657 insns_left = 0xffff;
658 } else {
659 insns_left = env->icount_extra;
660 }
661 env->icount_extra -= insns_left;
662 env->icount_decr.u16.low = insns_left;
663 } else {
664 if (insns_left > 0) {
665 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000666 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000667 }
668 env->exception_index = EXCP_INTERRUPT;
669 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000670 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000671 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000672 break;
673 }
674 default:
675 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000676 }
677 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100678 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000679 /* reset soft MMU for next block (it can currently
680 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000681 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200682 } else {
683 /* Reload env after longjmp - the compiler may have smashed all
684 * local variables as longjmp is marked 'noreturn'. */
Andreas Färber4917cf42013-05-27 05:17:50 +0200685 cpu = current_cpu;
686 env = cpu->env_ptr;
Juergen Lock6c78f292013-10-03 16:09:37 +0200687#if !(defined(CONFIG_USER_ONLY) && \
688 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
689 cc = CPU_GET_CLASS(cpu);
690#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100691#ifdef TARGET_I386
692 x86_cpu = X86_CPU(cpu);
693#endif
bellard7d132992003-03-06 23:23:54 +0000694 }
bellard3fb2ded2003-06-24 13:22:59 +0000695 } /* for(;;) */
696
bellard7d132992003-03-06 23:23:54 +0000697
bellarde4533c72003-06-15 19:51:39 +0000698#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000699 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000700 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
liguang80cf2c82013-05-28 16:21:08 +0800701 | (env->df & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000702#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000703 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800704#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000705#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000706#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100707#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000708#elif defined(TARGET_M68K)
709 cpu_m68k_flush_flags(env, env->cc_op);
710 env->cc_op = CC_OP_FLAGS;
711 env->sr = (env->sr & 0xffe0)
712 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200713#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000714#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400715#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800716#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000717#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000718#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000719#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100720#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400721#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000722 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000723#else
724#error unsupported target CPU
725#endif
pbrook1057eaa2007-02-04 13:37:44 +0000726
Andreas Färber4917cf42013-05-27 05:17:50 +0200727 /* fail safe : never use current_cpu outside cpu_exec() */
728 current_cpu = NULL;
bellard7d132992003-03-06 23:23:54 +0000729 return ret;
730}