blob: 543460c34c49dff09d15ddf662c69dc8400deca9 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
Anthony Liguoric7f0f3b2012-03-28 15:42:02 +020024#include "qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
bellard36bdbe52003-11-19 22:12:02 +000026int tb_invalidated_flag;
27
Juan Quintelaf0667e62009-07-27 16:13:05 +020028//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000029
Andreas Färber9349b4f2012-03-14 01:38:32 +010030bool qemu_cpu_has_work(CPUArchState *env)
aliguori6a4955a2009-04-24 18:03:20 +000031{
32 return cpu_has_work(env);
33}
34
Andreas Färber9349b4f2012-03-14 01:38:32 +010035void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000036{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000037 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000039}
thsbfed01f2007-06-03 17:44:37 +000040
bellardfbf9eeb2004-04-25 21:21:33 +000041/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000044#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010045void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000046{
Blue Swirl9eff14f2011-05-21 08:42:35 +000047 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
Blue Swirl9eff14f2011-05-21 08:42:35 +000052#endif
bellardfbf9eeb2004-04-25 21:21:33 +000053
pbrook2e70f6e2008-06-29 01:03:05 +000054/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010056static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000057 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000058{
Stefan Weil69784ea2012-03-16 23:50:54 +010059 tcg_target_ulong next_tb;
pbrook2e70f6e2008-06-29 01:03:05 +000060 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000071 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010072 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000073
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000077 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000078 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
Andreas Färber9349b4f2012-03-14 01:38:32 +010083static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000084 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000085 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000086 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000087{
88 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000089 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000090 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000091 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000092
bellard8a40a182005-11-20 10:35:40 +000093 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000094
bellard8a40a182005-11-20 10:35:40 +000095 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000096 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000097 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000098 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000110 tb_page_addr_t phys_page2;
111
ths5fafdf22007-09-16 21:08:06 +0000112 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000113 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000114 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
bellard8a40a182005-11-20 10:35:40 +0000134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000136 return tb;
137}
138
Andreas Färber9349b4f2012-03-14 01:38:32 +0100139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000143 int flags;
bellard8a40a182005-11-20 10:35:40 +0000144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000152 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000153 }
154 return tb;
155}
156
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100157static CPUDebugExcpHandler *debug_excp_handler;
158
159CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
160{
161 CPUDebugExcpHandler *old_handler = debug_excp_handler;
162
163 debug_excp_handler = handler;
164 return old_handler;
165}
166
Andreas Färber9349b4f2012-03-14 01:38:32 +0100167static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100168{
169 CPUWatchpoint *wp;
170
171 if (!env->watchpoint_hit) {
172 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
173 wp->flags &= ~BP_WATCHPOINT_HIT;
174 }
175 }
176 if (debug_excp_handler) {
177 debug_excp_handler(env);
178 }
179}
180
bellard7d132992003-03-06 23:23:54 +0000181/* main execution loop */
182
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300183volatile sig_atomic_t exit_request;
184
Andreas Färber9349b4f2012-03-14 01:38:32 +0100185int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000186{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200187#ifdef TARGET_PPC
188 CPUState *cpu = ENV_GET_CPU(env);
189#endif
bellard8a40a182005-11-20 10:35:40 +0000190 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000191 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000192 uint8_t *tc_ptr;
Stefan Weil69784ea2012-03-16 23:50:54 +0100193 tcg_target_ulong next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000194
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000195 if (env->halted) {
196 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 return EXCP_HALTED;
198 }
199
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000200 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100201 }
bellard5a1e3cf2005-11-23 21:02:53 +0000202
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000203 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000204
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200205 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300206 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300207 }
208
thsecb644f2007-06-03 18:45:53 +0000209#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100210 /* put eflags in CPU temporary format */
211 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
212 DF = 1 - (2 * ((env->eflags >> 10) & 1));
213 CC_OP = CC_OP_EFLAGS;
214 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000215#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000216#elif defined(TARGET_M68K)
217 env->cc_op = CC_OP_FLAGS;
218 env->cc_dest = env->sr & 0xf;
219 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000220#elif defined(TARGET_ALPHA)
221#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800222#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000223#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000224 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100225#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200226#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000227#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800228#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000229#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000230#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100231#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400232#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000233 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000234#else
235#error unsupported target CPU
236#endif
bellard3fb2ded2003-06-24 13:22:59 +0000237 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000238
bellard7d132992003-03-06 23:23:54 +0000239 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000240 for(;;) {
241 if (setjmp(env->jmp_env) == 0) {
242 /* if an exception is pending, we execute it here */
243 if (env->exception_index >= 0) {
244 if (env->exception_index >= EXCP_INTERRUPT) {
245 /* exit request from the cpu execution loop */
246 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100247 if (ret == EXCP_DEBUG) {
248 cpu_handle_debug_exception(env);
249 }
bellard3fb2ded2003-06-24 13:22:59 +0000250 break;
aurel3272d239e2009-01-14 19:40:27 +0000251 } else {
252#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000253 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000254 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000255 loop */
bellard83479e72003-06-25 16:12:37 +0000256#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000257 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000258#endif
bellard3fb2ded2003-06-24 13:22:59 +0000259 ret = env->exception_index;
260 break;
aurel3272d239e2009-01-14 19:40:27 +0000261#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000262 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100263 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000264#endif
bellard3fb2ded2003-06-24 13:22:59 +0000265 }
ths5fafdf22007-09-16 21:08:06 +0000266 }
bellard9df217a2005-02-10 22:05:51 +0000267
blueswir1b5fc09a2008-05-04 06:38:18 +0000268 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000269 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000270 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000271 if (unlikely(interrupt_request)) {
272 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
273 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700274 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000275 }
pbrook6658ffb2007-03-16 23:58:11 +0000276 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
277 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
278 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000279 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000280 }
balroga90b7312007-05-01 01:28:01 +0000281#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200282 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800283 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000284 if (interrupt_request & CPU_INTERRUPT_HALT) {
285 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
286 env->halted = 1;
287 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000288 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000289 }
290#endif
bellard68a79312003-06-30 13:12:32 +0000291#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200292#if !defined(CONFIG_USER_ONLY)
293 if (interrupt_request & CPU_INTERRUPT_POLL) {
294 env->interrupt_request &= ~CPU_INTERRUPT_POLL;
295 apic_poll_irq(env->apic_state);
296 }
297#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300298 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000299 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
300 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200301 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300302 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000303 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300304 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200305 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300306 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000307 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
308 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000309 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
310 0);
bellarddb620f42008-06-04 17:02:19 +0000311 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000312 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000313 next_tb = 0;
314 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
315 !(env->hflags2 & HF2_NMI_MASK)) {
316 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
317 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000318 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000319 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800320 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Huang Ying79c4f6b2009-06-23 10:05:14 +0800321 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000322 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800323 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000324 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
325 (((env->hflags2 & HF2_VINTR_MASK) &&
326 (env->hflags2 & HF2_HIF_MASK)) ||
327 (!(env->hflags2 & HF2_VINTR_MASK) &&
328 (env->eflags & IF_MASK &&
329 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
330 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000331 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
332 0);
bellarddb620f42008-06-04 17:02:19 +0000333 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
334 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000335 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000336 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000337 /* ensure that no TB jump will be modified as
338 the program flow was changed */
339 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000340#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000341 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
342 (env->eflags & IF_MASK) &&
343 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
344 int intno;
345 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000346 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
347 0);
bellarddb620f42008-06-04 17:02:19 +0000348 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000349 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000350 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000351 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000352 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000353#endif
bellarddb620f42008-06-04 17:02:19 +0000354 }
bellard68a79312003-06-30 13:12:32 +0000355 }
bellardce097762004-01-04 23:53:18 +0000356#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000357 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200358 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000359 }
j_mayer47103572007-03-30 09:38:04 +0000360 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000361 ppc_hw_interrupt(env);
362 if (env->pending_interrupts == 0)
363 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000364 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000365 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100366#elif defined(TARGET_LM32)
367 if ((interrupt_request & CPU_INTERRUPT_HARD)
368 && (env->ie & IE_IE)) {
369 env->exception_index = EXCP_IRQ;
370 do_interrupt(env);
371 next_tb = 0;
372 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200373#elif defined(TARGET_MICROBLAZE)
374 if ((interrupt_request & CPU_INTERRUPT_HARD)
375 && (env->sregs[SR_MSR] & MSR_IE)
376 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
377 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
378 env->exception_index = EXCP_IRQ;
379 do_interrupt(env);
380 next_tb = 0;
381 }
bellard6af0bf92005-07-02 14:58:51 +0000382#elif defined(TARGET_MIPS)
383 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100384 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000385 /* Raise it */
386 env->exception_index = EXCP_EXT_INTERRUPT;
387 env->error_code = 0;
388 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000389 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000390 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800391#elif defined(TARGET_OPENRISC)
392 {
393 int idx = -1;
394 if ((interrupt_request & CPU_INTERRUPT_HARD)
395 && (env->sr & SR_IEE)) {
396 idx = EXCP_INT;
397 }
398 if ((interrupt_request & CPU_INTERRUPT_TIMER)
399 && (env->sr & SR_TEE)) {
400 idx = EXCP_TICK;
401 }
402 if (idx >= 0) {
403 env->exception_index = idx;
404 do_interrupt(env);
405 next_tb = 0;
406 }
407 }
bellarde95c8d52004-09-30 22:22:08 +0000408#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300409 if (interrupt_request & CPU_INTERRUPT_HARD) {
410 if (cpu_interrupts_enabled(env) &&
411 env->interrupt_index > 0) {
412 int pil = env->interrupt_index & 0xf;
413 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000414
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300415 if (((type == TT_EXTINT) &&
416 cpu_pil_allowed(env, pil)) ||
417 type != TT_EXTINT) {
418 env->exception_index = env->interrupt_index;
419 do_interrupt(env);
420 next_tb = 0;
421 }
422 }
陳韋任e965fc32012-02-06 14:02:55 +0800423 }
bellardb5ff1b32005-11-26 10:38:39 +0000424#elif defined(TARGET_ARM)
425 if (interrupt_request & CPU_INTERRUPT_FIQ
426 && !(env->uncached_cpsr & CPSR_F)) {
427 env->exception_index = EXCP_FIQ;
428 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000429 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000430 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000431 /* ARMv7-M interrupt return works by loading a magic value
432 into the PC. On real hardware the load causes the
433 return to occur. The qemu implementation performs the
434 jump normally, then does the exception return when the
435 CPU tries to execute code at the magic address.
436 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200437 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000438 We avoid this by disabling interrupts when
439 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000440 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000441 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
442 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000443 env->exception_index = EXCP_IRQ;
444 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000445 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000446 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800447#elif defined(TARGET_UNICORE32)
448 if (interrupt_request & CPU_INTERRUPT_HARD
449 && !(env->uncached_asr & ASR_I)) {
450 do_interrupt(env);
451 next_tb = 0;
452 }
bellardfdf9b3e2006-04-27 21:07:38 +0000453#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000454 if (interrupt_request & CPU_INTERRUPT_HARD) {
455 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000456 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000457 }
j_mayereddf68a2007-04-05 07:22:49 +0000458#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700459 {
460 int idx = -1;
461 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800462 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700463 case 0 ... 3:
464 if (interrupt_request & CPU_INTERRUPT_HARD) {
465 idx = EXCP_DEV_INTERRUPT;
466 }
467 /* FALLTHRU */
468 case 4:
469 if (interrupt_request & CPU_INTERRUPT_TIMER) {
470 idx = EXCP_CLK_INTERRUPT;
471 }
472 /* FALLTHRU */
473 case 5:
474 if (interrupt_request & CPU_INTERRUPT_SMP) {
475 idx = EXCP_SMP_INTERRUPT;
476 }
477 /* FALLTHRU */
478 case 6:
479 if (interrupt_request & CPU_INTERRUPT_MCHK) {
480 idx = EXCP_MCHK;
481 }
482 }
483 if (idx >= 0) {
484 env->exception_index = idx;
485 env->error_code = 0;
486 do_interrupt(env);
487 next_tb = 0;
488 }
j_mayereddf68a2007-04-05 07:22:49 +0000489 }
thsf1ccf902007-10-08 13:16:14 +0000490#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000491 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100492 && (env->pregs[PR_CCS] & I_FLAG)
493 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000494 env->exception_index = EXCP_IRQ;
495 do_interrupt(env);
496 next_tb = 0;
497 }
Lars Persson82193142012-06-14 16:23:55 +0200498 if (interrupt_request & CPU_INTERRUPT_NMI) {
499 unsigned int m_flag_archval;
500 if (env->pregs[PR_VR] < 32) {
501 m_flag_archval = M_FLAG_V10;
502 } else {
503 m_flag_archval = M_FLAG_V32;
504 }
505 if ((env->pregs[PR_CCS] & m_flag_archval)) {
506 env->exception_index = EXCP_NMI;
507 do_interrupt(env);
508 next_tb = 0;
509 }
thsf1ccf902007-10-08 13:16:14 +0000510 }
pbrook06338792007-05-23 19:58:11 +0000511#elif defined(TARGET_M68K)
512 if (interrupt_request & CPU_INTERRUPT_HARD
513 && ((env->sr & SR_I) >> SR_I_SHIFT)
514 < env->pending_level) {
515 /* Real hardware gets the interrupt vector via an
516 IACK cycle at this point. Current emulated
517 hardware doesn't rely on this, so we
518 provide/save the vector when the interrupt is
519 first signalled. */
520 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000521 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000522 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000523 }
Alexander Graf3110e292011-04-15 17:32:48 +0200524#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
525 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
526 (env->psw.mask & PSW_MASK_EXT)) {
527 do_interrupt(env);
528 next_tb = 0;
529 }
Max Filippov40643d72011-09-06 03:55:41 +0400530#elif defined(TARGET_XTENSA)
531 if (interrupt_request & CPU_INTERRUPT_HARD) {
532 env->exception_index = EXC_IRQ;
533 do_interrupt(env);
534 next_tb = 0;
535 }
bellard68a79312003-06-30 13:12:32 +0000536#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200537 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000538 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000539 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000540 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
541 /* ensure that no TB jump will be modified as
542 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000543 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000544 }
aurel32be214e62009-03-06 21:48:00 +0000545 }
546 if (unlikely(env->exit_request)) {
547 env->exit_request = 0;
548 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000549 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000550 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700551#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000552 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000553 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000554#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000555 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
556 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000557 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000558 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000559#elif defined(TARGET_M68K)
560 cpu_m68k_flush_flags(env, env->cc_op);
561 env->cc_op = CC_OP_FLAGS;
562 env->sr = (env->sr & 0xffe0)
563 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000564 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000565#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700566 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000567#endif
bellard3fb2ded2003-06-24 13:22:59 +0000568 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700569#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000570 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000571 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000572 /* Note: we do it here to avoid a gcc bug on Mac OS X when
573 doing it in tb_find_slow */
574 if (tb_invalidated_flag) {
575 /* as some TB could have been invalidated because
576 of memory exceptions while generating the code, we
577 must recompute the hash index here */
578 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000579 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000580 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200581#ifdef CONFIG_DEBUG_EXEC
Stefan Weil3ba19252012-04-12 15:44:24 +0200582 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
583 tb->tc_ptr, tb->pc,
aliguori93fcfe32009-01-15 22:34:14 +0000584 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000585#endif
bellard8a40a182005-11-20 10:35:40 +0000586 /* see if we can patch the calling TB. When the TB
587 spans two pages, we cannot safely do a direct
588 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100589 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000590 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000591 }
pbrookd5975362008-06-07 20:50:51 +0000592 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000593
594 /* cpu_interrupt might be called while translating the
595 TB, but before it is linked into a potentially
596 infinite loop and becomes env->current_tb. Avoid
597 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200598 env->current_tb = tb;
599 barrier();
600 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000601 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800602 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000603 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000604 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000605 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000606 int insns_left;
Stefan Weil69784ea2012-03-16 23:50:54 +0100607 tb = (TranslationBlock *)(next_tb & ~3);
pbrook2e70f6e2008-06-29 01:03:05 +0000608 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000609 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000610 insns_left = env->icount_decr.u32;
611 if (env->icount_extra && insns_left >= 0) {
612 /* Refill decrementer and continue execution. */
613 env->icount_extra += insns_left;
614 if (env->icount_extra > 0xffff) {
615 insns_left = 0xffff;
616 } else {
617 insns_left = env->icount_extra;
618 }
619 env->icount_extra -= insns_left;
620 env->icount_decr.u16.low = insns_left;
621 } else {
622 if (insns_left > 0) {
623 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000624 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000625 }
626 env->exception_index = EXCP_INTERRUPT;
627 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000628 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000629 }
630 }
631 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200632 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000633 /* reset soft MMU for next block (it can currently
634 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000635 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200636 } else {
637 /* Reload env after longjmp - the compiler may have smashed all
638 * local variables as longjmp is marked 'noreturn'. */
639 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000640 }
bellard3fb2ded2003-06-24 13:22:59 +0000641 } /* for(;;) */
642
bellard7d132992003-03-06 23:23:54 +0000643
bellarde4533c72003-06-15 19:51:39 +0000644#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000645 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000646 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
647 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000648#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000649 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800650#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000651#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000652#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100653#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000654#elif defined(TARGET_M68K)
655 cpu_m68k_flush_flags(env, env->cc_op);
656 env->cc_op = CC_OP_FLAGS;
657 env->sr = (env->sr & 0xffe0)
658 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200659#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000660#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800661#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000662#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000663#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000664#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100665#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400666#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000667 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000668#else
669#error unsupported target CPU
670#endif
pbrook1057eaa2007-02-04 13:37:44 +0000671
bellard6a00d602005-11-21 23:25:50 +0000672 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000673 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000674 return ret;
675}