blob: 235ddeed78f7e23f533967d99cd546c722bff26d [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber3993c6b2012-05-03 06:43:49 +020026bool qemu_cpu_has_work(CPUState *cpu)
aliguori6a4955a2009-04-24 18:03:20 +000027{
Andreas Färber3993c6b2012-05-03 06:43:49 +020028 return cpu_has_work(cpu);
aliguori6a4955a2009-04-24 18:03:20 +000029}
30
Andreas Färber9349b4f2012-03-14 01:38:32 +010031void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000032{
Andreas Färberd77953b2013-01-16 19:29:31 +010033 CPUState *cpu = ENV_GET_CPU(env);
34
35 cpu->current_tb = NULL;
Peter Maydell6ab7e542013-02-20 15:21:09 +000036 siglongjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000037}
thsbfed01f2007-06-03 17:44:37 +000038
bellardfbf9eeb2004-04-25 21:21:33 +000039/* exit the current TB from a signal handler. The host registers are
40 restored in a state compatible with the CPU emulator
41 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000042#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010043void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000044{
Blue Swirl9eff14f2011-05-21 08:42:35 +000045 /* XXX: restore cpu registers saved in host registers */
46
47 env->exception_index = -1;
Peter Maydell6ab7e542013-02-20 15:21:09 +000048 siglongjmp(env->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000049}
Blue Swirl9eff14f2011-05-21 08:42:35 +000050#endif
bellardfbf9eeb2004-04-25 21:21:33 +000051
Peter Maydell77211372013-02-22 18:10:02 +000052/* Execute a TB, and fix up the CPU state afterwards if necessary */
53static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
54{
55 CPUArchState *env = cpu->env_ptr;
56 tcg_target_ulong next_tb = tcg_qemu_tb_exec(env, tb_ptr);
57 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
58 /* We didn't start executing this TB (eg because the instruction
59 * counter hit zero); we must restore the guest PC to the address
60 * of the start of the TB.
61 */
62 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
63 cpu_pc_from_tb(env, tb);
64 }
Peter Maydell378df4b2013-02-22 18:10:03 +000065 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
66 /* We were asked to stop executing TBs (probably a pending
67 * interrupt. We've now stopped, so clear the flag.
68 */
69 cpu->tcg_exit_req = 0;
70 }
Peter Maydell77211372013-02-22 18:10:02 +000071 return next_tb;
72}
73
pbrook2e70f6e2008-06-29 01:03:05 +000074/* Execute the code without caching the generated code. An interpreter
75 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010076static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000077 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000078{
Andreas Färberd77953b2013-01-16 19:29:31 +010079 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +000080 TranslationBlock *tb;
81
82 /* Should never happen.
83 We only end up here when an existing TB is too long. */
84 if (max_cycles > CF_COUNT_MASK)
85 max_cycles = CF_COUNT_MASK;
86
87 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
88 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +010089 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +000090 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +000091 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +010092 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000093 tb_phys_invalidate(tb, -1);
94 tb_free(tb);
95}
96
Andreas Färber9349b4f2012-03-14 01:38:32 +010097static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000098 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000099 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000100 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000101{
102 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000103 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000104 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000105 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000106
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700107 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000108
bellard8a40a182005-11-20 10:35:40 +0000109 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000110 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000111 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000112 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700113 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000114 for(;;) {
115 tb = *ptb1;
116 if (!tb)
117 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000118 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000119 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000120 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000121 tb->flags == flags) {
122 /* check next page if needed */
123 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000124 tb_page_addr_t phys_page2;
125
ths5fafdf22007-09-16 21:08:06 +0000126 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000127 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000128 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000129 if (tb->page_addr[1] == phys_page2)
130 goto found;
131 } else {
132 goto found;
133 }
134 }
135 ptb1 = &tb->phys_hash_next;
136 }
137 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000138 /* if no translated code available, then translate it now */
139 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000140
bellard8a40a182005-11-20 10:35:40 +0000141 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300142 /* Move the last found TB to the head of the list */
143 if (likely(*ptb1)) {
144 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700145 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
146 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300147 }
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000150 return tb;
151}
152
Andreas Färber9349b4f2012-03-14 01:38:32 +0100153static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000154{
155 TranslationBlock *tb;
156 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000157 int flags;
bellard8a40a182005-11-20 10:35:40 +0000158
159 /* we record a subset of the CPU state. It will
160 always be the same before a given translated block
161 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000162 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000163 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000164 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
165 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000166 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000167 }
168 return tb;
169}
170
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100171static CPUDebugExcpHandler *debug_excp_handler;
172
Igor Mammedov84e3b602012-06-21 18:29:38 +0200173void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100174{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100175 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100176}
177
Andreas Färber9349b4f2012-03-14 01:38:32 +0100178static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100179{
180 CPUWatchpoint *wp;
181
182 if (!env->watchpoint_hit) {
183 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
184 wp->flags &= ~BP_WATCHPOINT_HIT;
185 }
186 }
187 if (debug_excp_handler) {
188 debug_excp_handler(env);
189 }
190}
191
bellard7d132992003-03-06 23:23:54 +0000192/* main execution loop */
193
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300194volatile sig_atomic_t exit_request;
195
Andreas Färber9349b4f2012-03-14 01:38:32 +0100196int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000197{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200198 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100199#if !(defined(CONFIG_USER_ONLY) && \
200 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
201 CPUClass *cc = CPU_GET_CLASS(cpu);
202#endif
bellard8a40a182005-11-20 10:35:40 +0000203 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000204 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000205 uint8_t *tc_ptr;
Stefan Weil69784ea2012-03-16 23:50:54 +0100206 tcg_target_ulong next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000207
Andreas Färber259186a2013-01-17 18:51:17 +0100208 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200209 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100210 return EXCP_HALTED;
211 }
212
Andreas Färber259186a2013-01-17 18:51:17 +0100213 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100214 }
bellard5a1e3cf2005-11-23 21:02:53 +0000215
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000216 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000217
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200218 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100219 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300220 }
221
thsecb644f2007-06-03 18:45:53 +0000222#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100223 /* put eflags in CPU temporary format */
224 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
225 DF = 1 - (2 * ((env->eflags >> 10) & 1));
226 CC_OP = CC_OP_EFLAGS;
227 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000228#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000229#elif defined(TARGET_M68K)
230 env->cc_op = CC_OP_FLAGS;
231 env->cc_dest = env->sr & 0xf;
232 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000233#elif defined(TARGET_ALPHA)
234#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800235#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000236#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000237 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100238#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200239#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000240#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400241#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800242#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000243#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000244#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100245#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400246#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000247 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000248#else
249#error unsupported target CPU
250#endif
bellard3fb2ded2003-06-24 13:22:59 +0000251 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000252
bellard7d132992003-03-06 23:23:54 +0000253 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000254 for(;;) {
Peter Maydell6ab7e542013-02-20 15:21:09 +0000255 if (sigsetjmp(env->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000256 /* if an exception is pending, we execute it here */
257 if (env->exception_index >= 0) {
258 if (env->exception_index >= EXCP_INTERRUPT) {
259 /* exit request from the cpu execution loop */
260 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100261 if (ret == EXCP_DEBUG) {
262 cpu_handle_debug_exception(env);
263 }
bellard3fb2ded2003-06-24 13:22:59 +0000264 break;
aurel3272d239e2009-01-14 19:40:27 +0000265 } else {
266#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000267 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000268 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000269 loop */
bellard83479e72003-06-25 16:12:37 +0000270#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100271 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000272#endif
bellard3fb2ded2003-06-24 13:22:59 +0000273 ret = env->exception_index;
274 break;
aurel3272d239e2009-01-14 19:40:27 +0000275#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100276 cc->do_interrupt(cpu);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100277 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000278#endif
bellard3fb2ded2003-06-24 13:22:59 +0000279 }
ths5fafdf22007-09-16 21:08:06 +0000280 }
bellard9df217a2005-02-10 22:05:51 +0000281
blueswir1b5fc09a2008-05-04 06:38:18 +0000282 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000283 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100284 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000285 if (unlikely(interrupt_request)) {
286 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
287 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700288 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000289 }
pbrook6658ffb2007-03-16 23:58:11 +0000290 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100291 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
pbrook6658ffb2007-03-16 23:58:11 +0000292 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000293 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000294 }
balroga90b7312007-05-01 01:28:01 +0000295#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200296 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800297 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000298 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100299 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
300 cpu->halted = 1;
balroga90b7312007-05-01 01:28:01 +0000301 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000302 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000303 }
304#endif
bellard68a79312003-06-30 13:12:32 +0000305#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200306#if !defined(CONFIG_USER_ONLY)
307 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100308 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Jan Kiszka5d62c432012-07-09 16:42:32 +0200309 apic_poll_irq(env->apic_state);
310 }
311#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300312 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000313 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
314 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200315 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300316 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000317 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300318 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200319 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300320 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000321 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
322 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000323 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
324 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100325 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000326 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000327 next_tb = 0;
328 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
329 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100330 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000331 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000332 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000333 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800334 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100335 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000336 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800337 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000338 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
339 (((env->hflags2 & HF2_VINTR_MASK) &&
340 (env->hflags2 & HF2_HIF_MASK)) ||
341 (!(env->hflags2 & HF2_VINTR_MASK) &&
342 (env->eflags & IF_MASK &&
343 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
344 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000345 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
346 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100347 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
348 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000349 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400350 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
351 do_interrupt_x86_hardirq(env, intno, 1);
352 /* ensure that no TB jump will be modified as
353 the program flow was changed */
354 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000355#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000356 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
357 (env->eflags & IF_MASK) &&
358 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
359 int intno;
360 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000361 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
362 0);
bellarddb620f42008-06-04 17:02:19 +0000363 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000364 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000365 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100366 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000367 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000368#endif
bellarddb620f42008-06-04 17:02:19 +0000369 }
bellard68a79312003-06-30 13:12:32 +0000370 }
bellardce097762004-01-04 23:53:18 +0000371#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000372 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200373 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000374 }
j_mayer47103572007-03-30 09:38:04 +0000375 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000376 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100377 if (env->pending_interrupts == 0) {
378 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
379 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000380 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000381 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100382#elif defined(TARGET_LM32)
383 if ((interrupt_request & CPU_INTERRUPT_HARD)
384 && (env->ie & IE_IE)) {
385 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100386 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100387 next_tb = 0;
388 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200389#elif defined(TARGET_MICROBLAZE)
390 if ((interrupt_request & CPU_INTERRUPT_HARD)
391 && (env->sregs[SR_MSR] & MSR_IE)
392 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
393 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
394 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100395 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200396 next_tb = 0;
397 }
bellard6af0bf92005-07-02 14:58:51 +0000398#elif defined(TARGET_MIPS)
399 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100400 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000401 /* Raise it */
402 env->exception_index = EXCP_EXT_INTERRUPT;
403 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100404 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000405 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000406 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800407#elif defined(TARGET_OPENRISC)
408 {
409 int idx = -1;
410 if ((interrupt_request & CPU_INTERRUPT_HARD)
411 && (env->sr & SR_IEE)) {
412 idx = EXCP_INT;
413 }
414 if ((interrupt_request & CPU_INTERRUPT_TIMER)
415 && (env->sr & SR_TEE)) {
416 idx = EXCP_TICK;
417 }
418 if (idx >= 0) {
419 env->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100420 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800421 next_tb = 0;
422 }
423 }
bellarde95c8d52004-09-30 22:22:08 +0000424#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300425 if (interrupt_request & CPU_INTERRUPT_HARD) {
426 if (cpu_interrupts_enabled(env) &&
427 env->interrupt_index > 0) {
428 int pil = env->interrupt_index & 0xf;
429 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000430
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300431 if (((type == TT_EXTINT) &&
432 cpu_pil_allowed(env, pil)) ||
433 type != TT_EXTINT) {
434 env->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100435 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300436 next_tb = 0;
437 }
438 }
陳韋任e965fc32012-02-06 14:02:55 +0800439 }
bellardb5ff1b32005-11-26 10:38:39 +0000440#elif defined(TARGET_ARM)
441 if (interrupt_request & CPU_INTERRUPT_FIQ
442 && !(env->uncached_cpsr & CPSR_F)) {
443 env->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100444 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000445 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000446 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000447 /* ARMv7-M interrupt return works by loading a magic value
448 into the PC. On real hardware the load causes the
449 return to occur. The qemu implementation performs the
450 jump normally, then does the exception return when the
451 CPU tries to execute code at the magic address.
452 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200453 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000454 We avoid this by disabling interrupts when
455 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000456 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000457 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
458 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000459 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100460 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000461 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000462 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800463#elif defined(TARGET_UNICORE32)
464 if (interrupt_request & CPU_INTERRUPT_HARD
465 && !(env->uncached_asr & ASR_I)) {
Guan Xuetaod48813d2012-08-10 14:42:23 +0800466 env->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100467 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800468 next_tb = 0;
469 }
bellardfdf9b3e2006-04-27 21:07:38 +0000470#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000471 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100472 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000473 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000474 }
j_mayereddf68a2007-04-05 07:22:49 +0000475#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700476 {
477 int idx = -1;
478 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800479 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700480 case 0 ... 3:
481 if (interrupt_request & CPU_INTERRUPT_HARD) {
482 idx = EXCP_DEV_INTERRUPT;
483 }
484 /* FALLTHRU */
485 case 4:
486 if (interrupt_request & CPU_INTERRUPT_TIMER) {
487 idx = EXCP_CLK_INTERRUPT;
488 }
489 /* FALLTHRU */
490 case 5:
491 if (interrupt_request & CPU_INTERRUPT_SMP) {
492 idx = EXCP_SMP_INTERRUPT;
493 }
494 /* FALLTHRU */
495 case 6:
496 if (interrupt_request & CPU_INTERRUPT_MCHK) {
497 idx = EXCP_MCHK;
498 }
499 }
500 if (idx >= 0) {
501 env->exception_index = idx;
502 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100503 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700504 next_tb = 0;
505 }
j_mayereddf68a2007-04-05 07:22:49 +0000506 }
thsf1ccf902007-10-08 13:16:14 +0000507#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000508 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100509 && (env->pregs[PR_CCS] & I_FLAG)
510 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000511 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100512 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000513 next_tb = 0;
514 }
Lars Persson82193142012-06-14 16:23:55 +0200515 if (interrupt_request & CPU_INTERRUPT_NMI) {
516 unsigned int m_flag_archval;
517 if (env->pregs[PR_VR] < 32) {
518 m_flag_archval = M_FLAG_V10;
519 } else {
520 m_flag_archval = M_FLAG_V32;
521 }
522 if ((env->pregs[PR_CCS] & m_flag_archval)) {
523 env->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100524 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200525 next_tb = 0;
526 }
thsf1ccf902007-10-08 13:16:14 +0000527 }
pbrook06338792007-05-23 19:58:11 +0000528#elif defined(TARGET_M68K)
529 if (interrupt_request & CPU_INTERRUPT_HARD
530 && ((env->sr & SR_I) >> SR_I_SHIFT)
531 < env->pending_level) {
532 /* Real hardware gets the interrupt vector via an
533 IACK cycle at this point. Current emulated
534 hardware doesn't rely on this, so we
535 provide/save the vector when the interrupt is
536 first signalled. */
537 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000538 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000539 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000540 }
Alexander Graf3110e292011-04-15 17:32:48 +0200541#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
542 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
543 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100544 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200545 next_tb = 0;
546 }
Max Filippov40643d72011-09-06 03:55:41 +0400547#elif defined(TARGET_XTENSA)
548 if (interrupt_request & CPU_INTERRUPT_HARD) {
549 env->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100550 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400551 next_tb = 0;
552 }
bellard68a79312003-06-30 13:12:32 +0000553#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200554 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000555 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100556 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
557 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000558 /* ensure that no TB jump will be modified as
559 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000560 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000561 }
aurel32be214e62009-03-06 21:48:00 +0000562 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100563 if (unlikely(cpu->exit_request)) {
564 cpu->exit_request = 0;
aurel32be214e62009-03-06 21:48:00 +0000565 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000566 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000567 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100568#if defined(DEBUG_DISAS)
aliguori8fec2b82009-01-15 22:36:53 +0000569 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000570 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000571#if defined(TARGET_I386)
Peter Maydell6fd2a022012-10-05 15:04:43 +0100572 log_cpu_state(env, CPU_DUMP_CCOP);
pbrooke6e59062006-10-22 00:18:54 +0000573#elif defined(TARGET_M68K)
574 cpu_m68k_flush_flags(env, env->cc_op);
575 env->cc_op = CC_OP_FLAGS;
576 env->sr = (env->sr & 0xffe0)
577 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000578 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000579#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700580 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000581#endif
bellard3fb2ded2003-06-24 13:22:59 +0000582 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100583#endif /* DEBUG_DISAS */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700584 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000585 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000586 /* Note: we do it here to avoid a gcc bug on Mac OS X when
587 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700588 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000589 /* as some TB could have been invalidated because
590 of memory exceptions while generating the code, we
591 must recompute the hash index here */
592 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700593 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000594 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100595 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
596 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
597 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
598 }
bellard8a40a182005-11-20 10:35:40 +0000599 /* see if we can patch the calling TB. When the TB
600 spans two pages, we cannot safely do a direct
601 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100602 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000603 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
604 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000605 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700606 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000607
608 /* cpu_interrupt might be called while translating the
609 TB, but before it is linked into a potentially
610 infinite loop and becomes env->current_tb. Avoid
611 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100612 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200613 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100614 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000615 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800616 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000617 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000618 switch (next_tb & TB_EXIT_MASK) {
619 case TB_EXIT_REQUESTED:
620 /* Something asked us to stop executing
621 * chained TBs; just continue round the main
622 * loop. Whatever requested the exit will also
623 * have set something else (eg exit_request or
624 * interrupt_request) which we will handle
625 * next time around the loop.
626 */
627 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
628 next_tb = 0;
629 break;
630 case TB_EXIT_ICOUNT_EXPIRED:
631 {
thsbf20dc02008-06-30 17:22:19 +0000632 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000633 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000634 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
pbrook2e70f6e2008-06-29 01:03:05 +0000635 insns_left = env->icount_decr.u32;
636 if (env->icount_extra && insns_left >= 0) {
637 /* Refill decrementer and continue execution. */
638 env->icount_extra += insns_left;
639 if (env->icount_extra > 0xffff) {
640 insns_left = 0xffff;
641 } else {
642 insns_left = env->icount_extra;
643 }
644 env->icount_extra -= insns_left;
645 env->icount_decr.u16.low = insns_left;
646 } else {
647 if (insns_left > 0) {
648 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000649 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000650 }
651 env->exception_index = EXCP_INTERRUPT;
652 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000653 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000654 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000655 break;
656 }
657 default:
658 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000659 }
660 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100661 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000662 /* reset soft MMU for next block (it can currently
663 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000664 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200665 } else {
666 /* Reload env after longjmp - the compiler may have smashed all
667 * local variables as longjmp is marked 'noreturn'. */
668 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000669 }
bellard3fb2ded2003-06-24 13:22:59 +0000670 } /* for(;;) */
671
bellard7d132992003-03-06 23:23:54 +0000672
bellarde4533c72003-06-15 19:51:39 +0000673#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000674 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000675 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
676 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000677#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000678 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800679#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000680#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000681#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100682#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000683#elif defined(TARGET_M68K)
684 cpu_m68k_flush_flags(env, env->cc_op);
685 env->cc_op = CC_OP_FLAGS;
686 env->sr = (env->sr & 0xffe0)
687 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200688#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000689#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400690#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800691#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000692#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000693#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000694#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100695#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400696#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000697 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000698#else
699#error unsupported target CPU
700#endif
pbrook1057eaa2007-02-04 13:37:44 +0000701
bellard6a00d602005-11-21 23:25:50 +0000702 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000703 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000704 return ret;
705}