blob: 3c4800fc1f21ede77ac40934f63245313b58e411 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber3993c6b2012-05-03 06:43:49 +020026bool qemu_cpu_has_work(CPUState *cpu)
aliguori6a4955a2009-04-24 18:03:20 +000027{
Andreas Färber3993c6b2012-05-03 06:43:49 +020028 return cpu_has_work(cpu);
aliguori6a4955a2009-04-24 18:03:20 +000029}
30
Andreas Färber9349b4f2012-03-14 01:38:32 +010031void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000032{
Andreas Färberd77953b2013-01-16 19:29:31 +010033 CPUState *cpu = ENV_GET_CPU(env);
34
35 cpu->current_tb = NULL;
Peter Maydell6ab7e542013-02-20 15:21:09 +000036 siglongjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000037}
thsbfed01f2007-06-03 17:44:37 +000038
bellardfbf9eeb2004-04-25 21:21:33 +000039/* exit the current TB from a signal handler. The host registers are
40 restored in a state compatible with the CPU emulator
41 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000042#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010043void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000044{
Blue Swirl9eff14f2011-05-21 08:42:35 +000045 /* XXX: restore cpu registers saved in host registers */
46
47 env->exception_index = -1;
Peter Maydell6ab7e542013-02-20 15:21:09 +000048 siglongjmp(env->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000049}
Blue Swirl9eff14f2011-05-21 08:42:35 +000050#endif
bellardfbf9eeb2004-04-25 21:21:33 +000051
Peter Maydell77211372013-02-22 18:10:02 +000052/* Execute a TB, and fix up the CPU state afterwards if necessary */
53static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
54{
55 CPUArchState *env = cpu->env_ptr;
Richard Henderson03afa5f2013-11-06 17:29:39 +100056 uintptr_t next_tb;
57
58#if defined(DEBUG_DISAS)
59 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
60#if defined(TARGET_I386)
61 log_cpu_state(cpu, CPU_DUMP_CCOP);
62#elif defined(TARGET_M68K)
63 /* ??? Should not modify env state for dumping. */
64 cpu_m68k_flush_flags(env, env->cc_op);
65 env->cc_op = CC_OP_FLAGS;
66 env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4);
67 log_cpu_state(cpu, 0);
68#else
69 log_cpu_state(cpu, 0);
70#endif
71 }
72#endif /* DEBUG_DISAS */
73
74 next_tb = tcg_qemu_tb_exec(env, tb_ptr);
Peter Maydell77211372013-02-22 18:10:02 +000075 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
76 /* We didn't start executing this TB (eg because the instruction
77 * counter hit zero); we must restore the guest PC to the address
78 * of the start of the TB.
79 */
Andreas Färberbdf7ae52013-06-28 19:31:32 +020080 CPUClass *cc = CPU_GET_CLASS(cpu);
Peter Maydell77211372013-02-22 18:10:02 +000081 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färberbdf7ae52013-06-28 19:31:32 +020082 if (cc->synchronize_from_tb) {
83 cc->synchronize_from_tb(cpu, tb);
84 } else {
85 assert(cc->set_pc);
86 cc->set_pc(cpu, tb->pc);
87 }
Peter Maydell77211372013-02-22 18:10:02 +000088 }
Peter Maydell378df4b2013-02-22 18:10:03 +000089 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
90 /* We were asked to stop executing TBs (probably a pending
91 * interrupt. We've now stopped, so clear the flag.
92 */
93 cpu->tcg_exit_req = 0;
94 }
Peter Maydell77211372013-02-22 18:10:02 +000095 return next_tb;
96}
97
pbrook2e70f6e2008-06-29 01:03:05 +000098/* Execute the code without caching the generated code. An interpreter
99 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100100static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000101 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +0000102{
Andreas Färberd77953b2013-01-16 19:29:31 +0100103 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +0100113 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000114 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000115 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +0100116 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117 tb_phys_invalidate(tb, -1);
118 tb_free(tb);
119}
120
Andreas Färber9349b4f2012-03-14 01:38:32 +0100121static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000122 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000128 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000129 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000130
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700131 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000132
bellard8a40a182005-11-20 10:35:40 +0000133 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000134 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000135 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000136 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700137 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000148 tb_page_addr_t phys_page2;
149
ths5fafdf22007-09-16 21:08:06 +0000150 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000151 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000152 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000153 if (tb->page_addr[1] == phys_page2)
154 goto found;
155 } else {
156 goto found;
157 }
158 }
159 ptb1 = &tb->phys_hash_next;
160 }
161 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000162 /* if no translated code available, then translate it now */
163 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000164
bellard8a40a182005-11-20 10:35:40 +0000165 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300166 /* Move the last found TB to the head of the list */
167 if (likely(*ptb1)) {
168 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700169 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
170 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300171 }
bellard8a40a182005-11-20 10:35:40 +0000172 /* we add the TB in the virtual pc hash table */
173 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000174 return tb;
175}
176
Andreas Färber9349b4f2012-03-14 01:38:32 +0100177static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000178{
179 TranslationBlock *tb;
180 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000181 int flags;
bellard8a40a182005-11-20 10:35:40 +0000182
183 /* we record a subset of the CPU state. It will
184 always be the same before a given translated block
185 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000186 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000187 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000188 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
189 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000190 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000191 }
192 return tb;
193}
194
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100195static CPUDebugExcpHandler *debug_excp_handler;
196
Igor Mammedov84e3b602012-06-21 18:29:38 +0200197void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100198{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100200}
201
Andreas Färber9349b4f2012-03-14 01:38:32 +0100202static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100203{
204 CPUWatchpoint *wp;
205
206 if (!env->watchpoint_hit) {
207 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
208 wp->flags &= ~BP_WATCHPOINT_HIT;
209 }
210 }
211 if (debug_excp_handler) {
212 debug_excp_handler(env);
213 }
214}
215
bellard7d132992003-03-06 23:23:54 +0000216/* main execution loop */
217
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300218volatile sig_atomic_t exit_request;
219
Andreas Färber9349b4f2012-03-14 01:38:32 +0100220int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000221{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200222 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100223#if !(defined(CONFIG_USER_ONLY) && \
224 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
225 CPUClass *cc = CPU_GET_CLASS(cpu);
226#endif
bellard8a40a182005-11-20 10:35:40 +0000227 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000228 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000229 uint8_t *tc_ptr;
Richard Henderson3e9bd632013-08-20 14:40:25 -0700230 uintptr_t next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000231
Andreas Färber259186a2013-01-17 18:51:17 +0100232 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200233 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100234 return EXCP_HALTED;
235 }
236
Andreas Färber259186a2013-01-17 18:51:17 +0100237 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100238 }
bellard5a1e3cf2005-11-23 21:02:53 +0000239
Andreas Färber4917cf42013-05-27 05:17:50 +0200240 current_cpu = cpu;
bellarde4533c72003-06-15 19:51:39 +0000241
Andreas Färber4917cf42013-05-27 05:17:50 +0200242 /* As long as current_cpu is null, up to the assignment just above,
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200243 * requests by other threads to exit the execution loop are expected to
244 * be issued using the exit_request global. We must make sure that our
Andreas Färber4917cf42013-05-27 05:17:50 +0200245 * evaluation of the global value is performed past the current_cpu
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200246 * value transition point, which requires a memory barrier as well as
247 * an instruction scheduling constraint on modern architectures. */
248 smp_mb();
249
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200250 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100251 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300252 }
253
thsecb644f2007-06-03 18:45:53 +0000254#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100255 /* put eflags in CPU temporary format */
256 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +0800257 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 CC_OP = CC_OP_EFLAGS;
259 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000260#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000261#elif defined(TARGET_M68K)
262 env->cc_op = CC_OP_FLAGS;
263 env->cc_dest = env->sr & 0xf;
264 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000265#elif defined(TARGET_ALPHA)
266#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800267#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000269 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100270#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200271#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000272#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400273#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800274#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000275#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000276#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100277#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400278#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000279 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000280#else
281#error unsupported target CPU
282#endif
bellard3fb2ded2003-06-24 13:22:59 +0000283 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000284
bellard7d132992003-03-06 23:23:54 +0000285 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000286 for(;;) {
Peter Maydell6ab7e542013-02-20 15:21:09 +0000287 if (sigsetjmp(env->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000288 /* if an exception is pending, we execute it here */
289 if (env->exception_index >= 0) {
290 if (env->exception_index >= EXCP_INTERRUPT) {
291 /* exit request from the cpu execution loop */
292 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100293 if (ret == EXCP_DEBUG) {
294 cpu_handle_debug_exception(env);
295 }
bellard3fb2ded2003-06-24 13:22:59 +0000296 break;
aurel3272d239e2009-01-14 19:40:27 +0000297 } else {
298#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000299 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000300 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000301 loop */
bellard83479e72003-06-25 16:12:37 +0000302#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100303 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000304#endif
bellard3fb2ded2003-06-24 13:22:59 +0000305 ret = env->exception_index;
306 break;
aurel3272d239e2009-01-14 19:40:27 +0000307#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100308 cc->do_interrupt(cpu);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100309 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000310#endif
bellard3fb2ded2003-06-24 13:22:59 +0000311 }
ths5fafdf22007-09-16 21:08:06 +0000312 }
bellard9df217a2005-02-10 22:05:51 +0000313
blueswir1b5fc09a2008-05-04 06:38:18 +0000314 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000315 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100316 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000317 if (unlikely(interrupt_request)) {
Andreas Färbered2803d2013-06-21 20:20:45 +0200318 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
malce1638bd2008-11-06 18:54:46 +0000319 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700320 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000321 }
pbrook6658ffb2007-03-16 23:58:11 +0000322 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100323 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
pbrook6658ffb2007-03-16 23:58:11 +0000324 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000325 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000326 }
balroga90b7312007-05-01 01:28:01 +0000327#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200328 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800329 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000330 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
332 cpu->halted = 1;
balroga90b7312007-05-01 01:28:01 +0000333 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000334 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000335 }
336#endif
bellard68a79312003-06-30 13:12:32 +0000337#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200338#if !defined(CONFIG_USER_ONLY)
339 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100340 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Jan Kiszka5d62c432012-07-09 16:42:32 +0200341 apic_poll_irq(env->apic_state);
342 }
343#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300344 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000345 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
346 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200347 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300348 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000349 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300350 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200351 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300352 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000353 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
354 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000355 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
356 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100357 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Andreas Färber518e9d72013-07-03 02:45:17 +0200358 do_smm_enter(x86_env_get_cpu(env));
bellarddb620f42008-06-04 17:02:19 +0000359 next_tb = 0;
360 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
361 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100362 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000363 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000364 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000365 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800366 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100367 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000368 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800369 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000370 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
371 (((env->hflags2 & HF2_VINTR_MASK) &&
372 (env->hflags2 & HF2_HIF_MASK)) ||
373 (!(env->hflags2 & HF2_VINTR_MASK) &&
374 (env->eflags & IF_MASK &&
375 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
376 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000377 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
378 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100379 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
380 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000381 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400382 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
383 do_interrupt_x86_hardirq(env, intno, 1);
384 /* ensure that no TB jump will be modified as
385 the program flow was changed */
386 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000387#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000388 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
389 (env->eflags & IF_MASK) &&
390 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
391 int intno;
392 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000393 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
394 0);
bellarddb620f42008-06-04 17:02:19 +0000395 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000396 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000397 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100398 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000399 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000400#endif
bellarddb620f42008-06-04 17:02:19 +0000401 }
bellard68a79312003-06-30 13:12:32 +0000402 }
bellardce097762004-01-04 23:53:18 +0000403#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000404 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200405 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000406 }
j_mayer47103572007-03-30 09:38:04 +0000407 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000408 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100409 if (env->pending_interrupts == 0) {
410 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
411 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000412 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000413 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100414#elif defined(TARGET_LM32)
415 if ((interrupt_request & CPU_INTERRUPT_HARD)
416 && (env->ie & IE_IE)) {
417 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100418 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100419 next_tb = 0;
420 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200421#elif defined(TARGET_MICROBLAZE)
422 if ((interrupt_request & CPU_INTERRUPT_HARD)
423 && (env->sregs[SR_MSR] & MSR_IE)
424 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
425 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
426 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100427 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200428 next_tb = 0;
429 }
bellard6af0bf92005-07-02 14:58:51 +0000430#elif defined(TARGET_MIPS)
431 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100432 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000433 /* Raise it */
434 env->exception_index = EXCP_EXT_INTERRUPT;
435 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100436 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000437 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000438 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800439#elif defined(TARGET_OPENRISC)
440 {
441 int idx = -1;
442 if ((interrupt_request & CPU_INTERRUPT_HARD)
443 && (env->sr & SR_IEE)) {
444 idx = EXCP_INT;
445 }
446 if ((interrupt_request & CPU_INTERRUPT_TIMER)
447 && (env->sr & SR_TEE)) {
448 idx = EXCP_TICK;
449 }
450 if (idx >= 0) {
451 env->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100452 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800453 next_tb = 0;
454 }
455 }
bellarde95c8d52004-09-30 22:22:08 +0000456#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300457 if (interrupt_request & CPU_INTERRUPT_HARD) {
458 if (cpu_interrupts_enabled(env) &&
459 env->interrupt_index > 0) {
460 int pil = env->interrupt_index & 0xf;
461 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000462
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300463 if (((type == TT_EXTINT) &&
464 cpu_pil_allowed(env, pil)) ||
465 type != TT_EXTINT) {
466 env->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100467 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300468 next_tb = 0;
469 }
470 }
陳韋任e965fc32012-02-06 14:02:55 +0800471 }
bellardb5ff1b32005-11-26 10:38:39 +0000472#elif defined(TARGET_ARM)
473 if (interrupt_request & CPU_INTERRUPT_FIQ
474 && !(env->uncached_cpsr & CPSR_F)) {
475 env->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100476 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000477 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000478 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000479 /* ARMv7-M interrupt return works by loading a magic value
480 into the PC. On real hardware the load causes the
481 return to occur. The qemu implementation performs the
482 jump normally, then does the exception return when the
483 CPU tries to execute code at the magic address.
484 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200485 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000486 We avoid this by disabling interrupts when
487 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000488 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000489 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
490 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000491 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100492 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000493 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000494 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800495#elif defined(TARGET_UNICORE32)
496 if (interrupt_request & CPU_INTERRUPT_HARD
497 && !(env->uncached_asr & ASR_I)) {
Guan Xuetaod48813d2012-08-10 14:42:23 +0800498 env->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100499 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800500 next_tb = 0;
501 }
bellardfdf9b3e2006-04-27 21:07:38 +0000502#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100504 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000506 }
j_mayereddf68a2007-04-05 07:22:49 +0000507#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700508 {
509 int idx = -1;
510 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800511 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700512 case 0 ... 3:
513 if (interrupt_request & CPU_INTERRUPT_HARD) {
514 idx = EXCP_DEV_INTERRUPT;
515 }
516 /* FALLTHRU */
517 case 4:
518 if (interrupt_request & CPU_INTERRUPT_TIMER) {
519 idx = EXCP_CLK_INTERRUPT;
520 }
521 /* FALLTHRU */
522 case 5:
523 if (interrupt_request & CPU_INTERRUPT_SMP) {
524 idx = EXCP_SMP_INTERRUPT;
525 }
526 /* FALLTHRU */
527 case 6:
528 if (interrupt_request & CPU_INTERRUPT_MCHK) {
529 idx = EXCP_MCHK;
530 }
531 }
532 if (idx >= 0) {
533 env->exception_index = idx;
534 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100535 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700536 next_tb = 0;
537 }
j_mayereddf68a2007-04-05 07:22:49 +0000538 }
thsf1ccf902007-10-08 13:16:14 +0000539#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000540 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100541 && (env->pregs[PR_CCS] & I_FLAG)
542 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000543 env->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100544 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000545 next_tb = 0;
546 }
Lars Persson82193142012-06-14 16:23:55 +0200547 if (interrupt_request & CPU_INTERRUPT_NMI) {
548 unsigned int m_flag_archval;
549 if (env->pregs[PR_VR] < 32) {
550 m_flag_archval = M_FLAG_V10;
551 } else {
552 m_flag_archval = M_FLAG_V32;
553 }
554 if ((env->pregs[PR_CCS] & m_flag_archval)) {
555 env->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100556 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200557 next_tb = 0;
558 }
thsf1ccf902007-10-08 13:16:14 +0000559 }
pbrook06338792007-05-23 19:58:11 +0000560#elif defined(TARGET_M68K)
561 if (interrupt_request & CPU_INTERRUPT_HARD
562 && ((env->sr & SR_I) >> SR_I_SHIFT)
563 < env->pending_level) {
564 /* Real hardware gets the interrupt vector via an
565 IACK cycle at this point. Current emulated
566 hardware doesn't rely on this, so we
567 provide/save the vector when the interrupt is
568 first signalled. */
569 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000570 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000571 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000572 }
Alexander Graf3110e292011-04-15 17:32:48 +0200573#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
574 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
575 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100576 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200577 next_tb = 0;
578 }
Max Filippov40643d72011-09-06 03:55:41 +0400579#elif defined(TARGET_XTENSA)
580 if (interrupt_request & CPU_INTERRUPT_HARD) {
581 env->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100582 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400583 next_tb = 0;
584 }
bellard68a79312003-06-30 13:12:32 +0000585#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200586 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000587 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100588 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
589 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000590 /* ensure that no TB jump will be modified as
591 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000592 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000593 }
aurel32be214e62009-03-06 21:48:00 +0000594 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100595 if (unlikely(cpu->exit_request)) {
596 cpu->exit_request = 0;
aurel32be214e62009-03-06 21:48:00 +0000597 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000598 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000599 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700600 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000601 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000602 /* Note: we do it here to avoid a gcc bug on Mac OS X when
603 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700604 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000605 /* as some TB could have been invalidated because
606 of memory exceptions while generating the code, we
607 must recompute the hash index here */
608 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700609 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000610 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100611 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
612 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
613 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
614 }
bellard8a40a182005-11-20 10:35:40 +0000615 /* see if we can patch the calling TB. When the TB
616 spans two pages, we cannot safely do a direct
617 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100618 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000619 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
620 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000621 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700622 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000623
624 /* cpu_interrupt might be called while translating the
625 TB, but before it is linked into a potentially
626 infinite loop and becomes env->current_tb. Avoid
627 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100628 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200629 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100630 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000631 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800632 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000633 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000634 switch (next_tb & TB_EXIT_MASK) {
635 case TB_EXIT_REQUESTED:
636 /* Something asked us to stop executing
637 * chained TBs; just continue round the main
638 * loop. Whatever requested the exit will also
639 * have set something else (eg exit_request or
640 * interrupt_request) which we will handle
641 * next time around the loop.
642 */
643 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
644 next_tb = 0;
645 break;
646 case TB_EXIT_ICOUNT_EXPIRED:
647 {
thsbf20dc02008-06-30 17:22:19 +0000648 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000649 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000650 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
pbrook2e70f6e2008-06-29 01:03:05 +0000651 insns_left = env->icount_decr.u32;
652 if (env->icount_extra && insns_left >= 0) {
653 /* Refill decrementer and continue execution. */
654 env->icount_extra += insns_left;
655 if (env->icount_extra > 0xffff) {
656 insns_left = 0xffff;
657 } else {
658 insns_left = env->icount_extra;
659 }
660 env->icount_extra -= insns_left;
661 env->icount_decr.u16.low = insns_left;
662 } else {
663 if (insns_left > 0) {
664 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000665 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000666 }
667 env->exception_index = EXCP_INTERRUPT;
668 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000669 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000670 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000671 break;
672 }
673 default:
674 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000675 }
676 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100677 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000678 /* reset soft MMU for next block (it can currently
679 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000680 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200681 } else {
682 /* Reload env after longjmp - the compiler may have smashed all
683 * local variables as longjmp is marked 'noreturn'. */
Andreas Färber4917cf42013-05-27 05:17:50 +0200684 cpu = current_cpu;
685 env = cpu->env_ptr;
Juergen Lock6c78f292013-10-03 16:09:37 +0200686#if !(defined(CONFIG_USER_ONLY) && \
687 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
688 cc = CPU_GET_CLASS(cpu);
689#endif
bellard7d132992003-03-06 23:23:54 +0000690 }
bellard3fb2ded2003-06-24 13:22:59 +0000691 } /* for(;;) */
692
bellard7d132992003-03-06 23:23:54 +0000693
bellarde4533c72003-06-15 19:51:39 +0000694#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000695 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000696 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
liguang80cf2c82013-05-28 16:21:08 +0800697 | (env->df & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000698#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000699 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800700#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000701#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000702#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100703#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000704#elif defined(TARGET_M68K)
705 cpu_m68k_flush_flags(env, env->cc_op);
706 env->cc_op = CC_OP_FLAGS;
707 env->sr = (env->sr & 0xffe0)
708 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200709#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000710#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400711#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800712#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000713#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000714#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000715#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100716#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400717#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000718 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000719#else
720#error unsupported target CPU
721#endif
pbrook1057eaa2007-02-04 13:37:44 +0000722
Andreas Färber4917cf42013-05-27 05:17:50 +0200723 /* fail safe : never use current_cpu outside cpu_exec() */
724 current_cpu = NULL;
bellard7d132992003-03-06 23:23:54 +0000725 return ret;
726}