blob: 0914d3c85c5e48e337ade48483c293287faec399 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber5638d182013-08-27 17:52:12 +020026void cpu_loop_exit(CPUState *cpu)
bellarde4533c72003-06-15 19:51:39 +000027{
Andreas Färberd77953b2013-01-16 19:29:31 +010028 cpu->current_tb = NULL;
Andreas Färber6f03bef2013-08-26 06:22:03 +020029 siglongjmp(cpu->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000030}
thsbfed01f2007-06-03 17:44:37 +000031
bellardfbf9eeb2004-04-25 21:21:33 +000032/* exit the current TB from a signal handler. The host registers are
33 restored in a state compatible with the CPU emulator
34 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000035#if defined(CONFIG_SOFTMMU)
Andreas Färber0ea8cb82013-09-03 02:12:23 +020036void cpu_resume_from_signal(CPUState *cpu, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000037{
Blue Swirl9eff14f2011-05-21 08:42:35 +000038 /* XXX: restore cpu registers saved in host registers */
39
Andreas Färber27103422013-08-26 08:31:06 +020040 cpu->exception_index = -1;
Andreas Färber6f03bef2013-08-26 06:22:03 +020041 siglongjmp(cpu->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000042}
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#endif
bellardfbf9eeb2004-04-25 21:21:33 +000044
Peter Maydell77211372013-02-22 18:10:02 +000045/* Execute a TB, and fix up the CPU state afterwards if necessary */
46static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
47{
48 CPUArchState *env = cpu->env_ptr;
Richard Henderson03afa5f2013-11-06 17:29:39 +100049 uintptr_t next_tb;
50
51#if defined(DEBUG_DISAS)
52 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
53#if defined(TARGET_I386)
54 log_cpu_state(cpu, CPU_DUMP_CCOP);
55#elif defined(TARGET_M68K)
56 /* ??? Should not modify env state for dumping. */
57 cpu_m68k_flush_flags(env, env->cc_op);
58 env->cc_op = CC_OP_FLAGS;
59 env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4);
60 log_cpu_state(cpu, 0);
61#else
62 log_cpu_state(cpu, 0);
63#endif
64 }
65#endif /* DEBUG_DISAS */
66
67 next_tb = tcg_qemu_tb_exec(env, tb_ptr);
Peter Maydell77211372013-02-22 18:10:02 +000068 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
69 /* We didn't start executing this TB (eg because the instruction
70 * counter hit zero); we must restore the guest PC to the address
71 * of the start of the TB.
72 */
Andreas Färberbdf7ae52013-06-28 19:31:32 +020073 CPUClass *cc = CPU_GET_CLASS(cpu);
Peter Maydell77211372013-02-22 18:10:02 +000074 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färberbdf7ae52013-06-28 19:31:32 +020075 if (cc->synchronize_from_tb) {
76 cc->synchronize_from_tb(cpu, tb);
77 } else {
78 assert(cc->set_pc);
79 cc->set_pc(cpu, tb->pc);
80 }
Peter Maydell77211372013-02-22 18:10:02 +000081 }
Peter Maydell378df4b2013-02-22 18:10:03 +000082 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
83 /* We were asked to stop executing TBs (probably a pending
84 * interrupt. We've now stopped, so clear the flag.
85 */
86 cpu->tcg_exit_req = 0;
87 }
Peter Maydell77211372013-02-22 18:10:02 +000088 return next_tb;
89}
90
pbrook2e70f6e2008-06-29 01:03:05 +000091/* Execute the code without caching the generated code. An interpreter
92 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010093static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000094 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000095{
Andreas Färberd77953b2013-01-16 19:29:31 +010096 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +000097 TranslationBlock *tb;
98
99 /* Should never happen.
100 We only end up here when an existing TB is too long. */
101 if (max_cycles > CF_COUNT_MASK)
102 max_cycles = CF_COUNT_MASK;
103
Andreas Färber648f0342013-09-01 17:43:17 +0200104 tb = tb_gen_code(cpu, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
pbrook2e70f6e2008-06-29 01:03:05 +0000105 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +0100106 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000107 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000108 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +0100109 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000110 tb_phys_invalidate(tb, -1);
111 tb_free(tb);
112}
113
Andreas Färber9349b4f2012-03-14 01:38:32 +0100114static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000115 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000116 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000117 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000118{
Andreas Färber8cd70432013-08-26 06:03:38 +0200119 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000120 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000121 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000122 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000123 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000124
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700125 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000128 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000129 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000130 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700131 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000132 for(;;) {
133 tb = *ptb1;
134 if (!tb)
135 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000136 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000137 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000138 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000139 tb->flags == flags) {
140 /* check next page if needed */
141 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000142 tb_page_addr_t phys_page2;
143
ths5fafdf22007-09-16 21:08:06 +0000144 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000145 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000147 if (tb->page_addr[1] == phys_page2)
148 goto found;
149 } else {
150 goto found;
151 }
152 }
153 ptb1 = &tb->phys_hash_next;
154 }
155 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000156 /* if no translated code available, then translate it now */
Andreas Färber648f0342013-09-01 17:43:17 +0200157 tb = tb_gen_code(cpu, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000158
bellard8a40a182005-11-20 10:35:40 +0000159 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300160 /* Move the last found TB to the head of the list */
161 if (likely(*ptb1)) {
162 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700163 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
164 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300165 }
bellard8a40a182005-11-20 10:35:40 +0000166 /* we add the TB in the virtual pc hash table */
Andreas Färber8cd70432013-08-26 06:03:38 +0200167 cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000168 return tb;
169}
170
Andreas Färber9349b4f2012-03-14 01:38:32 +0100171static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000172{
Andreas Färber8cd70432013-08-26 06:03:38 +0200173 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000174 TranslationBlock *tb;
175 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000176 int flags;
bellard8a40a182005-11-20 10:35:40 +0000177
178 /* we record a subset of the CPU state. It will
179 always be the same before a given translated block
180 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000181 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
Andreas Färber8cd70432013-08-26 06:03:38 +0200182 tb = cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000183 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
184 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000185 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000186 }
187 return tb;
188}
189
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100190static CPUDebugExcpHandler *debug_excp_handler;
191
Igor Mammedov84e3b602012-06-21 18:29:38 +0200192void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100193{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100194 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100195}
196
Andreas Färber9349b4f2012-03-14 01:38:32 +0100197static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100198{
Andreas Färberff4700b2013-08-26 18:23:18 +0200199 CPUState *cpu = ENV_GET_CPU(env);
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100200 CPUWatchpoint *wp;
201
Andreas Färberff4700b2013-08-26 18:23:18 +0200202 if (!cpu->watchpoint_hit) {
203 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100204 wp->flags &= ~BP_WATCHPOINT_HIT;
205 }
206 }
207 if (debug_excp_handler) {
208 debug_excp_handler(env);
209 }
210}
211
bellard7d132992003-03-06 23:23:54 +0000212/* main execution loop */
213
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300214volatile sig_atomic_t exit_request;
215
Andreas Färber9349b4f2012-03-14 01:38:32 +0100216int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000217{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200218 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100219#if !(defined(CONFIG_USER_ONLY) && \
220 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
221 CPUClass *cc = CPU_GET_CLASS(cpu);
222#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100223#ifdef TARGET_I386
224 X86CPU *x86_cpu = X86_CPU(cpu);
225#endif
bellard8a40a182005-11-20 10:35:40 +0000226 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000227 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000228 uint8_t *tc_ptr;
Richard Henderson3e9bd632013-08-20 14:40:25 -0700229 uintptr_t next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000230
Andreas Färber259186a2013-01-17 18:51:17 +0100231 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200232 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100233 return EXCP_HALTED;
234 }
235
Andreas Färber259186a2013-01-17 18:51:17 +0100236 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100237 }
bellard5a1e3cf2005-11-23 21:02:53 +0000238
Andreas Färber4917cf42013-05-27 05:17:50 +0200239 current_cpu = cpu;
bellarde4533c72003-06-15 19:51:39 +0000240
Andreas Färber4917cf42013-05-27 05:17:50 +0200241 /* As long as current_cpu is null, up to the assignment just above,
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200242 * requests by other threads to exit the execution loop are expected to
243 * be issued using the exit_request global. We must make sure that our
Andreas Färber4917cf42013-05-27 05:17:50 +0200244 * evaluation of the global value is performed past the current_cpu
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200245 * value transition point, which requires a memory barrier as well as
246 * an instruction scheduling constraint on modern architectures. */
247 smp_mb();
248
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200249 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100250 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300251 }
252
thsecb644f2007-06-03 18:45:53 +0000253#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100254 /* put eflags in CPU temporary format */
255 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +0800256 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
Jan Kiszka6792a572011-02-07 12:19:18 +0100257 CC_OP = CC_OP_EFLAGS;
258 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000259#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000260#elif defined(TARGET_M68K)
261 env->cc_op = CC_OP_FLAGS;
262 env->cc_dest = env->sr & 0xf;
263 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000264#elif defined(TARGET_ALPHA)
265#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800266#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000267#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000268 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100269#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200270#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000271#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400272#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800273#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000274#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000275#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100276#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400277#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000278 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000279#else
280#error unsupported target CPU
281#endif
Andreas Färber27103422013-08-26 08:31:06 +0200282 cpu->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000283
bellard7d132992003-03-06 23:23:54 +0000284 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000285 for(;;) {
Andreas Färber6f03bef2013-08-26 06:22:03 +0200286 if (sigsetjmp(cpu->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000287 /* if an exception is pending, we execute it here */
Andreas Färber27103422013-08-26 08:31:06 +0200288 if (cpu->exception_index >= 0) {
289 if (cpu->exception_index >= EXCP_INTERRUPT) {
bellard3fb2ded2003-06-24 13:22:59 +0000290 /* exit request from the cpu execution loop */
Andreas Färber27103422013-08-26 08:31:06 +0200291 ret = cpu->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100292 if (ret == EXCP_DEBUG) {
293 cpu_handle_debug_exception(env);
294 }
bellard3fb2ded2003-06-24 13:22:59 +0000295 break;
aurel3272d239e2009-01-14 19:40:27 +0000296 } else {
297#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000298 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000299 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000300 loop */
bellard83479e72003-06-25 16:12:37 +0000301#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100302 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000303#endif
Andreas Färber27103422013-08-26 08:31:06 +0200304 ret = cpu->exception_index;
bellard3fb2ded2003-06-24 13:22:59 +0000305 break;
aurel3272d239e2009-01-14 19:40:27 +0000306#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100307 cc->do_interrupt(cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200308 cpu->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000309#endif
bellard3fb2ded2003-06-24 13:22:59 +0000310 }
ths5fafdf22007-09-16 21:08:06 +0000311 }
bellard9df217a2005-02-10 22:05:51 +0000312
blueswir1b5fc09a2008-05-04 06:38:18 +0000313 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000314 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100315 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000316 if (unlikely(interrupt_request)) {
Andreas Färbered2803d2013-06-21 20:20:45 +0200317 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
malce1638bd2008-11-06 18:54:46 +0000318 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700319 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000320 }
pbrook6658ffb2007-03-16 23:58:11 +0000321 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100322 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
Andreas Färber27103422013-08-26 08:31:06 +0200323 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +0200324 cpu_loop_exit(cpu);
pbrook6658ffb2007-03-16 23:58:11 +0000325 }
balroga90b7312007-05-01 01:28:01 +0000326#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200327 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800328 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000329 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100330 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
331 cpu->halted = 1;
Andreas Färber27103422013-08-26 08:31:06 +0200332 cpu->exception_index = EXCP_HLT;
Andreas Färber5638d182013-08-27 17:52:12 +0200333 cpu_loop_exit(cpu);
balroga90b7312007-05-01 01:28:01 +0000334 }
335#endif
bellard68a79312003-06-30 13:12:32 +0000336#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200337#if !defined(CONFIG_USER_ONLY)
338 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100339 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Andreas Färber693fa552013-12-24 03:18:12 +0100340 apic_poll_irq(x86_cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +0200341 }
342#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300343 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000344 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
345 0);
Andreas Färber693fa552013-12-24 03:18:12 +0100346 do_cpu_init(x86_cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200347 cpu->exception_index = EXCP_HALTED;
Andreas Färber5638d182013-08-27 17:52:12 +0200348 cpu_loop_exit(cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300349 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber693fa552013-12-24 03:18:12 +0100350 do_cpu_sipi(x86_cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300351 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000352 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
353 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000354 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
355 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100356 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Andreas Färber693fa552013-12-24 03:18:12 +0100357 do_smm_enter(x86_cpu);
bellarddb620f42008-06-04 17:02:19 +0000358 next_tb = 0;
359 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
360 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100361 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000362 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000363 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000364 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800365 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100366 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000367 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800368 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000369 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
370 (((env->hflags2 & HF2_VINTR_MASK) &&
371 (env->hflags2 & HF2_HIF_MASK)) ||
372 (!(env->hflags2 & HF2_VINTR_MASK) &&
373 (env->eflags & IF_MASK &&
374 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
375 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000376 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
377 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100378 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
379 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000380 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400381 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
382 do_interrupt_x86_hardirq(env, intno, 1);
383 /* ensure that no TB jump will be modified as
384 the program flow was changed */
385 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000386#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000387 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
388 (env->eflags & IF_MASK) &&
389 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
390 int intno;
391 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000392 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
393 0);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +0100394 intno = ldl_phys(cpu->as,
395 env->vm_vmcb
396 + offsetof(struct vmcb,
397 control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000398 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000399 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100400 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000401 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000402#endif
bellarddb620f42008-06-04 17:02:19 +0000403 }
bellard68a79312003-06-30 13:12:32 +0000404 }
bellardce097762004-01-04 23:53:18 +0000405#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000406 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200407 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000408 }
j_mayer47103572007-03-30 09:38:04 +0000409 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000410 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100411 if (env->pending_interrupts == 0) {
412 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
413 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000414 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000415 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100416#elif defined(TARGET_LM32)
417 if ((interrupt_request & CPU_INTERRUPT_HARD)
418 && (env->ie & IE_IE)) {
Andreas Färber27103422013-08-26 08:31:06 +0200419 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100420 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100421 next_tb = 0;
422 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200423#elif defined(TARGET_MICROBLAZE)
424 if ((interrupt_request & CPU_INTERRUPT_HARD)
425 && (env->sregs[SR_MSR] & MSR_IE)
426 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
427 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
Andreas Färber27103422013-08-26 08:31:06 +0200428 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100429 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200430 next_tb = 0;
431 }
bellard6af0bf92005-07-02 14:58:51 +0000432#elif defined(TARGET_MIPS)
433 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100434 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000435 /* Raise it */
Andreas Färber27103422013-08-26 08:31:06 +0200436 cpu->exception_index = EXCP_EXT_INTERRUPT;
bellard6af0bf92005-07-02 14:58:51 +0000437 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100438 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000439 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000440 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800441#elif defined(TARGET_OPENRISC)
442 {
443 int idx = -1;
444 if ((interrupt_request & CPU_INTERRUPT_HARD)
445 && (env->sr & SR_IEE)) {
446 idx = EXCP_INT;
447 }
448 if ((interrupt_request & CPU_INTERRUPT_TIMER)
449 && (env->sr & SR_TEE)) {
450 idx = EXCP_TICK;
451 }
452 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200453 cpu->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100454 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800455 next_tb = 0;
456 }
457 }
bellarde95c8d52004-09-30 22:22:08 +0000458#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300459 if (interrupt_request & CPU_INTERRUPT_HARD) {
460 if (cpu_interrupts_enabled(env) &&
461 env->interrupt_index > 0) {
462 int pil = env->interrupt_index & 0xf;
463 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000464
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300465 if (((type == TT_EXTINT) &&
466 cpu_pil_allowed(env, pil)) ||
467 type != TT_EXTINT) {
Andreas Färber27103422013-08-26 08:31:06 +0200468 cpu->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100469 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300470 next_tb = 0;
471 }
472 }
陳韋任e965fc32012-02-06 14:02:55 +0800473 }
bellardb5ff1b32005-11-26 10:38:39 +0000474#elif defined(TARGET_ARM)
475 if (interrupt_request & CPU_INTERRUPT_FIQ
Peter Maydell4cc35612014-02-26 17:20:06 +0000476 && !(env->daif & PSTATE_F)) {
Andreas Färber27103422013-08-26 08:31:06 +0200477 cpu->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100478 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000479 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000480 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000481 /* ARMv7-M interrupt return works by loading a magic value
482 into the PC. On real hardware the load causes the
483 return to occur. The qemu implementation performs the
484 jump normally, then does the exception return when the
485 CPU tries to execute code at the magic address.
486 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200487 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000488 We avoid this by disabling interrupts when
489 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000490 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000491 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
Peter Maydell4cc35612014-02-26 17:20:06 +0000492 || !(env->daif & PSTATE_I))) {
Andreas Färber27103422013-08-26 08:31:06 +0200493 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100494 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000496 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800497#elif defined(TARGET_UNICORE32)
498 if (interrupt_request & CPU_INTERRUPT_HARD
499 && !(env->uncached_asr & ASR_I)) {
Andreas Färber27103422013-08-26 08:31:06 +0200500 cpu->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100501 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800502 next_tb = 0;
503 }
bellardfdf9b3e2006-04-27 21:07:38 +0000504#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000505 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100506 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000507 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000508 }
j_mayereddf68a2007-04-05 07:22:49 +0000509#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700510 {
511 int idx = -1;
512 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800513 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700514 case 0 ... 3:
515 if (interrupt_request & CPU_INTERRUPT_HARD) {
516 idx = EXCP_DEV_INTERRUPT;
517 }
518 /* FALLTHRU */
519 case 4:
520 if (interrupt_request & CPU_INTERRUPT_TIMER) {
521 idx = EXCP_CLK_INTERRUPT;
522 }
523 /* FALLTHRU */
524 case 5:
525 if (interrupt_request & CPU_INTERRUPT_SMP) {
526 idx = EXCP_SMP_INTERRUPT;
527 }
528 /* FALLTHRU */
529 case 6:
530 if (interrupt_request & CPU_INTERRUPT_MCHK) {
531 idx = EXCP_MCHK;
532 }
533 }
534 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200535 cpu->exception_index = idx;
Richard Henderson6a80e082011-04-18 15:09:09 -0700536 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100537 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700538 next_tb = 0;
539 }
j_mayereddf68a2007-04-05 07:22:49 +0000540 }
thsf1ccf902007-10-08 13:16:14 +0000541#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000542 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100543 && (env->pregs[PR_CCS] & I_FLAG)
544 && !env->locked_irq) {
Andreas Färber27103422013-08-26 08:31:06 +0200545 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100546 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000547 next_tb = 0;
548 }
Lars Persson82193142012-06-14 16:23:55 +0200549 if (interrupt_request & CPU_INTERRUPT_NMI) {
550 unsigned int m_flag_archval;
551 if (env->pregs[PR_VR] < 32) {
552 m_flag_archval = M_FLAG_V10;
553 } else {
554 m_flag_archval = M_FLAG_V32;
555 }
556 if ((env->pregs[PR_CCS] & m_flag_archval)) {
Andreas Färber27103422013-08-26 08:31:06 +0200557 cpu->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100558 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200559 next_tb = 0;
560 }
thsf1ccf902007-10-08 13:16:14 +0000561 }
pbrook06338792007-05-23 19:58:11 +0000562#elif defined(TARGET_M68K)
563 if (interrupt_request & CPU_INTERRUPT_HARD
564 && ((env->sr & SR_I) >> SR_I_SHIFT)
565 < env->pending_level) {
566 /* Real hardware gets the interrupt vector via an
567 IACK cycle at this point. Current emulated
568 hardware doesn't rely on this, so we
569 provide/save the vector when the interrupt is
570 first signalled. */
Andreas Färber27103422013-08-26 08:31:06 +0200571 cpu->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000572 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000573 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000574 }
Alexander Graf3110e292011-04-15 17:32:48 +0200575#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
576 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
577 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100578 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200579 next_tb = 0;
580 }
Max Filippov40643d72011-09-06 03:55:41 +0400581#elif defined(TARGET_XTENSA)
582 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber27103422013-08-26 08:31:06 +0200583 cpu->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100584 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400585 next_tb = 0;
586 }
bellard68a79312003-06-30 13:12:32 +0000587#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200588 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000589 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100590 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
591 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000592 /* ensure that no TB jump will be modified as
593 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000594 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000595 }
aurel32be214e62009-03-06 21:48:00 +0000596 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100597 if (unlikely(cpu->exit_request)) {
598 cpu->exit_request = 0;
Andreas Färber27103422013-08-26 08:31:06 +0200599 cpu->exception_index = EXCP_INTERRUPT;
Andreas Färber5638d182013-08-27 17:52:12 +0200600 cpu_loop_exit(cpu);
bellard3fb2ded2003-06-24 13:22:59 +0000601 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700602 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000603 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000604 /* Note: we do it here to avoid a gcc bug on Mac OS X when
605 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700606 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000607 /* as some TB could have been invalidated because
608 of memory exceptions while generating the code, we
609 must recompute the hash index here */
610 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700611 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000612 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100613 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
614 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
615 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
616 }
bellard8a40a182005-11-20 10:35:40 +0000617 /* see if we can patch the calling TB. When the TB
618 spans two pages, we cannot safely do a direct
619 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100620 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000621 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
622 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000623 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700624 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000625
626 /* cpu_interrupt might be called while translating the
627 TB, but before it is linked into a potentially
628 infinite loop and becomes env->current_tb. Avoid
629 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100630 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200631 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100632 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000633 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800634 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000635 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000636 switch (next_tb & TB_EXIT_MASK) {
637 case TB_EXIT_REQUESTED:
638 /* Something asked us to stop executing
639 * chained TBs; just continue round the main
640 * loop. Whatever requested the exit will also
641 * have set something else (eg exit_request or
642 * interrupt_request) which we will handle
643 * next time around the loop.
644 */
645 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
646 next_tb = 0;
647 break;
648 case TB_EXIT_ICOUNT_EXPIRED:
649 {
thsbf20dc02008-06-30 17:22:19 +0000650 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000651 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000652 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färber28ecfd72013-08-26 05:51:49 +0200653 insns_left = cpu->icount_decr.u32;
Andreas Färberefee7342013-08-26 05:39:29 +0200654 if (cpu->icount_extra && insns_left >= 0) {
pbrook2e70f6e2008-06-29 01:03:05 +0000655 /* Refill decrementer and continue execution. */
Andreas Färberefee7342013-08-26 05:39:29 +0200656 cpu->icount_extra += insns_left;
657 if (cpu->icount_extra > 0xffff) {
pbrook2e70f6e2008-06-29 01:03:05 +0000658 insns_left = 0xffff;
659 } else {
Andreas Färberefee7342013-08-26 05:39:29 +0200660 insns_left = cpu->icount_extra;
pbrook2e70f6e2008-06-29 01:03:05 +0000661 }
Andreas Färberefee7342013-08-26 05:39:29 +0200662 cpu->icount_extra -= insns_left;
Andreas Färber28ecfd72013-08-26 05:51:49 +0200663 cpu->icount_decr.u16.low = insns_left;
pbrook2e70f6e2008-06-29 01:03:05 +0000664 } else {
665 if (insns_left > 0) {
666 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000667 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000668 }
Andreas Färber27103422013-08-26 08:31:06 +0200669 cpu->exception_index = EXCP_INTERRUPT;
pbrook2e70f6e2008-06-29 01:03:05 +0000670 next_tb = 0;
Andreas Färber5638d182013-08-27 17:52:12 +0200671 cpu_loop_exit(cpu);
pbrook2e70f6e2008-06-29 01:03:05 +0000672 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000673 break;
674 }
675 default:
676 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000677 }
678 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100679 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000680 /* reset soft MMU for next block (it can currently
681 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000682 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200683 } else {
684 /* Reload env after longjmp - the compiler may have smashed all
685 * local variables as longjmp is marked 'noreturn'. */
Andreas Färber4917cf42013-05-27 05:17:50 +0200686 cpu = current_cpu;
687 env = cpu->env_ptr;
Juergen Lock6c78f292013-10-03 16:09:37 +0200688#if !(defined(CONFIG_USER_ONLY) && \
689 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
690 cc = CPU_GET_CLASS(cpu);
691#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100692#ifdef TARGET_I386
693 x86_cpu = X86_CPU(cpu);
694#endif
bellard7d132992003-03-06 23:23:54 +0000695 }
bellard3fb2ded2003-06-24 13:22:59 +0000696 } /* for(;;) */
697
bellard7d132992003-03-06 23:23:54 +0000698
bellarde4533c72003-06-15 19:51:39 +0000699#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000700 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000701 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
liguang80cf2c82013-05-28 16:21:08 +0800702 | (env->df & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000703#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000704 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800705#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000706#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000707#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100708#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000709#elif defined(TARGET_M68K)
710 cpu_m68k_flush_flags(env, env->cc_op);
711 env->cc_op = CC_OP_FLAGS;
712 env->sr = (env->sr & 0xffe0)
713 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200714#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000715#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400716#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800717#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000718#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000719#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000720#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100721#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400722#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000723 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000724#else
725#error unsupported target CPU
726#endif
pbrook1057eaa2007-02-04 13:37:44 +0000727
Andreas Färber4917cf42013-05-27 05:17:50 +0200728 /* fail safe : never use current_cpu outside cpu_exec() */
729 current_cpu = NULL;
bellard7d132992003-03-06 23:23:54 +0000730 return ret;
731}