blob: d5f492f9a553deba2f702a5ff8235de2c25f5aa1 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000024
Juan Quinteladfe5fff2009-07-27 16:12:40 +020025#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000026// Work around ugly bugs in glibc that mangle global register contents
27#undef env
28#define env cpu_single_env
29#endif
30
bellard36bdbe52003-11-19 22:12:02 +000031int tb_invalidated_flag;
32
Juan Quintelaf0667e62009-07-27 16:13:05 +020033//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000034
aliguori6a4955a2009-04-24 18:03:20 +000035int qemu_cpu_has_work(CPUState *env)
36{
37 return cpu_has_work(env);
38}
39
Blue Swirl1162c042011-05-14 12:52:35 +000040void cpu_loop_exit(CPUState *env1)
bellarde4533c72003-06-15 19:51:39 +000041{
Blue Swirl1162c042011-05-14 12:52:35 +000042 env1->current_tb = NULL;
43 longjmp(env1->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000044}
thsbfed01f2007-06-03 17:44:37 +000045
bellardfbf9eeb2004-04-25 21:21:33 +000046/* exit the current TB from a signal handler. The host registers are
47 restored in a state compatible with the CPU emulator
48 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000049#if defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +000050void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000051{
Blue Swirl9eff14f2011-05-21 08:42:35 +000052 env = env1;
53
54 /* XXX: restore cpu registers saved in host registers */
55
56 env->exception_index = -1;
57 longjmp(env->jmp_env, 1);
58}
Blue Swirl9eff14f2011-05-21 08:42:35 +000059#endif
bellardfbf9eeb2004-04-25 21:21:33 +000060
pbrook2e70f6e2008-06-29 01:03:05 +000061/* Execute the code without caching the generated code. An interpreter
62 could be used if available. */
63static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
64{
65 unsigned long next_tb;
66 TranslationBlock *tb;
67
68 /* Should never happen.
69 We only end up here when an existing TB is too long. */
70 if (max_cycles > CF_COUNT_MASK)
71 max_cycles = CF_COUNT_MASK;
72
73 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
74 max_cycles);
75 env->current_tb = tb;
76 /* execute the generated code */
77 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010078 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000079
80 if ((next_tb & 3) == 2) {
81 /* Restore PC. This may happen if async event occurs before
82 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000083 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000084 }
85 tb_phys_invalidate(tb, -1);
86 tb_free(tb);
87}
88
bellard8a40a182005-11-20 10:35:40 +000089static TranslationBlock *tb_find_slow(target_ulong pc,
90 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000091 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000092{
93 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000094 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +000095 tb_page_addr_t phys_pc, phys_page1, phys_page2;
96 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000097
bellard8a40a182005-11-20 10:35:40 +000098 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000099
bellard8a40a182005-11-20 10:35:40 +0000100 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000101 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000102 phys_page1 = phys_pc & TARGET_PAGE_MASK;
103 phys_page2 = -1;
104 h = tb_phys_hash_func(phys_pc);
105 ptb1 = &tb_phys_hash[h];
106 for(;;) {
107 tb = *ptb1;
108 if (!tb)
109 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000110 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000111 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000112 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000113 tb->flags == flags) {
114 /* check next page if needed */
115 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000116 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000117 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000118 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000119 if (tb->page_addr[1] == phys_page2)
120 goto found;
121 } else {
122 goto found;
123 }
124 }
125 ptb1 = &tb->phys_hash_next;
126 }
127 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000128 /* if no translated code available, then translate it now */
129 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000130
bellard8a40a182005-11-20 10:35:40 +0000131 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300132 /* Move the last found TB to the head of the list */
133 if (likely(*ptb1)) {
134 *ptb1 = tb->phys_hash_next;
135 tb->phys_hash_next = tb_phys_hash[h];
136 tb_phys_hash[h] = tb;
137 }
bellard8a40a182005-11-20 10:35:40 +0000138 /* we add the TB in the virtual pc hash table */
139 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000140 return tb;
141}
142
143static inline TranslationBlock *tb_find_fast(void)
144{
145 TranslationBlock *tb;
146 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000147 int flags;
bellard8a40a182005-11-20 10:35:40 +0000148
149 /* we record a subset of the CPU state. It will
150 always be the same before a given translated block
151 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000152 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000153 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000154 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
155 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000156 tb = tb_find_slow(pc, cs_base, flags);
157 }
158 return tb;
159}
160
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100161static CPUDebugExcpHandler *debug_excp_handler;
162
163CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
164{
165 CPUDebugExcpHandler *old_handler = debug_excp_handler;
166
167 debug_excp_handler = handler;
168 return old_handler;
169}
170
171static void cpu_handle_debug_exception(CPUState *env)
172{
173 CPUWatchpoint *wp;
174
175 if (!env->watchpoint_hit) {
176 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
177 wp->flags &= ~BP_WATCHPOINT_HIT;
178 }
179 }
180 if (debug_excp_handler) {
181 debug_excp_handler(env);
182 }
183}
184
bellard7d132992003-03-06 23:23:54 +0000185/* main execution loop */
186
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300187volatile sig_atomic_t exit_request;
188
bellarde4533c72003-06-15 19:51:39 +0000189int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000190{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100191 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000192 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000193 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000194 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000195 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000196
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 if (env1->halted) {
198 if (!cpu_has_work(env1)) {
199 return EXCP_HALTED;
200 }
201
202 env1->halted = 0;
203 }
bellard5a1e3cf2005-11-23 21:02:53 +0000204
ths5fafdf22007-09-16 21:08:06 +0000205 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000206
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100207 /* the access to env below is actually saving the global register's
208 value, so that files not including target-xyz/exec.h are free to
209 use it. */
210 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
211 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200212 barrier();
bellardc27004e2005-01-03 23:35:10 +0000213 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000214
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200215 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300216 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300217 }
218
thsecb644f2007-06-03 18:45:53 +0000219#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100220 /* put eflags in CPU temporary format */
221 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
222 DF = 1 - (2 * ((env->eflags >> 10) & 1));
223 CC_OP = CC_OP_EFLAGS;
224 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000225#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000226#elif defined(TARGET_M68K)
227 env->cc_op = CC_OP_FLAGS;
228 env->cc_dest = env->sr & 0xf;
229 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000230#elif defined(TARGET_ALPHA)
231#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800232#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000233#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100234#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200235#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000236#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000237#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000238#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100239#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000240 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000241#else
242#error unsupported target CPU
243#endif
bellard3fb2ded2003-06-24 13:22:59 +0000244 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000245
bellard7d132992003-03-06 23:23:54 +0000246 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000247 for(;;) {
248 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200249#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000250#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100251 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000252#define env cpu_single_env
253#endif
bellard3fb2ded2003-06-24 13:22:59 +0000254 /* if an exception is pending, we execute it here */
255 if (env->exception_index >= 0) {
256 if (env->exception_index >= EXCP_INTERRUPT) {
257 /* exit request from the cpu execution loop */
258 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100259 if (ret == EXCP_DEBUG) {
260 cpu_handle_debug_exception(env);
261 }
bellard3fb2ded2003-06-24 13:22:59 +0000262 break;
aurel3272d239e2009-01-14 19:40:27 +0000263 } else {
264#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000265 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000266 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000267 loop */
bellard83479e72003-06-25 16:12:37 +0000268#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000269 do_interrupt_user(env->exception_index,
270 env->exception_is_int,
271 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000272 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000273 /* successfully delivered */
274 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000275#endif
bellard3fb2ded2003-06-24 13:22:59 +0000276 ret = env->exception_index;
277 break;
aurel3272d239e2009-01-14 19:40:27 +0000278#else
bellard83479e72003-06-25 16:12:37 +0000279#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000280 /* simulate a real cpu exception. On i386, it can
281 trigger new exceptions, but we do not handle
282 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000283 do_interrupt(env->exception_index,
284 env->exception_is_int,
285 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000286 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000287 /* successfully delivered */
288 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000289#elif defined(TARGET_PPC)
290 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100291#elif defined(TARGET_LM32)
292 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200293#elif defined(TARGET_MICROBLAZE)
294 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000295#elif defined(TARGET_MIPS)
296 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000297#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000298 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000299#elif defined(TARGET_ARM)
300 do_interrupt(env);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800301#elif defined(TARGET_UNICORE32)
302 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000303#elif defined(TARGET_SH4)
304 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000305#elif defined(TARGET_ALPHA)
306 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000307#elif defined(TARGET_CRIS)
308 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000309#elif defined(TARGET_M68K)
310 do_interrupt(0);
Alexander Graf3110e292011-04-15 17:32:48 +0200311#elif defined(TARGET_S390X)
312 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000313#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100314 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000315#endif
bellard3fb2ded2003-06-24 13:22:59 +0000316 }
ths5fafdf22007-09-16 21:08:06 +0000317 }
bellard9df217a2005-02-10 22:05:51 +0000318
blueswir1b5fc09a2008-05-04 06:38:18 +0000319 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000320 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000321 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000322 if (unlikely(interrupt_request)) {
323 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
324 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700325 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000326 }
pbrook6658ffb2007-03-16 23:58:11 +0000327 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
328 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
329 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000330 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000331 }
balroga90b7312007-05-01 01:28:01 +0000332#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200333 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800334 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000335 if (interrupt_request & CPU_INTERRUPT_HALT) {
336 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
337 env->halted = 1;
338 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000339 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000340 }
341#endif
bellard68a79312003-06-30 13:12:32 +0000342#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300343 if (interrupt_request & CPU_INTERRUPT_INIT) {
344 svm_check_intercept(SVM_EXIT_INIT);
345 do_cpu_init(env);
346 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000347 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300348 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
349 do_cpu_sipi(env);
350 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000351 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
352 !(env->hflags & HF_SMM_MASK)) {
353 svm_check_intercept(SVM_EXIT_SMI);
354 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
355 do_smm_enter();
356 next_tb = 0;
357 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
358 !(env->hflags2 & HF2_NMI_MASK)) {
359 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
360 env->hflags2 |= HF2_NMI_MASK;
361 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
362 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800363 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
364 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
365 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
366 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000367 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
368 (((env->hflags2 & HF2_VINTR_MASK) &&
369 (env->hflags2 & HF2_HIF_MASK)) ||
370 (!(env->hflags2 & HF2_VINTR_MASK) &&
371 (env->eflags & IF_MASK &&
372 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
373 int intno;
374 svm_check_intercept(SVM_EXIT_INTR);
375 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
376 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000377 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200378#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000379#undef env
380 env = cpu_single_env;
381#define env cpu_single_env
382#endif
bellarddb620f42008-06-04 17:02:19 +0000383 do_interrupt(intno, 0, 0, 0, 1);
384 /* ensure that no TB jump will be modified as
385 the program flow was changed */
386 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000387#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000388 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
389 (env->eflags & IF_MASK) &&
390 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
391 int intno;
392 /* FIXME: this should respect TPR */
393 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000394 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000395 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000396 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000397 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000398 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000399#endif
bellarddb620f42008-06-04 17:02:19 +0000400 }
bellard68a79312003-06-30 13:12:32 +0000401 }
bellardce097762004-01-04 23:53:18 +0000402#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000403#if 0
404 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000405 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000406 }
407#endif
j_mayer47103572007-03-30 09:38:04 +0000408 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000409 ppc_hw_interrupt(env);
410 if (env->pending_interrupts == 0)
411 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000412 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000413 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100414#elif defined(TARGET_LM32)
415 if ((interrupt_request & CPU_INTERRUPT_HARD)
416 && (env->ie & IE_IE)) {
417 env->exception_index = EXCP_IRQ;
418 do_interrupt(env);
419 next_tb = 0;
420 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200421#elif defined(TARGET_MICROBLAZE)
422 if ((interrupt_request & CPU_INTERRUPT_HARD)
423 && (env->sregs[SR_MSR] & MSR_IE)
424 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
425 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
426 env->exception_index = EXCP_IRQ;
427 do_interrupt(env);
428 next_tb = 0;
429 }
bellard6af0bf92005-07-02 14:58:51 +0000430#elif defined(TARGET_MIPS)
431 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100432 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000433 /* Raise it */
434 env->exception_index = EXCP_EXT_INTERRUPT;
435 env->error_code = 0;
436 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000437 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000438 }
bellarde95c8d52004-09-30 22:22:08 +0000439#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300440 if (interrupt_request & CPU_INTERRUPT_HARD) {
441 if (cpu_interrupts_enabled(env) &&
442 env->interrupt_index > 0) {
443 int pil = env->interrupt_index & 0xf;
444 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000445
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300446 if (((type == TT_EXTINT) &&
447 cpu_pil_allowed(env, pil)) ||
448 type != TT_EXTINT) {
449 env->exception_index = env->interrupt_index;
450 do_interrupt(env);
451 next_tb = 0;
452 }
453 }
balroga90b7312007-05-01 01:28:01 +0000454 }
bellardb5ff1b32005-11-26 10:38:39 +0000455#elif defined(TARGET_ARM)
456 if (interrupt_request & CPU_INTERRUPT_FIQ
457 && !(env->uncached_cpsr & CPSR_F)) {
458 env->exception_index = EXCP_FIQ;
459 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000460 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000461 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000462 /* ARMv7-M interrupt return works by loading a magic value
463 into the PC. On real hardware the load causes the
464 return to occur. The qemu implementation performs the
465 jump normally, then does the exception return when the
466 CPU tries to execute code at the magic address.
467 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200468 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000469 We avoid this by disabling interrupts when
470 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000471 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000472 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
473 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000474 env->exception_index = EXCP_IRQ;
475 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000476 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000477 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800478#elif defined(TARGET_UNICORE32)
479 if (interrupt_request & CPU_INTERRUPT_HARD
480 && !(env->uncached_asr & ASR_I)) {
481 do_interrupt(env);
482 next_tb = 0;
483 }
bellardfdf9b3e2006-04-27 21:07:38 +0000484#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000485 if (interrupt_request & CPU_INTERRUPT_HARD) {
486 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000487 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000488 }
j_mayereddf68a2007-04-05 07:22:49 +0000489#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700490 {
491 int idx = -1;
492 /* ??? This hard-codes the OSF/1 interrupt levels. */
493 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
494 case 0 ... 3:
495 if (interrupt_request & CPU_INTERRUPT_HARD) {
496 idx = EXCP_DEV_INTERRUPT;
497 }
498 /* FALLTHRU */
499 case 4:
500 if (interrupt_request & CPU_INTERRUPT_TIMER) {
501 idx = EXCP_CLK_INTERRUPT;
502 }
503 /* FALLTHRU */
504 case 5:
505 if (interrupt_request & CPU_INTERRUPT_SMP) {
506 idx = EXCP_SMP_INTERRUPT;
507 }
508 /* FALLTHRU */
509 case 6:
510 if (interrupt_request & CPU_INTERRUPT_MCHK) {
511 idx = EXCP_MCHK;
512 }
513 }
514 if (idx >= 0) {
515 env->exception_index = idx;
516 env->error_code = 0;
517 do_interrupt(env);
518 next_tb = 0;
519 }
j_mayereddf68a2007-04-05 07:22:49 +0000520 }
thsf1ccf902007-10-08 13:16:14 +0000521#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000522 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100523 && (env->pregs[PR_CCS] & I_FLAG)
524 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000525 env->exception_index = EXCP_IRQ;
526 do_interrupt(env);
527 next_tb = 0;
528 }
529 if (interrupt_request & CPU_INTERRUPT_NMI
530 && (env->pregs[PR_CCS] & M_FLAG)) {
531 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000532 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000533 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000534 }
pbrook06338792007-05-23 19:58:11 +0000535#elif defined(TARGET_M68K)
536 if (interrupt_request & CPU_INTERRUPT_HARD
537 && ((env->sr & SR_I) >> SR_I_SHIFT)
538 < env->pending_level) {
539 /* Real hardware gets the interrupt vector via an
540 IACK cycle at this point. Current emulated
541 hardware doesn't rely on this, so we
542 provide/save the vector when the interrupt is
543 first signalled. */
544 env->exception_index = env->pending_vector;
545 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000546 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000547 }
Alexander Graf3110e292011-04-15 17:32:48 +0200548#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
549 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
550 (env->psw.mask & PSW_MASK_EXT)) {
551 do_interrupt(env);
552 next_tb = 0;
553 }
bellard68a79312003-06-30 13:12:32 +0000554#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200555 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000556 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000557 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000558 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
559 /* ensure that no TB jump will be modified as
560 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000561 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000562 }
aurel32be214e62009-03-06 21:48:00 +0000563 }
564 if (unlikely(env->exit_request)) {
565 env->exit_request = 0;
566 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000567 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000568 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700569#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000570 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000571 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000572#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000573 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000574 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000575 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000576#elif defined(TARGET_M68K)
577 cpu_m68k_flush_flags(env, env->cc_op);
578 env->cc_op = CC_OP_FLAGS;
579 env->sr = (env->sr & 0xffe0)
580 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000581 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000582#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700583 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000584#endif
bellard3fb2ded2003-06-24 13:22:59 +0000585 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700586#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000587 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000588 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000589 /* Note: we do it here to avoid a gcc bug on Mac OS X when
590 doing it in tb_find_slow */
591 if (tb_invalidated_flag) {
592 /* as some TB could have been invalidated because
593 of memory exceptions while generating the code, we
594 must recompute the hash index here */
595 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000596 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000597 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200598#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000599 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
600 (long)tb->tc_ptr, tb->pc,
601 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000602#endif
bellard8a40a182005-11-20 10:35:40 +0000603 /* see if we can patch the calling TB. When the TB
604 spans two pages, we cannot safely do a direct
605 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100606 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000607 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000608 }
pbrookd5975362008-06-07 20:50:51 +0000609 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000610
611 /* cpu_interrupt might be called while translating the
612 TB, but before it is linked into a potentially
613 infinite loop and becomes env->current_tb. Avoid
614 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200615 env->current_tb = tb;
616 barrier();
617 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000618 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000619 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200620#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000621#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000622 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000623#define env cpu_single_env
624#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000625 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000626 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000627 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000628 int insns_left;
629 tb = (TranslationBlock *)(long)(next_tb & ~3);
630 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000631 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000632 insns_left = env->icount_decr.u32;
633 if (env->icount_extra && insns_left >= 0) {
634 /* Refill decrementer and continue execution. */
635 env->icount_extra += insns_left;
636 if (env->icount_extra > 0xffff) {
637 insns_left = 0xffff;
638 } else {
639 insns_left = env->icount_extra;
640 }
641 env->icount_extra -= insns_left;
642 env->icount_decr.u16.low = insns_left;
643 } else {
644 if (insns_left > 0) {
645 /* Execute remaining instructions. */
646 cpu_exec_nocache(insns_left, tb);
647 }
648 env->exception_index = EXCP_INTERRUPT;
649 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000650 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000651 }
652 }
653 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200654 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000655 /* reset soft MMU for next block (it can currently
656 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000657 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000658 }
bellard3fb2ded2003-06-24 13:22:59 +0000659 } /* for(;;) */
660
bellard7d132992003-03-06 23:23:54 +0000661
bellarde4533c72003-06-15 19:51:39 +0000662#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000663 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000664 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000665#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000666 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800667#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000668#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000669#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100670#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000671#elif defined(TARGET_M68K)
672 cpu_m68k_flush_flags(env, env->cc_op);
673 env->cc_op = CC_OP_FLAGS;
674 env->sr = (env->sr & 0xffe0)
675 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200676#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000677#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000678#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000679#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000680#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100681#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000682 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000683#else
684#error unsupported target CPU
685#endif
pbrook1057eaa2007-02-04 13:37:44 +0000686
687 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200688 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100689 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000690
bellard6a00d602005-11-21 23:25:50 +0000691 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000692 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000693 return ret;
694}