blob: 750008c4e132e2bdd991c818360150bedd046bf5 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity7762c2c2012-09-20 16:02:51 +030062#include "memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020063
bellardfd6ce8f2003-05-14 19:00:11 +000064//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000065//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000066//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000067
68/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000069//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020082static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
Richard Henderson4438c8a2012-10-16 17:30:13 +100088uint8_t *code_gen_prologue;
blueswir1bdaf78e2008-10-04 07:24:27 +000089static uint8_t *code_gen_buffer;
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100090static size_t code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000091/* threshold to flush the translated code buffer */
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +100092static size_t code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +020093static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +000094
pbrooke2eef172008-06-08 01:09:01 +000095#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000096int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +000097static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000098
Paolo Bonzini85d59fe2011-08-12 13:18:14 +020099RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300100
101static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300102static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300103
Avi Kivityf6790af2012-10-02 20:13:51 +0200104AddressSpace address_space_io;
105AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +0200106
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200107MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200108static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200109
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
Andreas Färber9349b4f2012-03-14 01:38:32 +0100112CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000113/* current CPU in the current thread. It is only valid inside
114 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100115DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000116/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000117 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000118 2 = Adaptive rate instruction counting. */
119int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000120
bellard54936002003-05-13 00:25:15 +0000121typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000122 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000123 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000124 /* in order to optimize self modifying code, we count the number
125 of lookups we do to a given page to use a bitmap */
126 unsigned int code_write_count;
127 uint8_t *code_bitmap;
128#if defined(CONFIG_USER_ONLY)
129 unsigned long flags;
130#endif
bellard54936002003-05-13 00:25:15 +0000131} PageDesc;
132
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800134 while in user mode we want it to be based on virtual addresses. */
135#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000136#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
137# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
138#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800139# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000140#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000141#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800142# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000143#endif
bellard54936002003-05-13 00:25:15 +0000144
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145/* Size of the L2 (and L3, etc) page tables. */
146#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000147#define L2_SIZE (1 << L2_BITS)
148
Avi Kivity3eef53d2012-02-10 14:57:31 +0200149#define P_L2_LEVELS \
150 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
151
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800153#define V_L1_BITS_REM \
154 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
155
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800156#if V_L1_BITS_REM < 4
157#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
158#else
159#define V_L1_BITS V_L1_BITS_REM
160#endif
161
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800162#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
163
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800164#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
165
Stefan Weilc6d50672012-03-16 20:23:49 +0100166uintptr_t qemu_real_host_page_size;
167uintptr_t qemu_host_page_size;
168uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* This is a multi-level map on the virtual address space.
171 The bottom level has pointers to PageDesc. */
172static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000173
pbrooke2eef172008-06-08 01:09:01 +0000174#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200175
Avi Kivity5312bd82012-02-12 18:32:55 +0200176static MemoryRegionSection *phys_sections;
177static unsigned phys_sections_nb, phys_sections_nb_alloc;
178static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200179static uint16_t phys_section_notdirty;
180static uint16_t phys_section_rom;
181static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200182
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183/* Simple allocator for PhysPageEntry nodes */
184static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
185static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
186
Avi Kivity07f07b32012-02-13 20:45:32 +0200187#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200188
pbrooke2eef172008-06-08 01:09:01 +0000189static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300190static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000191
Avi Kivity1ec9b902012-01-02 12:47:48 +0200192static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000193#endif
bellard33417e72003-08-10 21:47:01 +0000194
bellarde3db7222005-01-26 22:00:47 +0000195/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000196static int tb_flush_count;
197static int tb_phys_invalidate_count;
198
bellard7cb69ca2008-05-10 10:55:51 +0000199#ifdef _WIN32
Richard Henderson4438c8a2012-10-16 17:30:13 +1000200static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000201{
202 DWORD old_protect;
203 VirtualProtect(addr, size,
204 PAGE_EXECUTE_READWRITE, &old_protect);
205
206}
207#else
Richard Henderson4438c8a2012-10-16 17:30:13 +1000208static inline void map_exec(void *addr, long size)
bellard7cb69ca2008-05-10 10:55:51 +0000209{
bellard43694152008-05-29 09:35:57 +0000210 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000211
bellard43694152008-05-29 09:35:57 +0000212 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000213 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000214 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000215
216 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000217 end += page_size - 1;
218 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000219
220 mprotect((void *)start, end - start,
221 PROT_READ | PROT_WRITE | PROT_EXEC);
222}
223#endif
224
bellardb346ff42003-06-15 20:05:50 +0000225static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000226{
bellard83fb7ad2004-07-05 21:25:26 +0000227 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000228 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000229#ifdef _WIN32
230 {
231 SYSTEM_INFO system_info;
232
233 GetSystemInfo(&system_info);
234 qemu_real_host_page_size = system_info.dwPageSize;
235 }
236#else
237 qemu_real_host_page_size = getpagesize();
238#endif
bellard83fb7ad2004-07-05 21:25:26 +0000239 if (qemu_host_page_size == 0)
240 qemu_host_page_size = qemu_real_host_page_size;
241 if (qemu_host_page_size < TARGET_PAGE_SIZE)
242 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000243 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000244
Paul Brook2e9a5712010-05-05 16:32:59 +0100245#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000246 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100247#ifdef HAVE_KINFO_GETVMMAP
248 struct kinfo_vmentry *freep;
249 int i, cnt;
250
251 freep = kinfo_getvmmap(getpid(), &cnt);
252 if (freep) {
253 mmap_lock();
254 for (i = 0; i < cnt; i++) {
255 unsigned long startaddr, endaddr;
256
257 startaddr = freep[i].kve_start;
258 endaddr = freep[i].kve_end;
259 if (h2g_valid(startaddr)) {
260 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
261
262 if (h2g_valid(endaddr)) {
263 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200264 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100265 } else {
266#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
267 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200268 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100269#endif
270 }
271 }
272 }
273 free(freep);
274 mmap_unlock();
275 }
276#else
balrog50a95692007-12-12 01:16:23 +0000277 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000278
pbrook07765902008-05-31 16:33:53 +0000279 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800280
Aurelien Jarnofd436902010-04-10 17:20:36 +0200281 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000282 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800283 mmap_lock();
284
balrog50a95692007-12-12 01:16:23 +0000285 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800286 unsigned long startaddr, endaddr;
287 int n;
288
289 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
290
291 if (n == 2 && h2g_valid(startaddr)) {
292 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
293
294 if (h2g_valid(endaddr)) {
295 endaddr = h2g(endaddr);
296 } else {
297 endaddr = ~0ul;
298 }
299 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000300 }
301 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800302
balrog50a95692007-12-12 01:16:23 +0000303 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800304 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000305 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100306#endif
balrog50a95692007-12-12 01:16:23 +0000307 }
308#endif
bellard54936002003-05-13 00:25:15 +0000309}
310
Paul Brook41c1b1c2010-03-12 16:54:58 +0000311static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000312{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000313 PageDesc *pd;
314 void **lp;
315 int i;
316
pbrook17e23772008-06-09 13:47:45 +0000317#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500318 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800319# define ALLOC(P, SIZE) \
320 do { \
321 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
322 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800323 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000324#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800325# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500326 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000327#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800328
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800329 /* Level 1. Always allocated. */
330 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
331
332 /* Level 2..N-1. */
333 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
334 void **p = *lp;
335
336 if (p == NULL) {
337 if (!alloc) {
338 return NULL;
339 }
340 ALLOC(p, sizeof(void *) * L2_SIZE);
341 *lp = p;
342 }
343
344 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000345 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800346
347 pd = *lp;
348 if (pd == NULL) {
349 if (!alloc) {
350 return NULL;
351 }
352 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
353 *lp = pd;
354 }
355
356#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357
358 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000359}
360
Paul Brook41c1b1c2010-03-12 16:54:58 +0000361static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000362{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800363 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000364}
365
Paul Brook6d9a1302010-02-28 23:55:53 +0000366#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200367
Avi Kivityf7bf5462012-02-13 20:12:05 +0200368static void phys_map_node_reserve(unsigned nodes)
369{
370 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
371 typedef PhysPageEntry Node[L2_SIZE];
372 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
373 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
374 phys_map_nodes_nb + nodes);
375 phys_map_nodes = g_renew(Node, phys_map_nodes,
376 phys_map_nodes_nb_alloc);
377 }
378}
379
380static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200381{
382 unsigned i;
383 uint16_t ret;
384
Avi Kivityf7bf5462012-02-13 20:12:05 +0200385 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200386 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200387 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200388 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200389 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200390 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200391 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200392 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200393}
394
395static void phys_map_nodes_reset(void)
396{
397 phys_map_nodes_nb = 0;
398}
399
Avi Kivityf7bf5462012-02-13 20:12:05 +0200400
Avi Kivity29990972012-02-13 20:21:20 +0200401static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
402 target_phys_addr_t *nb, uint16_t leaf,
403 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200404{
405 PhysPageEntry *p;
406 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200407 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200408
Avi Kivity07f07b32012-02-13 20:45:32 +0200409 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200410 lp->ptr = phys_map_node_alloc();
411 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200412 if (level == 0) {
413 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200414 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200415 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200416 }
417 }
418 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200419 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200420 }
Avi Kivity29990972012-02-13 20:21:20 +0200421 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200422
Avi Kivity29990972012-02-13 20:21:20 +0200423 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200424 if ((*index & (step - 1)) == 0 && *nb >= step) {
425 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200426 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200427 *index += step;
428 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200429 } else {
430 phys_page_set_level(lp, index, nb, leaf, level - 1);
431 }
432 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200433 }
434}
435
Avi Kivityac1970f2012-10-03 16:22:53 +0200436static void phys_page_set(AddressSpaceDispatch *d,
437 target_phys_addr_t index, target_phys_addr_t nb,
Avi Kivity29990972012-02-13 20:21:20 +0200438 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000439{
Avi Kivity29990972012-02-13 20:21:20 +0200440 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200441 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000442
Avi Kivityac1970f2012-10-03 16:22:53 +0200443 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000444}
445
Avi Kivityac1970f2012-10-03 16:22:53 +0200446MemoryRegionSection *phys_page_find(AddressSpaceDispatch *d, target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000447{
Avi Kivityac1970f2012-10-03 16:22:53 +0200448 PhysPageEntry lp = d->phys_map;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200449 PhysPageEntry *p;
450 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200451 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200452
Avi Kivity07f07b32012-02-13 20:45:32 +0200453 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200454 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200455 goto not_found;
456 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200457 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200458 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200459 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200460
Avi Kivityc19e8802012-02-13 20:25:31 +0200461 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200462not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200463 return &phys_sections[s_index];
464}
465
Blue Swirle5548612012-04-21 13:08:33 +0000466bool memory_region_is_unassigned(MemoryRegion *mr)
467{
468 return mr != &io_mem_ram && mr != &io_mem_rom
469 && mr != &io_mem_notdirty && !mr->rom_device
470 && mr != &io_mem_watch;
471}
472
pbrookc8a706f2008-06-02 16:16:42 +0000473#define mmap_lock() do { } while(0)
474#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000475#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000476
bellard43694152008-05-29 09:35:57 +0000477#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100478/* Currently it is not recommended to allocate big chunks of data in
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000479 user mode. It will change when a dedicated libc will be used. */
480/* ??? 64-bit hosts ought to have no problem mmaping data outside the
481 region in which the guest needs to run. Revisit this. */
bellard43694152008-05-29 09:35:57 +0000482#define USE_STATIC_CODE_GEN_BUFFER
483#endif
484
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000485/* ??? Should configure for this, not list operating systems here. */
486#if (defined(__linux__) \
487 || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
488 || defined(__DragonFly__) || defined(__OpenBSD__) \
489 || defined(__NetBSD__))
490# define USE_MMAP
491#endif
492
Richard Henderson74d590c2012-10-16 17:30:14 +1000493/* Minimum size of the code gen buffer. This number is randomly chosen,
494 but not so small that we can't have a fair number of TB's live. */
495#define MIN_CODE_GEN_BUFFER_SIZE (1024u * 1024)
496
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000497/* Maximum size of the code gen buffer we'd like to use. Unless otherwise
498 indicated, this is constrained by the range of direct branches on the
499 host cpu, as used by the TCG implementation of goto_tb. */
500#if defined(__x86_64__)
501# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
502#elif defined(__sparc__)
503# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
504#elif defined(__arm__)
505# define MAX_CODE_GEN_BUFFER_SIZE (16u * 1024 * 1024)
506#elif defined(__s390x__)
507 /* We have a +- 4GB range on the branches; leave some slop. */
508# define MAX_CODE_GEN_BUFFER_SIZE (3ul * 1024 * 1024 * 1024)
509#else
510# define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
511#endif
512
Richard Henderson3d85a722012-10-16 17:30:11 +1000513#define DEFAULT_CODE_GEN_BUFFER_SIZE_1 (32u * 1024 * 1024)
514
515#define DEFAULT_CODE_GEN_BUFFER_SIZE \
516 (DEFAULT_CODE_GEN_BUFFER_SIZE_1 < MAX_CODE_GEN_BUFFER_SIZE \
517 ? DEFAULT_CODE_GEN_BUFFER_SIZE_1 : MAX_CODE_GEN_BUFFER_SIZE)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000518
519static inline size_t size_code_gen_buffer(size_t tb_size)
520{
521 /* Size the buffer. */
522 if (tb_size == 0) {
523#ifdef USE_STATIC_CODE_GEN_BUFFER
524 tb_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
525#else
526 /* ??? Needs adjustments. */
527 /* ??? If we relax the requirement that CONFIG_USER_ONLY use the
528 static buffer, we could size this on RESERVED_VA, on the text
529 segment size of the executable, or continue to use the default. */
530 tb_size = (unsigned long)(ram_size / 4);
531#endif
532 }
533 if (tb_size < MIN_CODE_GEN_BUFFER_SIZE) {
534 tb_size = MIN_CODE_GEN_BUFFER_SIZE;
535 }
536 if (tb_size > MAX_CODE_GEN_BUFFER_SIZE) {
537 tb_size = MAX_CODE_GEN_BUFFER_SIZE;
538 }
539 code_gen_buffer_size = tb_size;
540 return tb_size;
541}
542
bellard43694152008-05-29 09:35:57 +0000543#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200544static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000545 __attribute__((aligned(CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000546
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000547static inline void *alloc_code_gen_buffer(void)
bellard26a5f132008-05-28 12:30:31 +0000548{
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000549 map_exec(static_code_gen_buffer, code_gen_buffer_size);
550 return static_code_gen_buffer;
551}
552#elif defined(USE_MMAP)
553static inline void *alloc_code_gen_buffer(void)
554{
555 int flags = MAP_PRIVATE | MAP_ANONYMOUS;
556 uintptr_t start = 0;
557 void *buf;
blueswir1141ac462008-07-26 15:05:57 +0000558
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000559 /* Constrain the position of the buffer based on the host cpu.
560 Note that these addresses are chosen in concert with the
561 addresses assigned in the relevant linker script file. */
Richard Henderson405def12012-10-16 17:30:12 +1000562# if defined(__PIE__) || defined(__PIC__)
563 /* Don't bother setting a preferred location if we're building
564 a position-independent executable. We're more likely to get
565 an address near the main executable if we let the kernel
566 choose the address. */
567# elif defined(__x86_64__) && defined(MAP_32BIT)
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000568 /* Force the memory down into low memory with the executable.
569 Leave the choice of exact location with the kernel. */
570 flags |= MAP_32BIT;
571 /* Cannot expect to map more than 800MB in low memory. */
572 if (code_gen_buffer_size > 800u * 1024 * 1024) {
573 code_gen_buffer_size = 800u * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000574 }
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000575# elif defined(__sparc__)
576 start = 0x40000000ul;
577# elif defined(__s390x__)
578 start = 0x90000000ul;
579# endif
580
581 buf = mmap((void *)start, code_gen_buffer_size,
582 PROT_WRITE | PROT_READ | PROT_EXEC, flags, -1, 0);
583 return buf == MAP_FAILED ? NULL : buf;
584}
bellard26a5f132008-05-28 12:30:31 +0000585#else
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000586static inline void *alloc_code_gen_buffer(void)
587{
588 void *buf = g_malloc(code_gen_buffer_size);
589 if (buf) {
590 map_exec(buf, code_gen_buffer_size);
591 }
592 return buf;
593}
594#endif /* USE_STATIC_CODE_GEN_BUFFER, USE_MMAP */
595
596static inline void code_gen_alloc(size_t tb_size)
597{
598 code_gen_buffer_size = size_code_gen_buffer(tb_size);
599 code_gen_buffer = alloc_code_gen_buffer();
600 if (code_gen_buffer == NULL) {
601 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
602 exit(1);
603 }
604
Richard Henderson4438c8a2012-10-16 17:30:13 +1000605 /* Steal room for the prologue at the end of the buffer. This ensures
606 (via the MAX_CODE_GEN_BUFFER_SIZE limits above) that direct branches
607 from TB's to the prologue are going to be in range. It also means
608 that we don't need to mark (additional) portions of the data segment
609 as executable. */
610 code_gen_prologue = code_gen_buffer + code_gen_buffer_size - 1024;
611 code_gen_buffer_size -= 1024;
612
Peter Maydella884da82011-06-22 11:58:25 +0100613 code_gen_buffer_max_size = code_gen_buffer_size -
614 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000615 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500616 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000617}
618
619/* Must be called before using the QEMU cpus. 'tb_size' is the size
620 (in bytes) allocated to the translation buffer. Zero means default
621 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200622void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000623{
bellard26a5f132008-05-28 12:30:31 +0000624 cpu_gen_init();
625 code_gen_alloc(tb_size);
626 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700627 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000628 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700629#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
630 /* There's no guest base to take into account, so go ahead and
631 initialize the prologue now. */
632 tcg_prologue_init(&tcg_ctx);
633#endif
bellard26a5f132008-05-28 12:30:31 +0000634}
635
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200636bool tcg_enabled(void)
637{
638 return code_gen_buffer != NULL;
639}
640
641void cpu_exec_init_all(void)
642{
643#if !defined(CONFIG_USER_ONLY)
644 memory_map_init();
645 io_mem_init();
646#endif
647}
648
pbrook9656f322008-07-01 20:01:19 +0000649#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
650
Juan Quintelae59fb372009-09-29 22:48:21 +0200651static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200652{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100653 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200654
aurel323098dba2009-03-07 21:28:24 +0000655 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
656 version_id is increased. */
657 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000658 tlb_flush(env, 1);
659
660 return 0;
661}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200662
663static const VMStateDescription vmstate_cpu_common = {
664 .name = "cpu_common",
665 .version_id = 1,
666 .minimum_version_id = 1,
667 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200668 .post_load = cpu_common_post_load,
669 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100670 VMSTATE_UINT32(halted, CPUArchState),
671 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200672 VMSTATE_END_OF_LIST()
673 }
674};
pbrook9656f322008-07-01 20:01:19 +0000675#endif
676
Andreas Färber9349b4f2012-03-14 01:38:32 +0100677CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400678{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100679 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400680
681 while (env) {
682 if (env->cpu_index == cpu)
683 break;
684 env = env->next_cpu;
685 }
686
687 return env;
688}
689
Andreas Färber9349b4f2012-03-14 01:38:32 +0100690void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000691{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100692 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000693 int cpu_index;
694
pbrookc2764712009-03-07 15:24:59 +0000695#if defined(CONFIG_USER_ONLY)
696 cpu_list_lock();
697#endif
bellard6a00d602005-11-21 23:25:50 +0000698 env->next_cpu = NULL;
699 penv = &first_cpu;
700 cpu_index = 0;
701 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700702 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000703 cpu_index++;
704 }
705 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000706 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000707 QTAILQ_INIT(&env->breakpoints);
708 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100709#ifndef CONFIG_USER_ONLY
710 env->thread_id = qemu_get_thread_id();
711#endif
bellard6a00d602005-11-21 23:25:50 +0000712 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000713#if defined(CONFIG_USER_ONLY)
714 cpu_list_unlock();
715#endif
pbrookb3c77242008-06-30 16:31:04 +0000716#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600717 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
718 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000719 cpu_save, cpu_load, env);
720#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000721}
722
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100723/* Allocate a new translation block. Flush the translation buffer if
724 too many translation blocks or too much generated code. */
725static TranslationBlock *tb_alloc(target_ulong pc)
726{
727 TranslationBlock *tb;
728
729 if (nb_tbs >= code_gen_max_blocks ||
730 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
731 return NULL;
732 tb = &tbs[nb_tbs++];
733 tb->pc = pc;
734 tb->cflags = 0;
735 return tb;
736}
737
738void tb_free(TranslationBlock *tb)
739{
740 /* In practice this is mostly used for single use temporary TB
741 Ignore the hard cases and just back up if this TB happens to
742 be the last one generated. */
743 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
744 code_gen_ptr = tb->tc_ptr;
745 nb_tbs--;
746 }
747}
748
bellard9fa3e852004-01-04 18:06:42 +0000749static inline void invalidate_page_bitmap(PageDesc *p)
750{
751 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500752 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000753 p->code_bitmap = NULL;
754 }
755 p->code_write_count = 0;
756}
757
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800758/* Set to NULL all the 'first_tb' fields in all PageDescs. */
759
760static void page_flush_tb_1 (int level, void **lp)
761{
762 int i;
763
764 if (*lp == NULL) {
765 return;
766 }
767 if (level == 0) {
768 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000769 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800770 pd[i].first_tb = NULL;
771 invalidate_page_bitmap(pd + i);
772 }
773 } else {
774 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000775 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800776 page_flush_tb_1 (level - 1, pp + i);
777 }
778 }
779}
780
bellardfd6ce8f2003-05-14 19:00:11 +0000781static void page_flush_tb(void)
782{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800783 int i;
784 for (i = 0; i < V_L1_SIZE; i++) {
785 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000786 }
787}
788
789/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000790/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100791void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000792{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100793 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000794#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000795 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
796 (unsigned long)(code_gen_ptr - code_gen_buffer),
797 nb_tbs, nb_tbs > 0 ?
798 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000799#endif
bellard26a5f132008-05-28 12:30:31 +0000800 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000801 cpu_abort(env1, "Internal error: code buffer overflow\n");
802
bellardfd6ce8f2003-05-14 19:00:11 +0000803 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000804
bellard6a00d602005-11-21 23:25:50 +0000805 for(env = first_cpu; env != NULL; env = env->next_cpu) {
806 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
807 }
bellard9fa3e852004-01-04 18:06:42 +0000808
bellard8a8a6082004-10-03 13:36:49 +0000809 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000810 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000811
bellardfd6ce8f2003-05-14 19:00:11 +0000812 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000813 /* XXX: flush processor icache at this point if cache flush is
814 expensive */
bellarde3db7222005-01-26 22:00:47 +0000815 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000816}
817
818#ifdef DEBUG_TB_CHECK
819
j_mayerbc98a7e2007-04-04 07:55:12 +0000820static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000821{
822 TranslationBlock *tb;
823 int i;
824 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000825 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
826 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000827 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
828 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000829 printf("ERROR invalidate: address=" TARGET_FMT_lx
830 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000831 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000832 }
833 }
834 }
835}
836
837/* verify that all the pages have correct rights for code */
838static void tb_page_check(void)
839{
840 TranslationBlock *tb;
841 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000842
pbrook99773bd2006-04-16 15:14:59 +0000843 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
844 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000845 flags1 = page_get_flags(tb->pc);
846 flags2 = page_get_flags(tb->pc + tb->size - 1);
847 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
848 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000849 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000850 }
851 }
852 }
853}
854
855#endif
856
857/* invalidate one TB */
858static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
859 int next_offset)
860{
861 TranslationBlock *tb1;
862 for(;;) {
863 tb1 = *ptb;
864 if (tb1 == tb) {
865 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
866 break;
867 }
868 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
869 }
870}
871
bellard9fa3e852004-01-04 18:06:42 +0000872static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
873{
874 TranslationBlock *tb1;
875 unsigned int n1;
876
877 for(;;) {
878 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200879 n1 = (uintptr_t)tb1 & 3;
880 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000881 if (tb1 == tb) {
882 *ptb = tb1->page_next[n1];
883 break;
884 }
885 ptb = &tb1->page_next[n1];
886 }
887}
888
bellardd4e81642003-05-25 16:46:15 +0000889static inline void tb_jmp_remove(TranslationBlock *tb, int n)
890{
891 TranslationBlock *tb1, **ptb;
892 unsigned int n1;
893
894 ptb = &tb->jmp_next[n];
895 tb1 = *ptb;
896 if (tb1) {
897 /* find tb(n) in circular list */
898 for(;;) {
899 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200900 n1 = (uintptr_t)tb1 & 3;
901 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000902 if (n1 == n && tb1 == tb)
903 break;
904 if (n1 == 2) {
905 ptb = &tb1->jmp_first;
906 } else {
907 ptb = &tb1->jmp_next[n1];
908 }
909 }
910 /* now we can suppress tb(n) from the list */
911 *ptb = tb->jmp_next[n];
912
913 tb->jmp_next[n] = NULL;
914 }
915}
916
917/* reset the jump entry 'n' of a TB so that it is not chained to
918 another TB */
919static inline void tb_reset_jump(TranslationBlock *tb, int n)
920{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200921 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000922}
923
Paul Brook41c1b1c2010-03-12 16:54:58 +0000924void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000925{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100926 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000927 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000928 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000929 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000930 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000931
bellard9fa3e852004-01-04 18:06:42 +0000932 /* remove the TB from the hash list */
933 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
934 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000935 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000936 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000937
bellard9fa3e852004-01-04 18:06:42 +0000938 /* remove the TB from the page list */
939 if (tb->page_addr[0] != page_addr) {
940 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
941 tb_page_remove(&p->first_tb, tb);
942 invalidate_page_bitmap(p);
943 }
944 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
945 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
946 tb_page_remove(&p->first_tb, tb);
947 invalidate_page_bitmap(p);
948 }
949
bellard8a40a182005-11-20 10:35:40 +0000950 tb_invalidated_flag = 1;
951
952 /* remove the TB from the hash list */
953 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000954 for(env = first_cpu; env != NULL; env = env->next_cpu) {
955 if (env->tb_jmp_cache[h] == tb)
956 env->tb_jmp_cache[h] = NULL;
957 }
bellard8a40a182005-11-20 10:35:40 +0000958
959 /* suppress this TB from the two jump lists */
960 tb_jmp_remove(tb, 0);
961 tb_jmp_remove(tb, 1);
962
963 /* suppress any remaining jumps to this TB */
964 tb1 = tb->jmp_first;
965 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200966 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000967 if (n1 == 2)
968 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200969 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000970 tb2 = tb1->jmp_next[n1];
971 tb_reset_jump(tb1, n1);
972 tb1->jmp_next[n1] = NULL;
973 tb1 = tb2;
974 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200975 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000976
bellarde3db7222005-01-26 22:00:47 +0000977 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000978}
979
980static inline void set_bits(uint8_t *tab, int start, int len)
981{
982 int end, mask, end1;
983
984 end = start + len;
985 tab += start >> 3;
986 mask = 0xff << (start & 7);
987 if ((start & ~7) == (end & ~7)) {
988 if (start < end) {
989 mask &= ~(0xff << (end & 7));
990 *tab |= mask;
991 }
992 } else {
993 *tab++ |= mask;
994 start = (start + 8) & ~7;
995 end1 = end & ~7;
996 while (start < end1) {
997 *tab++ = 0xff;
998 start += 8;
999 }
1000 if (start < end) {
1001 mask = ~(0xff << (end & 7));
1002 *tab |= mask;
1003 }
1004 }
1005}
1006
1007static void build_page_bitmap(PageDesc *p)
1008{
1009 int n, tb_start, tb_end;
1010 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001011
Anthony Liguori7267c092011-08-20 22:09:37 -05001012 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001013
1014 tb = p->first_tb;
1015 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001016 n = (uintptr_t)tb & 3;
1017 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001018 /* NOTE: this is subtle as a TB may span two physical pages */
1019 if (n == 0) {
1020 /* NOTE: tb_end may be after the end of the page, but
1021 it is not a problem */
1022 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1023 tb_end = tb_start + tb->size;
1024 if (tb_end > TARGET_PAGE_SIZE)
1025 tb_end = TARGET_PAGE_SIZE;
1026 } else {
1027 tb_start = 0;
1028 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1029 }
1030 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1031 tb = tb->page_next[n];
1032 }
1033}
1034
Andreas Färber9349b4f2012-03-14 01:38:32 +01001035TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001036 target_ulong pc, target_ulong cs_base,
1037 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001038{
1039 TranslationBlock *tb;
1040 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001041 tb_page_addr_t phys_pc, phys_page2;
1042 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001043 int code_gen_size;
1044
Paul Brook41c1b1c2010-03-12 16:54:58 +00001045 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001046 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001047 if (!tb) {
1048 /* flush must be done */
1049 tb_flush(env);
1050 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001051 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001052 /* Don't forget to invalidate previous TB info. */
1053 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001054 }
1055 tc_ptr = code_gen_ptr;
1056 tb->tc_ptr = tc_ptr;
1057 tb->cs_base = cs_base;
1058 tb->flags = flags;
1059 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001060 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001061 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1062 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001063
bellardd720b932004-04-25 17:57:43 +00001064 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001065 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001066 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001067 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001068 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001069 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001070 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001071 return tb;
bellardd720b932004-04-25 17:57:43 +00001072}
ths3b46e622007-09-17 08:09:54 +00001073
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001074/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001075 * Invalidate all TBs which intersect with the target physical address range
1076 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1077 * 'is_cpu_write_access' should be true if called from a real cpu write
1078 * access: the virtual CPU will exit the current TB if code is modified inside
1079 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001080 */
1081void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1082 int is_cpu_write_access)
1083{
1084 while (start < end) {
1085 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1086 start &= TARGET_PAGE_MASK;
1087 start += TARGET_PAGE_SIZE;
1088 }
1089}
1090
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001091/*
1092 * Invalidate all TBs which intersect with the target physical address range
1093 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1094 * 'is_cpu_write_access' should be true if called from a real cpu write
1095 * access: the virtual CPU will exit the current TB if code is modified inside
1096 * this TB.
1097 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001098void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001099 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001100{
aliguori6b917542008-11-18 19:46:41 +00001101 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001102 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001103 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001104 PageDesc *p;
1105 int n;
1106#ifdef TARGET_HAS_PRECISE_SMC
1107 int current_tb_not_found = is_cpu_write_access;
1108 TranslationBlock *current_tb = NULL;
1109 int current_tb_modified = 0;
1110 target_ulong current_pc = 0;
1111 target_ulong current_cs_base = 0;
1112 int current_flags = 0;
1113#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001114
1115 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001116 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001117 return;
ths5fafdf22007-09-16 21:08:06 +00001118 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001119 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1120 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001121 /* build code bitmap */
1122 build_page_bitmap(p);
1123 }
1124
1125 /* we remove all the TBs in the range [start, end[ */
1126 /* XXX: see if in some cases it could be faster to invalidate all the code */
1127 tb = p->first_tb;
1128 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001129 n = (uintptr_t)tb & 3;
1130 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001131 tb_next = tb->page_next[n];
1132 /* NOTE: this is subtle as a TB may span two physical pages */
1133 if (n == 0) {
1134 /* NOTE: tb_end may be after the end of the page, but
1135 it is not a problem */
1136 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1137 tb_end = tb_start + tb->size;
1138 } else {
1139 tb_start = tb->page_addr[1];
1140 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1141 }
1142 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001143#ifdef TARGET_HAS_PRECISE_SMC
1144 if (current_tb_not_found) {
1145 current_tb_not_found = 0;
1146 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001147 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001148 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001149 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001150 }
1151 }
1152 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001153 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001154 /* If we are modifying the current TB, we must stop
1155 its execution. We could be more precise by checking
1156 that the modification is after the current PC, but it
1157 would require a specialized function to partially
1158 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001159
bellardd720b932004-04-25 17:57:43 +00001160 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001161 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001162 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1163 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001164 }
1165#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001166 /* we need to do that to handle the case where a signal
1167 occurs while doing tb_phys_invalidate() */
1168 saved_tb = NULL;
1169 if (env) {
1170 saved_tb = env->current_tb;
1171 env->current_tb = NULL;
1172 }
bellard9fa3e852004-01-04 18:06:42 +00001173 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001174 if (env) {
1175 env->current_tb = saved_tb;
1176 if (env->interrupt_request && env->current_tb)
1177 cpu_interrupt(env, env->interrupt_request);
1178 }
bellard9fa3e852004-01-04 18:06:42 +00001179 }
1180 tb = tb_next;
1181 }
1182#if !defined(CONFIG_USER_ONLY)
1183 /* if no code remaining, no need to continue to use slow writes */
1184 if (!p->first_tb) {
1185 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001186 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001187 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001188 }
1189 }
1190#endif
1191#ifdef TARGET_HAS_PRECISE_SMC
1192 if (current_tb_modified) {
1193 /* we generate a block containing just the instruction
1194 modifying the memory. It will ensure that it cannot modify
1195 itself */
bellardea1c1802004-06-14 18:56:36 +00001196 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001197 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001198 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001199 }
1200#endif
1201}
1202
1203/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001204static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001205{
1206 PageDesc *p;
1207 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001208#if 0
bellarda4193c82004-06-03 14:01:43 +00001209 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001210 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1211 cpu_single_env->mem_io_vaddr, len,
1212 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001213 cpu_single_env->eip +
1214 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001215 }
1216#endif
bellard9fa3e852004-01-04 18:06:42 +00001217 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001218 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001219 return;
1220 if (p->code_bitmap) {
1221 offset = start & ~TARGET_PAGE_MASK;
1222 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1223 if (b & ((1 << len) - 1))
1224 goto do_invalidate;
1225 } else {
1226 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001227 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001228 }
1229}
1230
bellard9fa3e852004-01-04 18:06:42 +00001231#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001232static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001233 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001234{
aliguori6b917542008-11-18 19:46:41 +00001235 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001236 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001237 int n;
bellardd720b932004-04-25 17:57:43 +00001238#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001239 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001240 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001241 int current_tb_modified = 0;
1242 target_ulong current_pc = 0;
1243 target_ulong current_cs_base = 0;
1244 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001245#endif
bellard9fa3e852004-01-04 18:06:42 +00001246
1247 addr &= TARGET_PAGE_MASK;
1248 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001249 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001250 return;
1251 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001252#ifdef TARGET_HAS_PRECISE_SMC
1253 if (tb && pc != 0) {
1254 current_tb = tb_find_pc(pc);
1255 }
1256#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001257 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001258 n = (uintptr_t)tb & 3;
1259 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001260#ifdef TARGET_HAS_PRECISE_SMC
1261 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001262 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001263 /* If we are modifying the current TB, we must stop
1264 its execution. We could be more precise by checking
1265 that the modification is after the current PC, but it
1266 would require a specialized function to partially
1267 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001268
bellardd720b932004-04-25 17:57:43 +00001269 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001270 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001271 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1272 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001273 }
1274#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001275 tb_phys_invalidate(tb, addr);
1276 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001277 }
1278 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001279#ifdef TARGET_HAS_PRECISE_SMC
1280 if (current_tb_modified) {
1281 /* we generate a block containing just the instruction
1282 modifying the memory. It will ensure that it cannot modify
1283 itself */
bellardea1c1802004-06-14 18:56:36 +00001284 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001285 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001286 cpu_resume_from_signal(env, puc);
1287 }
1288#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001289}
bellard9fa3e852004-01-04 18:06:42 +00001290#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001291
1292/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001293static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001294 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001295{
1296 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001297#ifndef CONFIG_USER_ONLY
1298 bool page_already_protected;
1299#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001300
bellard9fa3e852004-01-04 18:06:42 +00001301 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001302 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001303 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001304#ifndef CONFIG_USER_ONLY
1305 page_already_protected = p->first_tb != NULL;
1306#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001307 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001308 invalidate_page_bitmap(p);
1309
bellard107db442004-06-22 18:48:46 +00001310#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001311
bellard9fa3e852004-01-04 18:06:42 +00001312#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001313 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001314 target_ulong addr;
1315 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001316 int prot;
1317
bellardfd6ce8f2003-05-14 19:00:11 +00001318 /* force the host page as non writable (writes will have a
1319 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001320 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001321 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001322 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1323 addr += TARGET_PAGE_SIZE) {
1324
1325 p2 = page_find (addr >> TARGET_PAGE_BITS);
1326 if (!p2)
1327 continue;
1328 prot |= p2->flags;
1329 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001330 }
ths5fafdf22007-09-16 21:08:06 +00001331 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001332 (prot & PAGE_BITS) & ~PAGE_WRITE);
1333#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001334 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001335 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001336#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001337 }
bellard9fa3e852004-01-04 18:06:42 +00001338#else
1339 /* if some code is already present, then the pages are already
1340 protected. So we handle the case where only the first TB is
1341 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001342 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001343 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001344 }
1345#endif
bellardd720b932004-04-25 17:57:43 +00001346
1347#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001348}
1349
bellard9fa3e852004-01-04 18:06:42 +00001350/* add a new TB and link it to the physical page tables. phys_page2 is
1351 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001352void tb_link_page(TranslationBlock *tb,
1353 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001354{
bellard9fa3e852004-01-04 18:06:42 +00001355 unsigned int h;
1356 TranslationBlock **ptb;
1357
pbrookc8a706f2008-06-02 16:16:42 +00001358 /* Grab the mmap lock to stop another thread invalidating this TB
1359 before we are done. */
1360 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001361 /* add in the physical hash table */
1362 h = tb_phys_hash_func(phys_pc);
1363 ptb = &tb_phys_hash[h];
1364 tb->phys_hash_next = *ptb;
1365 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001366
1367 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001368 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1369 if (phys_page2 != -1)
1370 tb_alloc_page(tb, 1, phys_page2);
1371 else
1372 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001373
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001374 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001375 tb->jmp_next[0] = NULL;
1376 tb->jmp_next[1] = NULL;
1377
1378 /* init original jump addresses */
1379 if (tb->tb_next_offset[0] != 0xffff)
1380 tb_reset_jump(tb, 0);
1381 if (tb->tb_next_offset[1] != 0xffff)
1382 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001383
1384#ifdef DEBUG_TB_CHECK
1385 tb_page_check();
1386#endif
pbrookc8a706f2008-06-02 16:16:42 +00001387 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001388}
1389
bellarda513fe12003-05-27 23:29:48 +00001390/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1391 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001392TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001393{
1394 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001395 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001396 TranslationBlock *tb;
1397
1398 if (nb_tbs <= 0)
1399 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001400 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1401 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001402 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001403 }
bellarda513fe12003-05-27 23:29:48 +00001404 /* binary search (cf Knuth) */
1405 m_min = 0;
1406 m_max = nb_tbs - 1;
1407 while (m_min <= m_max) {
1408 m = (m_min + m_max) >> 1;
1409 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001410 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001411 if (v == tc_ptr)
1412 return tb;
1413 else if (tc_ptr < v) {
1414 m_max = m - 1;
1415 } else {
1416 m_min = m + 1;
1417 }
ths5fafdf22007-09-16 21:08:06 +00001418 }
bellarda513fe12003-05-27 23:29:48 +00001419 return &tbs[m_max];
1420}
bellard75012672003-06-21 13:11:07 +00001421
bellardea041c02003-06-25 16:16:50 +00001422static void tb_reset_jump_recursive(TranslationBlock *tb);
1423
1424static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1425{
1426 TranslationBlock *tb1, *tb_next, **ptb;
1427 unsigned int n1;
1428
1429 tb1 = tb->jmp_next[n];
1430 if (tb1 != NULL) {
1431 /* find head of list */
1432 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001433 n1 = (uintptr_t)tb1 & 3;
1434 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001435 if (n1 == 2)
1436 break;
1437 tb1 = tb1->jmp_next[n1];
1438 }
1439 /* we are now sure now that tb jumps to tb1 */
1440 tb_next = tb1;
1441
1442 /* remove tb from the jmp_first list */
1443 ptb = &tb_next->jmp_first;
1444 for(;;) {
1445 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001446 n1 = (uintptr_t)tb1 & 3;
1447 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001448 if (n1 == n && tb1 == tb)
1449 break;
1450 ptb = &tb1->jmp_next[n1];
1451 }
1452 *ptb = tb->jmp_next[n];
1453 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001454
bellardea041c02003-06-25 16:16:50 +00001455 /* suppress the jump to next tb in generated code */
1456 tb_reset_jump(tb, n);
1457
bellard01243112004-01-04 15:48:17 +00001458 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001459 tb_reset_jump_recursive(tb_next);
1460 }
1461}
1462
1463static void tb_reset_jump_recursive(TranslationBlock *tb)
1464{
1465 tb_reset_jump_recursive2(tb, 0);
1466 tb_reset_jump_recursive2(tb, 1);
1467}
1468
bellard1fddef42005-04-17 19:16:13 +00001469#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001470#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001471static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001472{
1473 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1474}
1475#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001476void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001477{
Anthony Liguoric227f092009-10-01 16:12:16 -05001478 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001479 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001480
Avi Kivityac1970f2012-10-03 16:22:53 +02001481 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001482 if (!(memory_region_is_ram(section->mr)
1483 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001484 return;
1485 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001486 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001487 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001488 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001489}
Max Filippov1e7855a2012-04-10 02:48:17 +04001490
1491static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1492{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001493 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1494 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001495}
bellardc27004e2005-01-03 23:35:10 +00001496#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001497#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001498
Paul Brookc527ee82010-03-01 03:31:14 +00001499#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001500void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001501
1502{
1503}
1504
Andreas Färber9349b4f2012-03-14 01:38:32 +01001505int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001506 int flags, CPUWatchpoint **watchpoint)
1507{
1508 return -ENOSYS;
1509}
1510#else
pbrook6658ffb2007-03-16 23:58:11 +00001511/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001512int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001513 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001514{
aliguorib4051332008-11-18 20:14:20 +00001515 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001516 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001517
aliguorib4051332008-11-18 20:14:20 +00001518 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001519 if ((len & (len - 1)) || (addr & ~len_mask) ||
1520 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001521 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1522 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1523 return -EINVAL;
1524 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001525 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001526
aliguoria1d1bb32008-11-18 20:07:32 +00001527 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001528 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001529 wp->flags = flags;
1530
aliguori2dc9f412008-11-18 20:56:59 +00001531 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001532 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001533 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001534 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001535 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001536
pbrook6658ffb2007-03-16 23:58:11 +00001537 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001538
1539 if (watchpoint)
1540 *watchpoint = wp;
1541 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001542}
1543
aliguoria1d1bb32008-11-18 20:07:32 +00001544/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001545int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001546 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001547{
aliguorib4051332008-11-18 20:14:20 +00001548 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001549 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001550
Blue Swirl72cf2d42009-09-12 07:36:22 +00001551 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001552 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001553 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001554 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001555 return 0;
1556 }
1557 }
aliguoria1d1bb32008-11-18 20:07:32 +00001558 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001559}
1560
aliguoria1d1bb32008-11-18 20:07:32 +00001561/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001562void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001563{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001564 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001565
aliguoria1d1bb32008-11-18 20:07:32 +00001566 tlb_flush_page(env, watchpoint->vaddr);
1567
Anthony Liguori7267c092011-08-20 22:09:37 -05001568 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001569}
1570
aliguoria1d1bb32008-11-18 20:07:32 +00001571/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001572void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001573{
aliguoric0ce9982008-11-25 22:13:57 +00001574 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001575
Blue Swirl72cf2d42009-09-12 07:36:22 +00001576 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001577 if (wp->flags & mask)
1578 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001579 }
aliguoria1d1bb32008-11-18 20:07:32 +00001580}
Paul Brookc527ee82010-03-01 03:31:14 +00001581#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001582
1583/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001584int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001585 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001586{
bellard1fddef42005-04-17 19:16:13 +00001587#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001588 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001589
Anthony Liguori7267c092011-08-20 22:09:37 -05001590 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001591
1592 bp->pc = pc;
1593 bp->flags = flags;
1594
aliguori2dc9f412008-11-18 20:56:59 +00001595 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001596 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001597 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001598 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001599 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001600
1601 breakpoint_invalidate(env, pc);
1602
1603 if (breakpoint)
1604 *breakpoint = bp;
1605 return 0;
1606#else
1607 return -ENOSYS;
1608#endif
1609}
1610
1611/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001612int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001613{
1614#if defined(TARGET_HAS_ICE)
1615 CPUBreakpoint *bp;
1616
Blue Swirl72cf2d42009-09-12 07:36:22 +00001617 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001618 if (bp->pc == pc && bp->flags == flags) {
1619 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001620 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001621 }
bellard4c3a88a2003-07-26 12:06:08 +00001622 }
aliguoria1d1bb32008-11-18 20:07:32 +00001623 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001624#else
aliguoria1d1bb32008-11-18 20:07:32 +00001625 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001626#endif
1627}
1628
aliguoria1d1bb32008-11-18 20:07:32 +00001629/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001630void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001631{
bellard1fddef42005-04-17 19:16:13 +00001632#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001633 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001634
aliguoria1d1bb32008-11-18 20:07:32 +00001635 breakpoint_invalidate(env, breakpoint->pc);
1636
Anthony Liguori7267c092011-08-20 22:09:37 -05001637 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001638#endif
1639}
1640
1641/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001642void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001643{
1644#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001645 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001646
Blue Swirl72cf2d42009-09-12 07:36:22 +00001647 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001648 if (bp->flags & mask)
1649 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001650 }
bellard4c3a88a2003-07-26 12:06:08 +00001651#endif
1652}
1653
bellardc33a3462003-07-29 20:50:33 +00001654/* enable or disable single step mode. EXCP_DEBUG is returned by the
1655 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001656void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001657{
bellard1fddef42005-04-17 19:16:13 +00001658#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001659 if (env->singlestep_enabled != enabled) {
1660 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001661 if (kvm_enabled())
1662 kvm_update_guest_debug(env, 0);
1663 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001664 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001665 /* XXX: only flush what is necessary */
1666 tb_flush(env);
1667 }
bellardc33a3462003-07-29 20:50:33 +00001668 }
1669#endif
1670}
1671
Andreas Färber9349b4f2012-03-14 01:38:32 +01001672static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001673{
pbrookd5975362008-06-07 20:50:51 +00001674 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1675 problem and hope the cpu will stop of its own accord. For userspace
1676 emulation this often isn't actually as bad as it sounds. Often
1677 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001678 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001679 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001680
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001681 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001682 tb = env->current_tb;
1683 /* if the cpu is currently executing code, we must unlink it and
1684 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001685 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001686 env->current_tb = NULL;
1687 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001688 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001689 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001690}
1691
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001692#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001693/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001694static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001695{
1696 int old_mask;
1697
1698 old_mask = env->interrupt_request;
1699 env->interrupt_request |= mask;
1700
aliguori8edac962009-04-24 18:03:45 +00001701 /*
1702 * If called from iothread context, wake the target cpu in
1703 * case its halted.
1704 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001705 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001706 qemu_cpu_kick(env);
1707 return;
1708 }
aliguori8edac962009-04-24 18:03:45 +00001709
pbrook2e70f6e2008-06-29 01:03:05 +00001710 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001711 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001712 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001713 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001714 cpu_abort(env, "Raised interrupt while not in I/O function");
1715 }
pbrook2e70f6e2008-06-29 01:03:05 +00001716 } else {
aurel323098dba2009-03-07 21:28:24 +00001717 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001718 }
1719}
1720
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001721CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1722
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001723#else /* CONFIG_USER_ONLY */
1724
Andreas Färber9349b4f2012-03-14 01:38:32 +01001725void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001726{
1727 env->interrupt_request |= mask;
1728 cpu_unlink_tb(env);
1729}
1730#endif /* CONFIG_USER_ONLY */
1731
Andreas Färber9349b4f2012-03-14 01:38:32 +01001732void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001733{
1734 env->interrupt_request &= ~mask;
1735}
1736
Andreas Färber9349b4f2012-03-14 01:38:32 +01001737void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001738{
1739 env->exit_request = 1;
1740 cpu_unlink_tb(env);
1741}
1742
Andreas Färber9349b4f2012-03-14 01:38:32 +01001743void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001744{
1745 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001746 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001747
1748 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001749 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001750 fprintf(stderr, "qemu: fatal: ");
1751 vfprintf(stderr, fmt, ap);
1752 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001753 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001754 if (qemu_log_enabled()) {
1755 qemu_log("qemu: fatal: ");
1756 qemu_log_vprintf(fmt, ap2);
1757 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001758 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001759 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001760 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001761 }
pbrook493ae1f2007-11-23 16:53:59 +00001762 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001763 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001764#if defined(CONFIG_USER_ONLY)
1765 {
1766 struct sigaction act;
1767 sigfillset(&act.sa_mask);
1768 act.sa_handler = SIG_DFL;
1769 sigaction(SIGABRT, &act, NULL);
1770 }
1771#endif
bellard75012672003-06-21 13:11:07 +00001772 abort();
1773}
1774
Andreas Färber9349b4f2012-03-14 01:38:32 +01001775CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001776{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001777 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1778 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001779 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001780#if defined(TARGET_HAS_ICE)
1781 CPUBreakpoint *bp;
1782 CPUWatchpoint *wp;
1783#endif
1784
Andreas Färber9349b4f2012-03-14 01:38:32 +01001785 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001786
1787 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001788 new_env->next_cpu = next_cpu;
1789 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001790
1791 /* Clone all break/watchpoints.
1792 Note: Once we support ptrace with hw-debug register access, make sure
1793 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001794 QTAILQ_INIT(&env->breakpoints);
1795 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001796#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001797 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001798 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1799 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001800 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001801 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1802 wp->flags, NULL);
1803 }
1804#endif
1805
thsc5be9f02007-02-28 20:20:53 +00001806 return new_env;
1807}
1808
bellard01243112004-01-04 15:48:17 +00001809#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001810void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001811{
1812 unsigned int i;
1813
1814 /* Discard jump cache entries for any tb which might potentially
1815 overlap the flushed page. */
1816 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1817 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001818 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001819
1820 i = tb_jmp_cache_hash_page(addr);
1821 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001822 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001823}
1824
Juan Quintelad24981d2012-05-22 00:42:40 +02001825static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1826 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001827{
Juan Quintelad24981d2012-05-22 00:42:40 +02001828 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001829
bellard1ccde1c2004-02-06 19:46:14 +00001830 /* we modify the TLB cache so that the dirty bit will be set again
1831 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001832 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001833 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001834 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001835 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001836 != (end - 1) - start) {
1837 abort();
1838 }
Blue Swirle5548612012-04-21 13:08:33 +00001839 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001840
1841}
1842
1843/* Note: start and end must be within the same ram block. */
1844void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1845 int dirty_flags)
1846{
1847 uintptr_t length;
1848
1849 start &= TARGET_PAGE_MASK;
1850 end = TARGET_PAGE_ALIGN(end);
1851
1852 length = end - start;
1853 if (length == 0)
1854 return;
1855 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1856
1857 if (tcg_enabled()) {
1858 tlb_reset_dirty_range_all(start, end, length);
1859 }
bellard1ccde1c2004-02-06 19:46:14 +00001860}
1861
aliguori74576192008-10-06 14:02:03 +00001862int cpu_physical_memory_set_dirty_tracking(int enable)
1863{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001864 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001865 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001866 return ret;
aliguori74576192008-10-06 14:02:03 +00001867}
1868
Blue Swirle5548612012-04-21 13:08:33 +00001869target_phys_addr_t memory_region_section_get_iotlb(CPUArchState *env,
1870 MemoryRegionSection *section,
1871 target_ulong vaddr,
1872 target_phys_addr_t paddr,
1873 int prot,
1874 target_ulong *address)
1875{
1876 target_phys_addr_t iotlb;
1877 CPUWatchpoint *wp;
1878
Blue Swirlcc5bea62012-04-14 14:56:48 +00001879 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001880 /* Normal RAM. */
1881 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001882 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001883 if (!section->readonly) {
1884 iotlb |= phys_section_notdirty;
1885 } else {
1886 iotlb |= phys_section_rom;
1887 }
1888 } else {
1889 /* IO handlers are currently passed a physical address.
1890 It would be nice to pass an offset from the base address
1891 of that region. This would avoid having to special case RAM,
1892 and avoid full address decoding in every device.
1893 We can't use the high bits of pd for this because
1894 IO_MEM_ROMD uses these as a ram address. */
1895 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001896 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001897 }
1898
1899 /* Make accesses to pages with watchpoints go via the
1900 watchpoint trap routines. */
1901 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1902 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1903 /* Avoid trapping reads of pages with a write breakpoint. */
1904 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1905 iotlb = phys_section_watch + paddr;
1906 *address |= TLB_MMIO;
1907 break;
1908 }
1909 }
1910 }
1911
1912 return iotlb;
1913}
1914
bellard01243112004-01-04 15:48:17 +00001915#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001916/*
1917 * Walks guest process memory "regions" one by one
1918 * and calls callback function 'fn' for each region.
1919 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001920
1921struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001922{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001923 walk_memory_regions_fn fn;
1924 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001925 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001926 int prot;
1927};
bellard9fa3e852004-01-04 18:06:42 +00001928
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001929static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001930 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001931{
1932 if (data->start != -1ul) {
1933 int rc = data->fn(data->priv, data->start, end, data->prot);
1934 if (rc != 0) {
1935 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001936 }
bellard33417e72003-08-10 21:47:01 +00001937 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001938
1939 data->start = (new_prot ? end : -1ul);
1940 data->prot = new_prot;
1941
1942 return 0;
1943}
1944
1945static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001946 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001947{
Paul Brookb480d9b2010-03-12 23:23:29 +00001948 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001949 int i, rc;
1950
1951 if (*lp == NULL) {
1952 return walk_memory_regions_end(data, base, 0);
1953 }
1954
1955 if (level == 0) {
1956 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001957 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001958 int prot = pd[i].flags;
1959
1960 pa = base | (i << TARGET_PAGE_BITS);
1961 if (prot != data->prot) {
1962 rc = walk_memory_regions_end(data, pa, prot);
1963 if (rc != 0) {
1964 return rc;
1965 }
1966 }
1967 }
1968 } else {
1969 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001970 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001971 pa = base | ((abi_ulong)i <<
1972 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001973 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1974 if (rc != 0) {
1975 return rc;
1976 }
1977 }
1978 }
1979
1980 return 0;
1981}
1982
1983int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1984{
1985 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001986 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001987
1988 data.fn = fn;
1989 data.priv = priv;
1990 data.start = -1ul;
1991 data.prot = 0;
1992
1993 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001994 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001995 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
1996 if (rc != 0) {
1997 return rc;
1998 }
1999 }
2000
2001 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002002}
2003
Paul Brookb480d9b2010-03-12 23:23:29 +00002004static int dump_region(void *priv, abi_ulong start,
2005 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002006{
2007 FILE *f = (FILE *)priv;
2008
Paul Brookb480d9b2010-03-12 23:23:29 +00002009 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2010 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002011 start, end, end - start,
2012 ((prot & PAGE_READ) ? 'r' : '-'),
2013 ((prot & PAGE_WRITE) ? 'w' : '-'),
2014 ((prot & PAGE_EXEC) ? 'x' : '-'));
2015
2016 return (0);
2017}
2018
2019/* dump memory mappings */
2020void page_dump(FILE *f)
2021{
2022 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2023 "start", "end", "size", "prot");
2024 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002025}
2026
pbrook53a59602006-03-25 19:31:22 +00002027int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002028{
bellard9fa3e852004-01-04 18:06:42 +00002029 PageDesc *p;
2030
2031 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002032 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002033 return 0;
2034 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002035}
2036
Richard Henderson376a7902010-03-10 15:57:04 -08002037/* Modify the flags of a page and invalidate the code if necessary.
2038 The flag PAGE_WRITE_ORG is positioned automatically depending
2039 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002040void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002041{
Richard Henderson376a7902010-03-10 15:57:04 -08002042 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002043
Richard Henderson376a7902010-03-10 15:57:04 -08002044 /* This function should never be called with addresses outside the
2045 guest address space. If this assert fires, it probably indicates
2046 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002047#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2048 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002049#endif
2050 assert(start < end);
2051
bellard9fa3e852004-01-04 18:06:42 +00002052 start = start & TARGET_PAGE_MASK;
2053 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002054
2055 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002056 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002057 }
2058
2059 for (addr = start, len = end - start;
2060 len != 0;
2061 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2062 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2063
2064 /* If the write protection bit is set, then we invalidate
2065 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002066 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002067 (flags & PAGE_WRITE) &&
2068 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002069 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002070 }
2071 p->flags = flags;
2072 }
bellard9fa3e852004-01-04 18:06:42 +00002073}
2074
ths3d97b402007-11-02 19:02:07 +00002075int page_check_range(target_ulong start, target_ulong len, int flags)
2076{
2077 PageDesc *p;
2078 target_ulong end;
2079 target_ulong addr;
2080
Richard Henderson376a7902010-03-10 15:57:04 -08002081 /* This function should never be called with addresses outside the
2082 guest address space. If this assert fires, it probably indicates
2083 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002084#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2085 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002086#endif
2087
Richard Henderson3e0650a2010-03-29 10:54:42 -07002088 if (len == 0) {
2089 return 0;
2090 }
Richard Henderson376a7902010-03-10 15:57:04 -08002091 if (start + len - 1 < start) {
2092 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002093 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002094 }
balrog55f280c2008-10-28 10:24:11 +00002095
ths3d97b402007-11-02 19:02:07 +00002096 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2097 start = start & TARGET_PAGE_MASK;
2098
Richard Henderson376a7902010-03-10 15:57:04 -08002099 for (addr = start, len = end - start;
2100 len != 0;
2101 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002102 p = page_find(addr >> TARGET_PAGE_BITS);
2103 if( !p )
2104 return -1;
2105 if( !(p->flags & PAGE_VALID) )
2106 return -1;
2107
bellarddae32702007-11-14 10:51:00 +00002108 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002109 return -1;
bellarddae32702007-11-14 10:51:00 +00002110 if (flags & PAGE_WRITE) {
2111 if (!(p->flags & PAGE_WRITE_ORG))
2112 return -1;
2113 /* unprotect the page if it was put read-only because it
2114 contains translated code */
2115 if (!(p->flags & PAGE_WRITE)) {
2116 if (!page_unprotect(addr, 0, NULL))
2117 return -1;
2118 }
2119 return 0;
2120 }
ths3d97b402007-11-02 19:02:07 +00002121 }
2122 return 0;
2123}
2124
bellard9fa3e852004-01-04 18:06:42 +00002125/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002126 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002127int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002128{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002129 unsigned int prot;
2130 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002131 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002132
pbrookc8a706f2008-06-02 16:16:42 +00002133 /* Technically this isn't safe inside a signal handler. However we
2134 know this only ever happens in a synchronous SEGV handler, so in
2135 practice it seems to be ok. */
2136 mmap_lock();
2137
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002138 p = page_find(address >> TARGET_PAGE_BITS);
2139 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002140 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002141 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002142 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002143
bellard9fa3e852004-01-04 18:06:42 +00002144 /* if the page was really writable, then we change its
2145 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002146 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2147 host_start = address & qemu_host_page_mask;
2148 host_end = host_start + qemu_host_page_size;
2149
2150 prot = 0;
2151 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2152 p = page_find(addr >> TARGET_PAGE_BITS);
2153 p->flags |= PAGE_WRITE;
2154 prot |= p->flags;
2155
bellard9fa3e852004-01-04 18:06:42 +00002156 /* and since the content will be modified, we must invalidate
2157 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002158 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002159#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002160 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002161#endif
bellard9fa3e852004-01-04 18:06:42 +00002162 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002163 mprotect((void *)g2h(host_start), qemu_host_page_size,
2164 prot & PAGE_BITS);
2165
2166 mmap_unlock();
2167 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002168 }
pbrookc8a706f2008-06-02 16:16:42 +00002169 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002170 return 0;
2171}
bellard9fa3e852004-01-04 18:06:42 +00002172#endif /* defined(CONFIG_USER_ONLY) */
2173
pbrooke2eef172008-06-08 01:09:01 +00002174#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002175
Paul Brookc04b2b72010-03-01 03:31:14 +00002176#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2177typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002178 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002179 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002180 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002181} subpage_t;
2182
Anthony Liguoric227f092009-10-01 16:12:16 -05002183static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002184 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002185static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002186static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002187{
Avi Kivity5312bd82012-02-12 18:32:55 +02002188 MemoryRegionSection *section = &phys_sections[section_index];
2189 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002190
2191 if (mr->subpage) {
2192 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2193 memory_region_destroy(&subpage->iomem);
2194 g_free(subpage);
2195 }
2196}
2197
Avi Kivity4346ae32012-02-10 17:00:01 +02002198static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002199{
2200 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002201 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002202
Avi Kivityc19e8802012-02-13 20:25:31 +02002203 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002204 return;
2205 }
2206
Avi Kivityc19e8802012-02-13 20:25:31 +02002207 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002208 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002209 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002210 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002211 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002212 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002213 }
Avi Kivity54688b12012-02-09 17:34:32 +02002214 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002215 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002216 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002217}
2218
Avi Kivityac1970f2012-10-03 16:22:53 +02002219static void destroy_all_mappings(AddressSpaceDispatch *d)
Avi Kivity54688b12012-02-09 17:34:32 +02002220{
Avi Kivityac1970f2012-10-03 16:22:53 +02002221 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002222 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002223}
2224
Avi Kivity5312bd82012-02-12 18:32:55 +02002225static uint16_t phys_section_add(MemoryRegionSection *section)
2226{
2227 if (phys_sections_nb == phys_sections_nb_alloc) {
2228 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2229 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2230 phys_sections_nb_alloc);
2231 }
2232 phys_sections[phys_sections_nb] = *section;
2233 return phys_sections_nb++;
2234}
2235
2236static void phys_sections_clear(void)
2237{
2238 phys_sections_nb = 0;
2239}
2240
Avi Kivityac1970f2012-10-03 16:22:53 +02002241static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002242{
2243 subpage_t *subpage;
2244 target_phys_addr_t base = section->offset_within_address_space
2245 & TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002246 MemoryRegionSection *existing = phys_page_find(d, base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002247 MemoryRegionSection subsection = {
2248 .offset_within_address_space = base,
2249 .size = TARGET_PAGE_SIZE,
2250 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002251 target_phys_addr_t start, end;
2252
Avi Kivityf3705d52012-03-08 16:16:34 +02002253 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002254
Avi Kivityf3705d52012-03-08 16:16:34 +02002255 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002256 subpage = subpage_init(base);
2257 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02002258 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +02002259 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002260 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002261 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002262 }
2263 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002264 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002265 subpage_register(subpage, start, end, phys_section_add(section));
2266}
2267
2268
Avi Kivityac1970f2012-10-03 16:22:53 +02002269static void register_multipage(AddressSpaceDispatch *d, MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002270{
Avi Kivitydd811242012-01-02 12:17:03 +02002271 target_phys_addr_t start_addr = section->offset_within_address_space;
2272 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002273 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002274 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002275
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002276 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002277
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002278 addr = start_addr;
Avi Kivityac1970f2012-10-03 16:22:53 +02002279 phys_page_set(d, addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
Avi Kivity29990972012-02-13 20:21:20 +02002280 section_index);
bellard33417e72003-08-10 21:47:01 +00002281}
2282
Avi Kivityac1970f2012-10-03 16:22:53 +02002283static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02002284{
Avi Kivityac1970f2012-10-03 16:22:53 +02002285 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002286 MemoryRegionSection now = *section, remain = *section;
2287
2288 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2289 || (now.size < TARGET_PAGE_SIZE)) {
2290 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2291 - now.offset_within_address_space,
2292 now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02002293 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002294 remain.size -= now.size;
2295 remain.offset_within_address_space += now.size;
2296 remain.offset_within_region += now.size;
2297 }
Tyler Hall69b67642012-07-25 18:45:04 -04002298 while (remain.size >= TARGET_PAGE_SIZE) {
2299 now = remain;
2300 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2301 now.size = TARGET_PAGE_SIZE;
Avi Kivityac1970f2012-10-03 16:22:53 +02002302 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002303 } else {
2304 now.size &= TARGET_PAGE_MASK;
Avi Kivityac1970f2012-10-03 16:22:53 +02002305 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04002306 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002307 remain.size -= now.size;
2308 remain.offset_within_address_space += now.size;
2309 remain.offset_within_region += now.size;
2310 }
2311 now = remain;
2312 if (now.size) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002313 register_subpage(d, &now);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002314 }
2315}
2316
Sheng Yang62a27442010-01-26 19:21:16 +08002317void qemu_flush_coalesced_mmio_buffer(void)
2318{
2319 if (kvm_enabled())
2320 kvm_flush_coalesced_mmio_buffer();
2321}
2322
Marcelo Tosattic9027602010-03-01 20:25:08 -03002323#if defined(__linux__) && !defined(TARGET_S390X)
2324
2325#include <sys/vfs.h>
2326
2327#define HUGETLBFS_MAGIC 0x958458f6
2328
2329static long gethugepagesize(const char *path)
2330{
2331 struct statfs fs;
2332 int ret;
2333
2334 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002335 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002336 } while (ret != 0 && errno == EINTR);
2337
2338 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002339 perror(path);
2340 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002341 }
2342
2343 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002344 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002345
2346 return fs.f_bsize;
2347}
2348
Alex Williamson04b16652010-07-02 11:13:17 -06002349static void *file_ram_alloc(RAMBlock *block,
2350 ram_addr_t memory,
2351 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002352{
2353 char *filename;
2354 void *area;
2355 int fd;
2356#ifdef MAP_POPULATE
2357 int flags;
2358#endif
2359 unsigned long hpagesize;
2360
2361 hpagesize = gethugepagesize(path);
2362 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002363 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002364 }
2365
2366 if (memory < hpagesize) {
2367 return NULL;
2368 }
2369
2370 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2371 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2372 return NULL;
2373 }
2374
2375 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002376 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002377 }
2378
2379 fd = mkstemp(filename);
2380 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002381 perror("unable to create backing store for hugepages");
2382 free(filename);
2383 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002384 }
2385 unlink(filename);
2386 free(filename);
2387
2388 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2389
2390 /*
2391 * ftruncate is not supported by hugetlbfs in older
2392 * hosts, so don't bother bailing out on errors.
2393 * If anything goes wrong with it under other filesystems,
2394 * mmap will fail.
2395 */
2396 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002397 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002398
2399#ifdef MAP_POPULATE
2400 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2401 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2402 * to sidestep this quirk.
2403 */
2404 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2405 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2406#else
2407 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2408#endif
2409 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002410 perror("file_ram_alloc: can't mmap RAM pages");
2411 close(fd);
2412 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002413 }
Alex Williamson04b16652010-07-02 11:13:17 -06002414 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002415 return area;
2416}
2417#endif
2418
Alex Williamsond17b5282010-06-25 11:08:38 -06002419static ram_addr_t find_ram_offset(ram_addr_t size)
2420{
Alex Williamson04b16652010-07-02 11:13:17 -06002421 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002422 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002423
2424 if (QLIST_EMPTY(&ram_list.blocks))
2425 return 0;
2426
2427 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002428 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002429
2430 end = block->offset + block->length;
2431
2432 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2433 if (next_block->offset >= end) {
2434 next = MIN(next, next_block->offset);
2435 }
2436 }
2437 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002438 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002439 mingap = next - end;
2440 }
2441 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002442
2443 if (offset == RAM_ADDR_MAX) {
2444 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2445 (uint64_t)size);
2446 abort();
2447 }
2448
Alex Williamson04b16652010-07-02 11:13:17 -06002449 return offset;
2450}
2451
Juan Quintela652d7ec2012-07-20 10:37:54 +02002452ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06002453{
Alex Williamsond17b5282010-06-25 11:08:38 -06002454 RAMBlock *block;
2455 ram_addr_t last = 0;
2456
2457 QLIST_FOREACH(block, &ram_list.blocks, next)
2458 last = MAX(last, block->offset + block->length);
2459
2460 return last;
2461}
2462
Jason Baronddb97f12012-08-02 15:44:16 -04002463static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2464{
2465 int ret;
2466 QemuOpts *machine_opts;
2467
2468 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2469 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2470 if (machine_opts &&
2471 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2472 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2473 if (ret) {
2474 perror("qemu_madvise");
2475 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2476 "but dump_guest_core=off specified\n");
2477 }
2478 }
2479}
2480
Avi Kivityc5705a72011-12-20 15:59:12 +02002481void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002482{
2483 RAMBlock *new_block, *block;
2484
Avi Kivityc5705a72011-12-20 15:59:12 +02002485 new_block = NULL;
2486 QLIST_FOREACH(block, &ram_list.blocks, next) {
2487 if (block->offset == addr) {
2488 new_block = block;
2489 break;
2490 }
2491 }
2492 assert(new_block);
2493 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002494
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002495 if (dev) {
2496 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002497 if (id) {
2498 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002499 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002500 }
2501 }
2502 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2503
2504 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002505 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002506 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2507 new_block->idstr);
2508 abort();
2509 }
2510 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002511}
2512
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002513static int memory_try_enable_merging(void *addr, size_t len)
2514{
2515 QemuOpts *opts;
2516
2517 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2518 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2519 /* disabled by the user */
2520 return 0;
2521 }
2522
2523 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2524}
2525
Avi Kivityc5705a72011-12-20 15:59:12 +02002526ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2527 MemoryRegion *mr)
2528{
2529 RAMBlock *new_block;
2530
2531 size = TARGET_PAGE_ALIGN(size);
2532 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002533
Avi Kivity7c637362011-12-21 13:09:49 +02002534 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002535 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002536 if (host) {
2537 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002538 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002539 } else {
2540 if (mem_path) {
2541#if defined (__linux__) && !defined(TARGET_S390X)
2542 new_block->host = file_ram_alloc(new_block, size, mem_path);
2543 if (!new_block->host) {
2544 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002545 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002546 }
2547#else
2548 fprintf(stderr, "-mem-path option unsupported\n");
2549 exit(1);
2550#endif
2551 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002552 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002553 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002554 } else if (kvm_enabled()) {
2555 /* some s390/kvm configurations have special constraints */
2556 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002557 } else {
2558 new_block->host = qemu_vmalloc(size);
2559 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002560 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002561 }
2562 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002563 new_block->length = size;
2564
2565 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2566
Anthony Liguori7267c092011-08-20 22:09:37 -05002567 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002568 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002569 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2570 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002571 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002572
Jason Baronddb97f12012-08-02 15:44:16 -04002573 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03002574 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04002575
Cam Macdonell84b89d72010-07-26 18:10:57 -06002576 if (kvm_enabled())
2577 kvm_setup_guest_memory(new_block->host, size);
2578
2579 return new_block->offset;
2580}
2581
Avi Kivityc5705a72011-12-20 15:59:12 +02002582ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002583{
Avi Kivityc5705a72011-12-20 15:59:12 +02002584 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002585}
bellarde9a1ab12007-02-08 23:08:38 +00002586
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002587void qemu_ram_free_from_ptr(ram_addr_t addr)
2588{
2589 RAMBlock *block;
2590
2591 QLIST_FOREACH(block, &ram_list.blocks, next) {
2592 if (addr == block->offset) {
2593 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002594 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002595 return;
2596 }
2597 }
2598}
2599
Anthony Liguoric227f092009-10-01 16:12:16 -05002600void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002601{
Alex Williamson04b16652010-07-02 11:13:17 -06002602 RAMBlock *block;
2603
2604 QLIST_FOREACH(block, &ram_list.blocks, next) {
2605 if (addr == block->offset) {
2606 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002607 if (block->flags & RAM_PREALLOC_MASK) {
2608 ;
2609 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002610#if defined (__linux__) && !defined(TARGET_S390X)
2611 if (block->fd) {
2612 munmap(block->host, block->length);
2613 close(block->fd);
2614 } else {
2615 qemu_vfree(block->host);
2616 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002617#else
2618 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002619#endif
2620 } else {
2621#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2622 munmap(block->host, block->length);
2623#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002624 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002625 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002626 } else {
2627 qemu_vfree(block->host);
2628 }
Alex Williamson04b16652010-07-02 11:13:17 -06002629#endif
2630 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002631 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002632 return;
2633 }
2634 }
2635
bellarde9a1ab12007-02-08 23:08:38 +00002636}
2637
Huang Yingcd19cfa2011-03-02 08:56:19 +01002638#ifndef _WIN32
2639void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2640{
2641 RAMBlock *block;
2642 ram_addr_t offset;
2643 int flags;
2644 void *area, *vaddr;
2645
2646 QLIST_FOREACH(block, &ram_list.blocks, next) {
2647 offset = addr - block->offset;
2648 if (offset < block->length) {
2649 vaddr = block->host + offset;
2650 if (block->flags & RAM_PREALLOC_MASK) {
2651 ;
2652 } else {
2653 flags = MAP_FIXED;
2654 munmap(vaddr, length);
2655 if (mem_path) {
2656#if defined(__linux__) && !defined(TARGET_S390X)
2657 if (block->fd) {
2658#ifdef MAP_POPULATE
2659 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2660 MAP_PRIVATE;
2661#else
2662 flags |= MAP_PRIVATE;
2663#endif
2664 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2665 flags, block->fd, offset);
2666 } else {
2667 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2668 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2669 flags, -1, 0);
2670 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002671#else
2672 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002673#endif
2674 } else {
2675#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2676 flags |= MAP_SHARED | MAP_ANONYMOUS;
2677 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2678 flags, -1, 0);
2679#else
2680 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2681 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2682 flags, -1, 0);
2683#endif
2684 }
2685 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002686 fprintf(stderr, "Could not remap addr: "
2687 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002688 length, addr);
2689 exit(1);
2690 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002691 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002692 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002693 }
2694 return;
2695 }
2696 }
2697}
2698#endif /* !_WIN32 */
2699
pbrookdc828ca2009-04-09 22:21:07 +00002700/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002701 With the exception of the softmmu code in this file, this should
2702 only be used for local memory (e.g. video ram) that the device owns,
2703 and knows it isn't going to access beyond the end of the block.
2704
2705 It should not be used for general purpose DMA.
2706 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2707 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002708void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002709{
pbrook94a6b542009-04-11 17:15:54 +00002710 RAMBlock *block;
2711
Alex Williamsonf471a172010-06-11 11:11:42 -06002712 QLIST_FOREACH(block, &ram_list.blocks, next) {
2713 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002714 /* Move this entry to to start of the list. */
2715 if (block != QLIST_FIRST(&ram_list.blocks)) {
2716 QLIST_REMOVE(block, next);
2717 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2718 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002719 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002720 /* We need to check if the requested address is in the RAM
2721 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002722 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002723 */
2724 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002725 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002726 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002727 block->host =
2728 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002729 }
2730 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002731 return block->host + (addr - block->offset);
2732 }
pbrook94a6b542009-04-11 17:15:54 +00002733 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002734
2735 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2736 abort();
2737
2738 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002739}
2740
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002741/* Return a host pointer to ram allocated with qemu_ram_alloc.
2742 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2743 */
2744void *qemu_safe_ram_ptr(ram_addr_t addr)
2745{
2746 RAMBlock *block;
2747
2748 QLIST_FOREACH(block, &ram_list.blocks, next) {
2749 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002750 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002751 /* We need to check if the requested address is in the RAM
2752 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002753 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002754 */
2755 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002756 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002757 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002758 block->host =
2759 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002760 }
2761 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002762 return block->host + (addr - block->offset);
2763 }
2764 }
2765
2766 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2767 abort();
2768
2769 return NULL;
2770}
2771
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002772/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2773 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002774void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002775{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002776 if (*size == 0) {
2777 return NULL;
2778 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002779 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002780 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002781 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002782 RAMBlock *block;
2783
2784 QLIST_FOREACH(block, &ram_list.blocks, next) {
2785 if (addr - block->offset < block->length) {
2786 if (addr - block->offset + *size > block->length)
2787 *size = block->length - addr + block->offset;
2788 return block->host + (addr - block->offset);
2789 }
2790 }
2791
2792 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2793 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002794 }
2795}
2796
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002797void qemu_put_ram_ptr(void *addr)
2798{
2799 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002800}
2801
Marcelo Tosattie8902612010-10-11 15:31:19 -03002802int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002803{
pbrook94a6b542009-04-11 17:15:54 +00002804 RAMBlock *block;
2805 uint8_t *host = ptr;
2806
Jan Kiszka868bb332011-06-21 22:59:09 +02002807 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002808 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002809 return 0;
2810 }
2811
Alex Williamsonf471a172010-06-11 11:11:42 -06002812 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002813 /* This case append when the block is not mapped. */
2814 if (block->host == NULL) {
2815 continue;
2816 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002817 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002818 *ram_addr = block->offset + (host - block->host);
2819 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002820 }
pbrook94a6b542009-04-11 17:15:54 +00002821 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002822
Marcelo Tosattie8902612010-10-11 15:31:19 -03002823 return -1;
2824}
Alex Williamsonf471a172010-06-11 11:11:42 -06002825
Marcelo Tosattie8902612010-10-11 15:31:19 -03002826/* Some of the softmmu routines need to translate from a host pointer
2827 (typically a TLB entry) back to a ram offset. */
2828ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2829{
2830 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002831
Marcelo Tosattie8902612010-10-11 15:31:19 -03002832 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2833 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2834 abort();
2835 }
2836 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002837}
2838
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002839static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
2840 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002841{
pbrook67d3b952006-12-18 05:03:52 +00002842#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002843 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002844#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002845#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002846 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002847#endif
2848 return 0;
2849}
2850
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002851static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
2852 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002853{
2854#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002855 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002856#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002857#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002858 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002859#endif
2860}
2861
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002862static const MemoryRegionOps unassigned_mem_ops = {
2863 .read = unassigned_mem_read,
2864 .write = unassigned_mem_write,
2865 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002866};
2867
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002868static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
2869 unsigned size)
2870{
2871 abort();
2872}
2873
2874static void error_mem_write(void *opaque, target_phys_addr_t addr,
2875 uint64_t value, unsigned size)
2876{
2877 abort();
2878}
2879
2880static const MemoryRegionOps error_mem_ops = {
2881 .read = error_mem_read,
2882 .write = error_mem_write,
2883 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002884};
2885
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002886static const MemoryRegionOps rom_mem_ops = {
2887 .read = error_mem_read,
2888 .write = unassigned_mem_write,
2889 .endianness = DEVICE_NATIVE_ENDIAN,
2890};
2891
2892static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
2893 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002894{
bellard3a7d9292005-08-21 09:26:42 +00002895 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002896 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002897 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2898#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002899 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002900 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002901#endif
2902 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002903 switch (size) {
2904 case 1:
2905 stb_p(qemu_get_ram_ptr(ram_addr), val);
2906 break;
2907 case 2:
2908 stw_p(qemu_get_ram_ptr(ram_addr), val);
2909 break;
2910 case 4:
2911 stl_p(qemu_get_ram_ptr(ram_addr), val);
2912 break;
2913 default:
2914 abort();
2915 }
bellardf23db162005-08-21 19:12:28 +00002916 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002917 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002918 /* we remove the notdirty callback only if the code has been
2919 flushed */
2920 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002921 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002922}
2923
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002924static const MemoryRegionOps notdirty_mem_ops = {
2925 .read = error_mem_read,
2926 .write = notdirty_mem_write,
2927 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002928};
2929
pbrook0f459d12008-06-09 00:20:13 +00002930/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002931static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002932{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002933 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002934 target_ulong pc, cs_base;
2935 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002936 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002937 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002938 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002939
aliguori06d55cc2008-11-18 20:24:06 +00002940 if (env->watchpoint_hit) {
2941 /* We re-entered the check after replacing the TB. Now raise
2942 * the debug interrupt so that is will trigger after the
2943 * current instruction. */
2944 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2945 return;
2946 }
pbrook2e70f6e2008-06-29 01:03:05 +00002947 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002948 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002949 if ((vaddr == (wp->vaddr & len_mask) ||
2950 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002951 wp->flags |= BP_WATCHPOINT_HIT;
2952 if (!env->watchpoint_hit) {
2953 env->watchpoint_hit = wp;
2954 tb = tb_find_pc(env->mem_io_pc);
2955 if (!tb) {
2956 cpu_abort(env, "check_watchpoint: could not find TB for "
2957 "pc=%p", (void *)env->mem_io_pc);
2958 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002959 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002960 tb_phys_invalidate(tb, -1);
2961 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2962 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002963 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002964 } else {
2965 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2966 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002967 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002968 }
aliguori06d55cc2008-11-18 20:24:06 +00002969 }
aliguori6e140f22008-11-18 20:37:55 +00002970 } else {
2971 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002972 }
2973 }
2974}
2975
pbrook6658ffb2007-03-16 23:58:11 +00002976/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2977 so these check for a hit then pass through to the normal out-of-line
2978 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02002979static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
2980 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002981{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002982 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2983 switch (size) {
2984 case 1: return ldub_phys(addr);
2985 case 2: return lduw_phys(addr);
2986 case 4: return ldl_phys(addr);
2987 default: abort();
2988 }
pbrook6658ffb2007-03-16 23:58:11 +00002989}
2990
Avi Kivity1ec9b902012-01-02 12:47:48 +02002991static void watch_mem_write(void *opaque, target_phys_addr_t addr,
2992 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002993{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002994 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
2995 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002996 case 1:
2997 stb_phys(addr, val);
2998 break;
2999 case 2:
3000 stw_phys(addr, val);
3001 break;
3002 case 4:
3003 stl_phys(addr, val);
3004 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003005 default: abort();
3006 }
pbrook6658ffb2007-03-16 23:58:11 +00003007}
3008
Avi Kivity1ec9b902012-01-02 12:47:48 +02003009static const MemoryRegionOps watch_mem_ops = {
3010 .read = watch_mem_read,
3011 .write = watch_mem_write,
3012 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003013};
pbrook6658ffb2007-03-16 23:58:11 +00003014
Avi Kivity70c68e42012-01-02 12:32:48 +02003015static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3016 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003017{
Avi Kivity70c68e42012-01-02 12:32:48 +02003018 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003019 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003020 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003021#if defined(DEBUG_SUBPAGE)
3022 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3023 mmio, len, addr, idx);
3024#endif
blueswir1db7b5422007-05-26 17:36:03 +00003025
Avi Kivity5312bd82012-02-12 18:32:55 +02003026 section = &phys_sections[mmio->sub_section[idx]];
3027 addr += mmio->base;
3028 addr -= section->offset_within_address_space;
3029 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003030 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003031}
3032
Avi Kivity70c68e42012-01-02 12:32:48 +02003033static void subpage_write(void *opaque, target_phys_addr_t addr,
3034 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003035{
Avi Kivity70c68e42012-01-02 12:32:48 +02003036 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003037 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003038 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003039#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003040 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3041 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003042 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003043#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003044
Avi Kivity5312bd82012-02-12 18:32:55 +02003045 section = &phys_sections[mmio->sub_section[idx]];
3046 addr += mmio->base;
3047 addr -= section->offset_within_address_space;
3048 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003049 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003050}
3051
Avi Kivity70c68e42012-01-02 12:32:48 +02003052static const MemoryRegionOps subpage_ops = {
3053 .read = subpage_read,
3054 .write = subpage_write,
3055 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003056};
3057
Avi Kivityde712f92012-01-02 12:41:07 +02003058static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3059 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003060{
3061 ram_addr_t raddr = addr;
3062 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003063 switch (size) {
3064 case 1: return ldub_p(ptr);
3065 case 2: return lduw_p(ptr);
3066 case 4: return ldl_p(ptr);
3067 default: abort();
3068 }
Andreas Färber56384e82011-11-30 16:26:21 +01003069}
3070
Avi Kivityde712f92012-01-02 12:41:07 +02003071static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3072 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003073{
3074 ram_addr_t raddr = addr;
3075 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003076 switch (size) {
3077 case 1: return stb_p(ptr, value);
3078 case 2: return stw_p(ptr, value);
3079 case 4: return stl_p(ptr, value);
3080 default: abort();
3081 }
Andreas Färber56384e82011-11-30 16:26:21 +01003082}
3083
Avi Kivityde712f92012-01-02 12:41:07 +02003084static const MemoryRegionOps subpage_ram_ops = {
3085 .read = subpage_ram_read,
3086 .write = subpage_ram_write,
3087 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003088};
3089
Anthony Liguoric227f092009-10-01 16:12:16 -05003090static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003091 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003092{
3093 int idx, eidx;
3094
3095 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3096 return -1;
3097 idx = SUBPAGE_IDX(start);
3098 eidx = SUBPAGE_IDX(end);
3099#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003100 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003101 mmio, start, end, idx, eidx, memory);
3102#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003103 if (memory_region_is_ram(phys_sections[section].mr)) {
3104 MemoryRegionSection new_section = phys_sections[section];
3105 new_section.mr = &io_mem_subpage_ram;
3106 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003107 }
blueswir1db7b5422007-05-26 17:36:03 +00003108 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003109 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003110 }
3111
3112 return 0;
3113}
3114
Avi Kivity0f0cb162012-02-13 17:14:32 +02003115static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003116{
Anthony Liguoric227f092009-10-01 16:12:16 -05003117 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003118
Anthony Liguori7267c092011-08-20 22:09:37 -05003119 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003120
3121 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003122 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3123 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003124 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003125#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003126 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3127 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003128#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003129 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003130
3131 return mmio;
3132}
3133
Avi Kivity5312bd82012-02-12 18:32:55 +02003134static uint16_t dummy_section(MemoryRegion *mr)
3135{
3136 MemoryRegionSection section = {
3137 .mr = mr,
3138 .offset_within_address_space = 0,
3139 .offset_within_region = 0,
3140 .size = UINT64_MAX,
3141 };
3142
3143 return phys_section_add(&section);
3144}
3145
Avi Kivity37ec01d2012-03-08 18:08:35 +02003146MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003147{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003148 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003149}
3150
Avi Kivitye9179ce2009-06-14 11:38:52 +03003151static void io_mem_init(void)
3152{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003153 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003154 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3155 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3156 "unassigned", UINT64_MAX);
3157 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3158 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003159 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3160 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003161 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3162 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003163}
3164
Avi Kivityac1970f2012-10-03 16:22:53 +02003165static void mem_begin(MemoryListener *listener)
3166{
3167 AddressSpaceDispatch *d = container_of(listener, AddressSpaceDispatch, listener);
3168
3169 destroy_all_mappings(d);
3170 d->phys_map.ptr = PHYS_MAP_NODE_NIL;
3171}
3172
Avi Kivity50c1e142012-02-08 21:36:02 +02003173static void core_begin(MemoryListener *listener)
3174{
Avi Kivity5312bd82012-02-12 18:32:55 +02003175 phys_sections_clear();
3176 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003177 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3178 phys_section_rom = dummy_section(&io_mem_rom);
3179 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003180}
3181
Avi Kivity1d711482012-10-02 18:54:45 +02003182static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02003183{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003184 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003185
3186 /* since each CPU stores ram addresses in its TLB cache, we must
3187 reset the modified entries */
3188 /* XXX: slow ! */
3189 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3190 tlb_flush(env, 1);
3191 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003192}
3193
Avi Kivity93632742012-02-08 16:54:16 +02003194static void core_log_global_start(MemoryListener *listener)
3195{
3196 cpu_physical_memory_set_dirty_tracking(1);
3197}
3198
3199static void core_log_global_stop(MemoryListener *listener)
3200{
3201 cpu_physical_memory_set_dirty_tracking(0);
3202}
3203
Avi Kivity4855d412012-02-08 21:16:05 +02003204static void io_region_add(MemoryListener *listener,
3205 MemoryRegionSection *section)
3206{
Avi Kivitya2d33522012-03-05 17:40:12 +02003207 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3208
3209 mrio->mr = section->mr;
3210 mrio->offset = section->offset_within_region;
3211 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003212 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003213 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003214}
3215
3216static void io_region_del(MemoryListener *listener,
3217 MemoryRegionSection *section)
3218{
3219 isa_unassign_ioport(section->offset_within_address_space, section->size);
3220}
3221
Avi Kivity93632742012-02-08 16:54:16 +02003222static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003223 .begin = core_begin,
Avi Kivity93632742012-02-08 16:54:16 +02003224 .log_global_start = core_log_global_start,
3225 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02003226 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02003227};
3228
Avi Kivity4855d412012-02-08 21:16:05 +02003229static MemoryListener io_memory_listener = {
3230 .region_add = io_region_add,
3231 .region_del = io_region_del,
Avi Kivity4855d412012-02-08 21:16:05 +02003232 .priority = 0,
3233};
3234
Avi Kivity1d711482012-10-02 18:54:45 +02003235static MemoryListener tcg_memory_listener = {
3236 .commit = tcg_commit,
3237};
3238
Avi Kivityac1970f2012-10-03 16:22:53 +02003239void address_space_init_dispatch(AddressSpace *as)
3240{
3241 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
3242
3243 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
3244 d->listener = (MemoryListener) {
3245 .begin = mem_begin,
3246 .region_add = mem_add,
3247 .region_nop = mem_add,
3248 .priority = 0,
3249 };
3250 as->dispatch = d;
3251 memory_listener_register(&d->listener, as);
3252}
3253
Avi Kivity83f3c252012-10-07 12:59:55 +02003254void address_space_destroy_dispatch(AddressSpace *as)
3255{
3256 AddressSpaceDispatch *d = as->dispatch;
3257
3258 memory_listener_unregister(&d->listener);
3259 destroy_l2_mapping(&d->phys_map, P_L2_LEVELS - 1);
3260 g_free(d);
3261 as->dispatch = NULL;
3262}
3263
Avi Kivity62152b82011-07-26 14:26:14 +03003264static void memory_map_init(void)
3265{
Anthony Liguori7267c092011-08-20 22:09:37 -05003266 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003267 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003268 address_space_init(&address_space_memory, system_memory);
3269 address_space_memory.name = "memory";
Avi Kivity309cb472011-08-08 16:09:03 +03003270
Anthony Liguori7267c092011-08-20 22:09:37 -05003271 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003272 memory_region_init(system_io, "io", 65536);
Avi Kivity2673a5d2012-10-02 18:49:28 +02003273 address_space_init(&address_space_io, system_io);
3274 address_space_io.name = "I/O";
Avi Kivity93632742012-02-08 16:54:16 +02003275
Avi Kivityf6790af2012-10-02 20:13:51 +02003276 memory_listener_register(&core_memory_listener, &address_space_memory);
3277 memory_listener_register(&io_memory_listener, &address_space_io);
3278 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03003279}
3280
3281MemoryRegion *get_system_memory(void)
3282{
3283 return system_memory;
3284}
3285
Avi Kivity309cb472011-08-08 16:09:03 +03003286MemoryRegion *get_system_io(void)
3287{
3288 return system_io;
3289}
3290
pbrooke2eef172008-06-08 01:09:01 +00003291#endif /* !defined(CONFIG_USER_ONLY) */
3292
bellard13eb76e2004-01-24 15:23:36 +00003293/* physical memory access (slow version, mainly for debug) */
3294#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003295int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003296 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003297{
3298 int l, flags;
3299 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003300 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003301
3302 while (len > 0) {
3303 page = addr & TARGET_PAGE_MASK;
3304 l = (page + TARGET_PAGE_SIZE) - addr;
3305 if (l > len)
3306 l = len;
3307 flags = page_get_flags(page);
3308 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003309 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003310 if (is_write) {
3311 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003312 return -1;
bellard579a97f2007-11-11 14:26:47 +00003313 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003314 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003315 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003316 memcpy(p, buf, l);
3317 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003318 } else {
3319 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003320 return -1;
bellard579a97f2007-11-11 14:26:47 +00003321 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003322 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003323 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003324 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003325 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003326 }
3327 len -= l;
3328 buf += l;
3329 addr += l;
3330 }
Paul Brooka68fe892010-03-01 00:08:59 +00003331 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003332}
bellard8df1cd02005-01-28 22:37:22 +00003333
bellard13eb76e2004-01-24 15:23:36 +00003334#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003335
3336static void invalidate_and_set_dirty(target_phys_addr_t addr,
3337 target_phys_addr_t length)
3338{
3339 if (!cpu_physical_memory_is_dirty(addr)) {
3340 /* invalidate code */
3341 tb_invalidate_phys_page_range(addr, addr + length, 0);
3342 /* set dirty bit */
3343 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3344 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003345 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003346}
3347
Avi Kivityac1970f2012-10-03 16:22:53 +02003348void address_space_rw(AddressSpace *as, target_phys_addr_t addr, uint8_t *buf,
3349 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00003350{
Avi Kivityac1970f2012-10-03 16:22:53 +02003351 AddressSpaceDispatch *d = as->dispatch;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003352 int l;
bellard13eb76e2004-01-24 15:23:36 +00003353 uint8_t *ptr;
3354 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003355 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003356 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003357
bellard13eb76e2004-01-24 15:23:36 +00003358 while (len > 0) {
3359 page = addr & TARGET_PAGE_MASK;
3360 l = (page + TARGET_PAGE_SIZE) - addr;
3361 if (l > len)
3362 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003363 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003364
bellard13eb76e2004-01-24 15:23:36 +00003365 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003366 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003367 target_phys_addr_t addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003368 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003369 /* XXX: could force cpu_single_env to NULL to avoid
3370 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003371 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003372 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003373 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003374 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003375 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003376 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003377 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003378 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003379 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003380 l = 2;
3381 } else {
bellard1c213d12005-09-03 10:49:04 +00003382 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003383 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003384 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003385 l = 1;
3386 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003387 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003388 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003389 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003390 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003391 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003392 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003393 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003394 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003395 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003396 }
3397 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003398 if (!(memory_region_is_ram(section->mr) ||
3399 memory_region_is_romd(section->mr))) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003400 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003401 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003402 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003403 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003404 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003405 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003406 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003407 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003408 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003409 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003410 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003411 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003412 l = 2;
3413 } else {
bellard1c213d12005-09-03 10:49:04 +00003414 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003415 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003416 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003417 l = 1;
3418 }
3419 } else {
3420 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003421 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003422 + memory_region_section_addr(section,
3423 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003424 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003425 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003426 }
3427 }
3428 len -= l;
3429 buf += l;
3430 addr += l;
3431 }
3432}
bellard8df1cd02005-01-28 22:37:22 +00003433
Avi Kivityac1970f2012-10-03 16:22:53 +02003434void address_space_write(AddressSpace *as, target_phys_addr_t addr,
3435 const uint8_t *buf, int len)
3436{
3437 address_space_rw(as, addr, (uint8_t *)buf, len, true);
3438}
3439
3440/**
3441 * address_space_read: read from an address space.
3442 *
3443 * @as: #AddressSpace to be accessed
3444 * @addr: address within that address space
3445 * @buf: buffer with the data transferred
3446 */
3447void address_space_read(AddressSpace *as, target_phys_addr_t addr, uint8_t *buf, int len)
3448{
3449 address_space_rw(as, addr, buf, len, false);
3450}
3451
3452
3453void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
3454 int len, int is_write)
3455{
3456 return address_space_rw(&address_space_memory, addr, buf, len, is_write);
3457}
3458
bellardd0ecd2a2006-04-23 17:14:48 +00003459/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003460void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003461 const uint8_t *buf, int len)
3462{
Avi Kivityac1970f2012-10-03 16:22:53 +02003463 AddressSpaceDispatch *d = address_space_memory.dispatch;
bellardd0ecd2a2006-04-23 17:14:48 +00003464 int l;
3465 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003466 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003467 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003468
bellardd0ecd2a2006-04-23 17:14:48 +00003469 while (len > 0) {
3470 page = addr & TARGET_PAGE_MASK;
3471 l = (page + TARGET_PAGE_SIZE) - addr;
3472 if (l > len)
3473 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003474 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003475
Blue Swirlcc5bea62012-04-14 14:56:48 +00003476 if (!(memory_region_is_ram(section->mr) ||
3477 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003478 /* do nothing */
3479 } else {
3480 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003481 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003482 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003483 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003484 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003485 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003486 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003487 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003488 }
3489 len -= l;
3490 buf += l;
3491 addr += l;
3492 }
3493}
3494
aliguori6d16c2f2009-01-22 16:59:11 +00003495typedef struct {
3496 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003497 target_phys_addr_t addr;
3498 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003499} BounceBuffer;
3500
3501static BounceBuffer bounce;
3502
aliguoriba223c22009-01-22 16:59:16 +00003503typedef struct MapClient {
3504 void *opaque;
3505 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003506 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003507} MapClient;
3508
Blue Swirl72cf2d42009-09-12 07:36:22 +00003509static QLIST_HEAD(map_client_list, MapClient) map_client_list
3510 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003511
3512void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3513{
Anthony Liguori7267c092011-08-20 22:09:37 -05003514 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003515
3516 client->opaque = opaque;
3517 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003518 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003519 return client;
3520}
3521
3522void cpu_unregister_map_client(void *_client)
3523{
3524 MapClient *client = (MapClient *)_client;
3525
Blue Swirl72cf2d42009-09-12 07:36:22 +00003526 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003527 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003528}
3529
3530static void cpu_notify_map_clients(void)
3531{
3532 MapClient *client;
3533
Blue Swirl72cf2d42009-09-12 07:36:22 +00003534 while (!QLIST_EMPTY(&map_client_list)) {
3535 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003536 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003537 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003538 }
3539}
3540
aliguori6d16c2f2009-01-22 16:59:11 +00003541/* Map a physical memory region into a host virtual address.
3542 * May map a subset of the requested range, given by and returned in *plen.
3543 * May return NULL if resources needed to perform the mapping are exhausted.
3544 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003545 * Use cpu_register_map_client() to know when retrying the map operation is
3546 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003547 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003548void *address_space_map(AddressSpace *as,
3549 target_phys_addr_t addr,
3550 target_phys_addr_t *plen,
3551 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00003552{
Avi Kivityac1970f2012-10-03 16:22:53 +02003553 AddressSpaceDispatch *d = as->dispatch;
Anthony Liguoric227f092009-10-01 16:12:16 -05003554 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003555 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003556 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003557 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003558 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003559 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003560 ram_addr_t rlen;
3561 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003562
3563 while (len > 0) {
3564 page = addr & TARGET_PAGE_MASK;
3565 l = (page + TARGET_PAGE_SIZE) - addr;
3566 if (l > len)
3567 l = len;
Avi Kivityac1970f2012-10-03 16:22:53 +02003568 section = phys_page_find(d, page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003569
Avi Kivityf3705d52012-03-08 16:16:34 +02003570 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003571 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003572 break;
3573 }
3574 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3575 bounce.addr = addr;
3576 bounce.len = l;
3577 if (!is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003578 address_space_read(as, addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003579 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003580
3581 *plen = l;
3582 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003583 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003584 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003585 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003586 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003587 }
aliguori6d16c2f2009-01-22 16:59:11 +00003588
3589 len -= l;
3590 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003591 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003592 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003593 rlen = todo;
3594 ret = qemu_ram_ptr_length(raddr, &rlen);
3595 *plen = rlen;
3596 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003597}
3598
Avi Kivityac1970f2012-10-03 16:22:53 +02003599/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003600 * Will also mark the memory as dirty if is_write == 1. access_len gives
3601 * the amount of memory that was actually read or written by the caller.
3602 */
Avi Kivityac1970f2012-10-03 16:22:53 +02003603void address_space_unmap(AddressSpace *as, void *buffer, target_phys_addr_t len,
3604 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003605{
3606 if (buffer != bounce.buffer) {
3607 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003608 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003609 while (access_len) {
3610 unsigned l;
3611 l = TARGET_PAGE_SIZE;
3612 if (l > access_len)
3613 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003614 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003615 addr1 += l;
3616 access_len -= l;
3617 }
3618 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003619 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003620 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003621 }
aliguori6d16c2f2009-01-22 16:59:11 +00003622 return;
3623 }
3624 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02003625 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003626 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003627 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003628 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003629 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003630}
bellardd0ecd2a2006-04-23 17:14:48 +00003631
Avi Kivityac1970f2012-10-03 16:22:53 +02003632void *cpu_physical_memory_map(target_phys_addr_t addr,
3633 target_phys_addr_t *plen,
3634 int is_write)
3635{
3636 return address_space_map(&address_space_memory, addr, plen, is_write);
3637}
3638
3639void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3640 int is_write, target_phys_addr_t access_len)
3641{
3642 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3643}
3644
bellard8df1cd02005-01-28 22:37:22 +00003645/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003646static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
3647 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003648{
bellard8df1cd02005-01-28 22:37:22 +00003649 uint8_t *ptr;
3650 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003651 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003652
Avi Kivityac1970f2012-10-03 16:22:53 +02003653 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003654
Blue Swirlcc5bea62012-04-14 14:56:48 +00003655 if (!(memory_region_is_ram(section->mr) ||
3656 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003657 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003658 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003659 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003660#if defined(TARGET_WORDS_BIGENDIAN)
3661 if (endian == DEVICE_LITTLE_ENDIAN) {
3662 val = bswap32(val);
3663 }
3664#else
3665 if (endian == DEVICE_BIG_ENDIAN) {
3666 val = bswap32(val);
3667 }
3668#endif
bellard8df1cd02005-01-28 22:37:22 +00003669 } else {
3670 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003671 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003672 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003673 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003674 switch (endian) {
3675 case DEVICE_LITTLE_ENDIAN:
3676 val = ldl_le_p(ptr);
3677 break;
3678 case DEVICE_BIG_ENDIAN:
3679 val = ldl_be_p(ptr);
3680 break;
3681 default:
3682 val = ldl_p(ptr);
3683 break;
3684 }
bellard8df1cd02005-01-28 22:37:22 +00003685 }
3686 return val;
3687}
3688
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003689uint32_t ldl_phys(target_phys_addr_t addr)
3690{
3691 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3692}
3693
3694uint32_t ldl_le_phys(target_phys_addr_t addr)
3695{
3696 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3697}
3698
3699uint32_t ldl_be_phys(target_phys_addr_t addr)
3700{
3701 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3702}
3703
bellard84b7b8e2005-11-28 21:19:04 +00003704/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003705static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
3706 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003707{
bellard84b7b8e2005-11-28 21:19:04 +00003708 uint8_t *ptr;
3709 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003710 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003711
Avi Kivityac1970f2012-10-03 16:22:53 +02003712 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003713
Blue Swirlcc5bea62012-04-14 14:56:48 +00003714 if (!(memory_region_is_ram(section->mr) ||
3715 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003716 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003717 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003718
3719 /* XXX This is broken when device endian != cpu endian.
3720 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003721#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003722 val = io_mem_read(section->mr, addr, 4) << 32;
3723 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003724#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003725 val = io_mem_read(section->mr, addr, 4);
3726 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003727#endif
3728 } else {
3729 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003730 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003731 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003732 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003733 switch (endian) {
3734 case DEVICE_LITTLE_ENDIAN:
3735 val = ldq_le_p(ptr);
3736 break;
3737 case DEVICE_BIG_ENDIAN:
3738 val = ldq_be_p(ptr);
3739 break;
3740 default:
3741 val = ldq_p(ptr);
3742 break;
3743 }
bellard84b7b8e2005-11-28 21:19:04 +00003744 }
3745 return val;
3746}
3747
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003748uint64_t ldq_phys(target_phys_addr_t addr)
3749{
3750 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3751}
3752
3753uint64_t ldq_le_phys(target_phys_addr_t addr)
3754{
3755 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3756}
3757
3758uint64_t ldq_be_phys(target_phys_addr_t addr)
3759{
3760 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3761}
3762
bellardaab33092005-10-30 20:48:42 +00003763/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003764uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003765{
3766 uint8_t val;
3767 cpu_physical_memory_read(addr, &val, 1);
3768 return val;
3769}
3770
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003771/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003772static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
3773 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003774{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003775 uint8_t *ptr;
3776 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003777 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003778
Avi Kivityac1970f2012-10-03 16:22:53 +02003779 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003780
Blue Swirlcc5bea62012-04-14 14:56:48 +00003781 if (!(memory_region_is_ram(section->mr) ||
3782 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003783 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003784 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003785 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003786#if defined(TARGET_WORDS_BIGENDIAN)
3787 if (endian == DEVICE_LITTLE_ENDIAN) {
3788 val = bswap16(val);
3789 }
3790#else
3791 if (endian == DEVICE_BIG_ENDIAN) {
3792 val = bswap16(val);
3793 }
3794#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003795 } else {
3796 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003797 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003798 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003799 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003800 switch (endian) {
3801 case DEVICE_LITTLE_ENDIAN:
3802 val = lduw_le_p(ptr);
3803 break;
3804 case DEVICE_BIG_ENDIAN:
3805 val = lduw_be_p(ptr);
3806 break;
3807 default:
3808 val = lduw_p(ptr);
3809 break;
3810 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003811 }
3812 return val;
bellardaab33092005-10-30 20:48:42 +00003813}
3814
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003815uint32_t lduw_phys(target_phys_addr_t addr)
3816{
3817 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3818}
3819
3820uint32_t lduw_le_phys(target_phys_addr_t addr)
3821{
3822 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3823}
3824
3825uint32_t lduw_be_phys(target_phys_addr_t addr)
3826{
3827 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3828}
3829
bellard8df1cd02005-01-28 22:37:22 +00003830/* warning: addr must be aligned. The ram page is not masked as dirty
3831 and the code inside is not invalidated. It is useful if the dirty
3832 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003833void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003834{
bellard8df1cd02005-01-28 22:37:22 +00003835 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003836 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003837
Avi Kivityac1970f2012-10-03 16:22:53 +02003838 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003839
Avi Kivityf3705d52012-03-08 16:16:34 +02003840 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003841 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003842 if (memory_region_is_ram(section->mr)) {
3843 section = &phys_sections[phys_section_rom];
3844 }
3845 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003846 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003847 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003848 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003849 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003850 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003851 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003852
3853 if (unlikely(in_migration)) {
3854 if (!cpu_physical_memory_is_dirty(addr1)) {
3855 /* invalidate code */
3856 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3857 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003858 cpu_physical_memory_set_dirty_flags(
3859 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003860 }
3861 }
bellard8df1cd02005-01-28 22:37:22 +00003862 }
3863}
3864
Anthony Liguoric227f092009-10-01 16:12:16 -05003865void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003866{
j_mayerbc98a7e2007-04-04 07:55:12 +00003867 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003868 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003869
Avi Kivityac1970f2012-10-03 16:22:53 +02003870 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003871
Avi Kivityf3705d52012-03-08 16:16:34 +02003872 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003873 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003874 if (memory_region_is_ram(section->mr)) {
3875 section = &phys_sections[phys_section_rom];
3876 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003877#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003878 io_mem_write(section->mr, addr, val >> 32, 4);
3879 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003880#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003881 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3882 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003883#endif
3884 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003885 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003886 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003887 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003888 stq_p(ptr, val);
3889 }
3890}
3891
bellard8df1cd02005-01-28 22:37:22 +00003892/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003893static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
3894 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003895{
bellard8df1cd02005-01-28 22:37:22 +00003896 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003897 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003898
Avi Kivityac1970f2012-10-03 16:22:53 +02003899 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003900
Avi Kivityf3705d52012-03-08 16:16:34 +02003901 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003902 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003903 if (memory_region_is_ram(section->mr)) {
3904 section = &phys_sections[phys_section_rom];
3905 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003906#if defined(TARGET_WORDS_BIGENDIAN)
3907 if (endian == DEVICE_LITTLE_ENDIAN) {
3908 val = bswap32(val);
3909 }
3910#else
3911 if (endian == DEVICE_BIG_ENDIAN) {
3912 val = bswap32(val);
3913 }
3914#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003915 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003916 } else {
3917 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003918 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003919 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003920 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003921 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003922 switch (endian) {
3923 case DEVICE_LITTLE_ENDIAN:
3924 stl_le_p(ptr, val);
3925 break;
3926 case DEVICE_BIG_ENDIAN:
3927 stl_be_p(ptr, val);
3928 break;
3929 default:
3930 stl_p(ptr, val);
3931 break;
3932 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003933 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003934 }
3935}
3936
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003937void stl_phys(target_phys_addr_t addr, uint32_t val)
3938{
3939 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3940}
3941
3942void stl_le_phys(target_phys_addr_t addr, uint32_t val)
3943{
3944 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3945}
3946
3947void stl_be_phys(target_phys_addr_t addr, uint32_t val)
3948{
3949 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3950}
3951
bellardaab33092005-10-30 20:48:42 +00003952/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003953void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003954{
3955 uint8_t v = val;
3956 cpu_physical_memory_write(addr, &v, 1);
3957}
3958
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003959/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003960static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
3961 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003962{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003963 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003964 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003965
Avi Kivityac1970f2012-10-03 16:22:53 +02003966 section = phys_page_find(address_space_memory.dispatch, addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003967
Avi Kivityf3705d52012-03-08 16:16:34 +02003968 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003969 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003970 if (memory_region_is_ram(section->mr)) {
3971 section = &phys_sections[phys_section_rom];
3972 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003973#if defined(TARGET_WORDS_BIGENDIAN)
3974 if (endian == DEVICE_LITTLE_ENDIAN) {
3975 val = bswap16(val);
3976 }
3977#else
3978 if (endian == DEVICE_BIG_ENDIAN) {
3979 val = bswap16(val);
3980 }
3981#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003982 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003983 } else {
3984 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003985 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003986 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003987 /* RAM case */
3988 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003989 switch (endian) {
3990 case DEVICE_LITTLE_ENDIAN:
3991 stw_le_p(ptr, val);
3992 break;
3993 case DEVICE_BIG_ENDIAN:
3994 stw_be_p(ptr, val);
3995 break;
3996 default:
3997 stw_p(ptr, val);
3998 break;
3999 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00004000 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004001 }
bellardaab33092005-10-30 20:48:42 +00004002}
4003
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004004void stw_phys(target_phys_addr_t addr, uint32_t val)
4005{
4006 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4007}
4008
4009void stw_le_phys(target_phys_addr_t addr, uint32_t val)
4010{
4011 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4012}
4013
4014void stw_be_phys(target_phys_addr_t addr, uint32_t val)
4015{
4016 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4017}
4018
bellardaab33092005-10-30 20:48:42 +00004019/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004020void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004021{
4022 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004023 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004024}
4025
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004026void stq_le_phys(target_phys_addr_t addr, uint64_t val)
4027{
4028 val = cpu_to_le64(val);
4029 cpu_physical_memory_write(addr, &val, 8);
4030}
4031
4032void stq_be_phys(target_phys_addr_t addr, uint64_t val)
4033{
4034 val = cpu_to_be64(val);
4035 cpu_physical_memory_write(addr, &val, 8);
4036}
4037
aliguori5e2972f2009-03-28 17:51:36 +00004038/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004039int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004040 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004041{
4042 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004043 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004044 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004045
4046 while (len > 0) {
4047 page = addr & TARGET_PAGE_MASK;
4048 phys_addr = cpu_get_phys_page_debug(env, page);
4049 /* if no physical page mapped, return an error */
4050 if (phys_addr == -1)
4051 return -1;
4052 l = (page + TARGET_PAGE_SIZE) - addr;
4053 if (l > len)
4054 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004055 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004056 if (is_write)
4057 cpu_physical_memory_write_rom(phys_addr, buf, l);
4058 else
aliguori5e2972f2009-03-28 17:51:36 +00004059 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004060 len -= l;
4061 buf += l;
4062 addr += l;
4063 }
4064 return 0;
4065}
Paul Brooka68fe892010-03-01 00:08:59 +00004066#endif
bellard13eb76e2004-01-24 15:23:36 +00004067
pbrook2e70f6e2008-06-29 01:03:05 +00004068/* in deterministic execution mode, instructions doing device I/Os
4069 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004070void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004071{
4072 TranslationBlock *tb;
4073 uint32_t n, cflags;
4074 target_ulong pc, cs_base;
4075 uint64_t flags;
4076
Blue Swirl20503962012-04-09 14:20:20 +00004077 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004078 if (!tb) {
4079 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004080 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004081 }
4082 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004083 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004084 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004085 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004086 n = n - env->icount_decr.u16.low;
4087 /* Generate a new TB ending on the I/O insn. */
4088 n++;
4089 /* On MIPS and SH, delay slot instructions can only be restarted if
4090 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004091 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004092 branch. */
4093#if defined(TARGET_MIPS)
4094 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4095 env->active_tc.PC -= 4;
4096 env->icount_decr.u16.low++;
4097 env->hflags &= ~MIPS_HFLAG_BMASK;
4098 }
4099#elif defined(TARGET_SH4)
4100 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4101 && n > 1) {
4102 env->pc -= 2;
4103 env->icount_decr.u16.low++;
4104 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4105 }
4106#endif
4107 /* This should never happen. */
4108 if (n > CF_COUNT_MASK)
4109 cpu_abort(env, "TB too big during recompile");
4110
4111 cflags = n | CF_LAST_IO;
4112 pc = tb->pc;
4113 cs_base = tb->cs_base;
4114 flags = tb->flags;
4115 tb_phys_invalidate(tb, -1);
4116 /* FIXME: In theory this could raise an exception. In practice
4117 we have already translated the block once so it's probably ok. */
4118 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004119 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004120 the first in the TB) then we end up generating a whole new TB and
4121 repeating the fault, which is horribly inefficient.
4122 Better would be to execute just this insn uncached, or generate a
4123 second new TB. */
4124 cpu_resume_from_signal(env, NULL);
4125}
4126
Paul Brookb3755a92010-03-12 16:54:58 +00004127#if !defined(CONFIG_USER_ONLY)
4128
Stefan Weil055403b2010-10-22 23:03:32 +02004129void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004130{
4131 int i, target_code_size, max_target_code_size;
4132 int direct_jmp_count, direct_jmp2_count, cross_page;
4133 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004134
bellarde3db7222005-01-26 22:00:47 +00004135 target_code_size = 0;
4136 max_target_code_size = 0;
4137 cross_page = 0;
4138 direct_jmp_count = 0;
4139 direct_jmp2_count = 0;
4140 for(i = 0; i < nb_tbs; i++) {
4141 tb = &tbs[i];
4142 target_code_size += tb->size;
4143 if (tb->size > max_target_code_size)
4144 max_target_code_size = tb->size;
4145 if (tb->page_addr[1] != -1)
4146 cross_page++;
4147 if (tb->tb_next_offset[0] != 0xffff) {
4148 direct_jmp_count++;
4149 if (tb->tb_next_offset[1] != 0xffff) {
4150 direct_jmp2_count++;
4151 }
4152 }
4153 }
4154 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004155 cpu_fprintf(f, "Translation buffer state:\n");
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +10004156 cpu_fprintf(f, "gen code size %td/%zd\n",
bellard26a5f132008-05-28 12:30:31 +00004157 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4158 cpu_fprintf(f, "TB count %d/%d\n",
4159 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004160 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004161 nb_tbs ? target_code_size / nb_tbs : 0,
4162 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004163 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004164 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4165 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004166 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4167 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004168 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4169 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004170 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004171 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4172 direct_jmp2_count,
4173 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004174 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004175 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4176 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4177 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004178 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004179}
4180
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004181/*
4182 * A helper function for the _utterly broken_ virtio device model to find out if
4183 * it's running on a big endian machine. Don't do this at home kids!
4184 */
4185bool virtio_is_big_endian(void);
4186bool virtio_is_big_endian(void)
4187{
4188#if defined(TARGET_WORDS_BIGENDIAN)
4189 return true;
4190#else
4191 return false;
4192#endif
4193}
4194
bellard61382a52003-10-27 21:22:23 +00004195#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004196
4197#ifndef CONFIG_USER_ONLY
4198bool cpu_physical_memory_is_io(target_phys_addr_t phys_addr)
4199{
4200 MemoryRegionSection *section;
4201
Avi Kivityac1970f2012-10-03 16:22:53 +02004202 section = phys_page_find(address_space_memory.dispatch,
4203 phys_addr >> TARGET_PAGE_BITS);
Wen Congyang76f35532012-05-07 12:04:18 +08004204
4205 return !(memory_region_is_ram(section->mr) ||
4206 memory_region_is_romd(section->mr));
4207}
4208#endif