blob: 9cf01031a048e7a8686747662d4b3c9ab874a226 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
stepan927d4e22007-04-04 22:45:58 +000017 */
18
19/*
20 * Contains the board specific flash enables.
21 */
22
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100023#include <strings.h>
stepan927d4e22007-04-04 22:45:58 +000024#include <string.h>
Edward O'Callaghane7357e22020-09-18 21:14:13 +100025#include <stdlib.h>
stepan927d4e22007-04-04 22:45:58 +000026#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000027#include "programmer.h"
Mayur Panchalf4796862019-08-05 15:46:12 +100028#include "hwaccess.h"
stepan927d4e22007-04-04 22:45:58 +000029
hailfinger324a9cc2010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
Edward O'Callaghan55881222020-10-10 12:58:56 +110069/* Winbond W83697 documentation indicates that the index register has to be written for each access. */
70static void sio_mask_alzheimer(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
71{
72 uint8_t tmp;
73
74 OUTB(reg, port);
75 tmp = INB(port + 1) & ~mask;
76 OUTB(reg, port);
77 OUTB(tmp | (data & mask), port + 1);
78}
79
hailfingerc236f9e2009-12-22 23:42:04 +000080/* Not used yet. */
81#if 0
82static int enable_flash_decode_superio(void)
83{
84 int ret;
85 uint8_t tmp;
86
87 switch (superio.vendor) {
88 case SUPERIO_VENDOR_NONE:
89 ret = -1;
90 break;
91 case SUPERIO_VENDOR_ITE:
92 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000093 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000094 tmp = sio_read(superio.port, 0x24);
95 tmp |= 0xfc;
96 sio_write(superio.port, 0x24, tmp);
97 exit_conf_mode_ite(superio.port);
98 ret = 0;
99 break;
100 default:
snelsone42c3802010-05-07 20:09:04 +0000101 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +0000102 ret = -1;
103 break;
104 }
105 return ret;
106}
107#endif
108
uwee15beb92010-08-08 17:01:18 +0000109/*
mkarcherb2505c02010-05-24 16:03:57 +0000110 * SMSC FDC37B787: Raise GPIO50
111 */
uweeb26b6e2010-06-07 19:06:26 +0000112static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000113{
114 uint8_t id, val;
115
116 OUTB(0x55, port); /* enter conf mode */
117 id = sio_read(port, 0x20);
118 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port); /* leave conf mode */
121 return -1;
122 }
123
124 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
125
126 val = sio_read(port, 0xC8); /* GP50 */
127 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
128 {
uweeb26b6e2010-06-07 19:06:26 +0000129 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000130 OUTB(0xAA, port);
131 return -1;
132 }
133
134 sio_mask(port, 0xF9, 0x01, 0x01);
135
136 OUTB(0xAA, port); /* Leave conf mode */
137 return 0;
138}
139
uwee15beb92010-08-08 17:01:18 +0000140/*
141 * Suited for:
142 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000143 */
uweeb26b6e2010-06-07 19:06:26 +0000144static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000145{
uweeb26b6e2010-06-07 19:06:26 +0000146 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000147}
148
mkarcher51455562010-06-27 15:07:49 +0000149struct winbond_mux {
150 uint8_t reg; /* 0 if the corresponding pin is not muxed */
151 uint8_t data; /* reg/data/mask may be directly ... */
152 uint8_t mask; /* ... passed to sio_mask */
153};
154
155struct winbond_port {
156 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
157 uint8_t ldn; /* LDN this GPIO register is located in */
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000158 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
mkarcher51455562010-06-27 15:07:49 +0000159 the GPIO port */
160 uint8_t base; /* base register in that LDN for the port */
161};
162
163struct winbond_chip {
164 uint8_t device_id; /* reg 0x20 of the expected w83626x */
165 uint8_t gpio_port_count;
166 const struct winbond_port *port;
167};
168
169
170#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
171
172enum winbond_id {
173 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000174 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000175 WINBOND_W83627THF_ID = 0x82,
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000176 WINBOND_W83697HF_ID = 0x60,
mkarcher51455562010-06-27 15:07:49 +0000177};
178
179static const struct winbond_mux w83627hf_port2_mux[8] = {
180 {0x2A, 0x01, 0x01}, /* or MIDI */
181 {0x2B, 0x80, 0x80}, /* or SPI */
182 {0x2B, 0x40, 0x40}, /* or SPI */
183 {0x2B, 0x20, 0x20}, /* or power LED */
184 {0x2B, 0x10, 0x10}, /* or watchdog */
185 {0x2B, 0x08, 0x08}, /* or infra red */
186 {0x2B, 0x04, 0x04}, /* or infra red */
187 {0x2B, 0x03, 0x03} /* or IRQ1 input */
188};
189
190static const struct winbond_port w83627hf[3] = {
191 UNIMPLEMENTED_PORT,
192 {w83627hf_port2_mux, 0x08, 0, 0xF0},
uwe8d342eb2011-07-28 08:13:25 +0000193 UNIMPLEMENTED_PORT,
mkarcher51455562010-06-27 15:07:49 +0000194};
195
mkarcher65f85742010-06-27 15:07:52 +0000196static const struct winbond_mux w83627ehf_port2_mux[8] = {
197 {0x29, 0x06, 0x02}, /* or MIDI */
198 {0x29, 0x06, 0x02},
199 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
200 {0x24, 0x02, 0x00},
201 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
202 {0x2A, 0x01, 0x01},
203 {0x2A, 0x01, 0x01},
uwe8d342eb2011-07-28 08:13:25 +0000204 {0x2A, 0x01, 0x01},
mkarcher65f85742010-06-27 15:07:52 +0000205};
206
207static const struct winbond_port w83627ehf[6] = {
208 UNIMPLEMENTED_PORT,
209 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
210 UNIMPLEMENTED_PORT,
211 UNIMPLEMENTED_PORT,
212 UNIMPLEMENTED_PORT,
uwe8d342eb2011-07-28 08:13:25 +0000213 UNIMPLEMENTED_PORT,
mkarcher65f85742010-06-27 15:07:52 +0000214};
215
mkarcher51455562010-06-27 15:07:49 +0000216static const struct winbond_mux w83627thf_port4_mux[8] = {
217 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
218 {0x2D, 0x02, 0x02}, /* or resume reset */
219 {0x2D, 0x04, 0x04}, /* or S3 input */
220 {0x2D, 0x08, 0x08}, /* or PSON# */
221 {0x2D, 0x10, 0x10}, /* or PWROK */
222 {0x2D, 0x20, 0x20}, /* or suspend LED */
223 {0x2D, 0x40, 0x40}, /* or panel switch input */
uwe8d342eb2011-07-28 08:13:25 +0000224 {0x2D, 0x80, 0x80}, /* or panel switch output */
mkarcher51455562010-06-27 15:07:49 +0000225};
226
227static const struct winbond_port w83627thf[5] = {
228 UNIMPLEMENTED_PORT, /* GPIO1 */
229 UNIMPLEMENTED_PORT, /* GPIO2 */
230 UNIMPLEMENTED_PORT, /* GPIO3 */
231 {w83627thf_port4_mux, 0x09, 1, 0xF4},
uwe8d342eb2011-07-28 08:13:25 +0000232 UNIMPLEMENTED_PORT, /* GPIO5 */
mkarcher51455562010-06-27 15:07:49 +0000233};
234
235static const struct winbond_chip winbond_chips[] = {
236 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000237 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000238 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
239};
240
Edward O'Callaghan55881222020-10-10 12:58:56 +1100241#define WINBOND_SUPERIO_PORT1 0x2e
242#define WINBOND_SUPERIO_PORT2 0x4e
243
244/* We don't really care about the hardware monitor, but it offers better (more specific) device ID info than
245 * the simple device ID in the normal configuration registers.
246 * Note: This function expects to be called while the Super I/O is in config mode.
uwee15beb92010-08-08 17:01:18 +0000247 */
Edward O'Callaghan55881222020-10-10 12:58:56 +1100248static uint8_t w836xx_deviceid_hwmon(uint16_t sio_port)
mkarcher51455562010-06-27 15:07:49 +0000249{
Edward O'Callaghan55881222020-10-10 12:58:56 +1100250 uint16_t hwmport;
251 uint16_t hwm_vendorid;
252 uint8_t hwm_deviceid;
mkarcher51455562010-06-27 15:07:49 +0000253
Edward O'Callaghan55881222020-10-10 12:58:56 +1100254 sio_write(sio_port, 0x07, 0x0b); /* Select LDN 0xb (HWM). */
255 if ((sio_read(sio_port, 0x30) & (1 << 0)) != (1 << 0)) {
256 msg_pinfo("W836xx hardware monitor disabled or does not exist.\n");
257 return 0;
258 }
259 /* Get HWM base address (stored in LDN 0xb, index 0x60/0x61). */
260 hwmport = sio_read(sio_port, 0x60) << 8;
261 hwmport |= sio_read(sio_port, 0x61);
262 /* HWM address register = HWM base address + 5. */
263 hwmport += 5;
264 msg_pdbg2("W836xx Hardware Monitor at port %04x\n", hwmport);
265 /* FIXME: This busy check should happen before each HWM access. */
266 if (INB(hwmport) & 0x80) {
267 msg_pinfo("W836xx hardware monitor busy, ignoring it.\n");
268 return 0;
269 }
270 /* Set HBACS=1. */
271 sio_mask_alzheimer(hwmport, 0x4e, 0x80, 0x80);
272 /* Read upper byte of vendor ID. */
273 hwm_vendorid = sio_read(hwmport, 0x4f) << 8;
274 /* Set HBACS=0. */
275 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x80);
276 /* Read lower byte of vendor ID. */
277 hwm_vendorid |= sio_read(hwmport, 0x4f);
278 if (hwm_vendorid != 0x5ca3) {
279 msg_pinfo("W836xx hardware monitor vendor ID weirdness: expected 0x5ca3, got %04x\n",
280 hwm_vendorid);
281 return 0;
282 }
283 /* Set Bank=0. */
284 sio_mask_alzheimer(hwmport, 0x4e, 0x00, 0x07);
285 /* Read "chip" ID. We call this one the device ID. */
286 hwm_deviceid = sio_read(hwmport, 0x58);
287 return hwm_deviceid;
288}
uwee15beb92010-08-08 17:01:18 +0000289
Edward O'Callaghan55881222020-10-10 12:58:56 +1100290void probe_superio_winbond(void)
291{
292 struct superio s = {0};
293 uint16_t winbond_ports[] = {WINBOND_SUPERIO_PORT1, WINBOND_SUPERIO_PORT2, 0};
294 uint16_t *i = winbond_ports;
295 uint8_t model;
296 uint8_t tmp;
297
298 s.vendor = SUPERIO_VENDOR_WINBOND;
299 for (; *i; i++) {
300 s.port = *i;
301 /* If we're already in Super I/O config more, the W836xx enter sequence won't hurt. */
302 w836xx_ext_enter(s.port);
303 model = sio_read(s.port, 0x20);
304 /* No response, no point leaving the config mode. */
305 if (model == 0xff)
306 continue;
307 /* Try to leave config mode. If the ID register is still readable, it's not a Winbond chip. */
308 w836xx_ext_leave(s.port);
309 if (model == sio_read(s.port, 0x20)) {
310 msg_pdbg("W836xx enter config mode worked or we were already in config mode. W836xx "
311 "leave config mode had no effect.\n");
312 if (model == 0x87) {
313 /* ITE IT8707F and IT8710F are special: They need the W837xx enter sequence,
314 * but they want the ITE exit sequence. Handle them here.
315 */
316 tmp = sio_read(s.port, 0x21);
317 switch (tmp) {
318 case 0x07:
319 case 0x10:
320 s.vendor = SUPERIO_VENDOR_ITE;
321 s.model = (0x87 << 8) | tmp ;
322 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port "
323 "0x%x\n", s.model, s.port);
324 register_superio(s);
325 /* Exit ITE config mode. */
326 exit_conf_mode_ite(s.port);
327 /* Restore vendor for next loop iteration. */
328 s.vendor = SUPERIO_VENDOR_WINBOND;
329 continue;
330 }
331 }
332 msg_pdbg("Active config mode, unknown reg 0x20 ID: %02x.\n", model);
333 continue;
334 }
335 /* The Super I/O reacts to W836xx enter and exit config mode, it's probably Winbond. */
336 w836xx_ext_enter(s.port);
337 s.model = sio_read(s.port, 0x20);
338 switch (s.model) {
339 case WINBOND_W83627HF_ID:
340 case WINBOND_W83627EHF_ID:
341 case WINBOND_W83627THF_ID:
342 msg_pdbg("Found Winbond Super I/O, id 0x%02hx\n", s.model);
343 register_superio(s);
344 break;
345 case WINBOND_W83697HF_ID:
346 /* This code is extremely paranoid. */
347 tmp = sio_read(s.port, 0x26) & 0x40;
348 if (((tmp == 0x00) && (s.port != WINBOND_SUPERIO_PORT1)) ||
349 ((tmp == 0x40) && (s.port != WINBOND_SUPERIO_PORT2))) {
350 msg_pdbg("Winbond Super I/O probe weirdness: Port mismatch for ID "
351 "0x%02x at port 0x%04x\n", s.model, s.port);
352 break;
353 }
354 tmp = w836xx_deviceid_hwmon(s.port);
355 /* FIXME: This might be too paranoid... */
356 if (!tmp) {
357 msg_pdbg("Probably not a Winbond Super I/O\n");
358 break;
359 }
360 if (tmp != s.model) {
361 msg_pinfo("W83 series hardware monitor device ID weirdness: expected 0x%02x, "
362 "got 0x%02x\n", WINBOND_W83697HF_ID, tmp);
363 break;
364 }
365 msg_pinfo("Found Winbond Super I/O, id 0x%02hx\n", s.model);
366 register_superio(s);
mkarcher51455562010-06-27 15:07:49 +0000367 break;
368 }
Edward O'Callaghan55881222020-10-10 12:58:56 +1100369 w836xx_ext_leave(s.port);
uwee15beb92010-08-08 17:01:18 +0000370 }
Edward O'Callaghan55881222020-10-10 12:58:56 +1100371 return;
372}
uwee15beb92010-08-08 17:01:18 +0000373
Edward O'Callaghan55881222020-10-10 12:58:56 +1100374static const struct winbond_chip *winbond_superio_chipdef(void)
375{
376 int i;
377 unsigned int j;
378
379 for (i = 0; i < superio_count; i++) {
380 if (superios[i].vendor != SUPERIO_VENDOR_WINBOND)
381 continue;
382 for (j = 0; j < ARRAY_SIZE(winbond_chips); j++)
383 if (winbond_chips[j].device_id == superios[i].model)
384 return &winbond_chips[j];
385 }
386 return NULL;
mkarcher51455562010-06-27 15:07:49 +0000387}
388
uwee15beb92010-08-08 17:01:18 +0000389/*
390 * The chipid parameter goes away as soon as we have Super I/O matching in the
391 * board enable table. The call to winbond_superio_detect() goes away as
392 * soon as we have generic Super I/O detection code.
393 */
mkarcher51455562010-06-27 15:07:49 +0000394static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
395 int pin, int raise)
396{
uwee15beb92010-08-08 17:01:18 +0000397 const struct winbond_chip *chip = NULL;
398 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000399 int port = pin / 10;
400 int bit = pin % 10;
401
Edward O'Callaghan55881222020-10-10 12:58:56 +1100402 chip = winbond_superio_chipdef();
mkarcher51455562010-06-27 15:07:49 +0000403 if (!chip) {
404 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
405 return -1;
406 }
mkarcher87ee57f2010-06-29 14:44:40 +0000407 if (chip->device_id != chipid) {
408 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
409 "expected %x\n", chip->device_id, chipid);
410 return -1;
411 }
mkarcher51455562010-06-27 15:07:49 +0000412 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
413 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
414 pin);
415 return -1;
416 }
417
418 gpio = &chip->port[port - 1];
419
420 if (gpio->ldn == 0) {
421 msg_perr("\nERROR: GPIO%d is not supported yet on this"
422 " winbond chip\n", port);
423 return -1;
424 }
425
426 w836xx_ext_enter(base);
427
uwee15beb92010-08-08 17:01:18 +0000428 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000429 sio_write(base, 0x07, gpio->ldn);
430
431 /* Activate logical device. */
432 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
433
uwee15beb92010-08-08 17:01:18 +0000434 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000435 if (gpio->mux && gpio->mux[bit].reg)
436 sio_mask(base, gpio->mux[bit].reg,
437 gpio->mux[bit].data, gpio->mux[bit].mask);
438
uwee15beb92010-08-08 17:01:18 +0000439 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000440 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
441 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
442
443 w836xx_ext_leave(base);
444
445 return 0;
446}
447
uwee15beb92010-08-08 17:01:18 +0000448/*
uwebe4477b2007-08-23 16:08:21 +0000449 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000450 *
451 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000452 * - Agami Aruma
453 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000454 */
uwee15beb92010-08-08 17:01:18 +0000455static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000456{
mkarcher51455562010-06-27 15:07:49 +0000457 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000458}
459
uwee15beb92010-08-08 17:01:18 +0000460/*
mkarcher101a27a2010-08-07 21:49:11 +0000461 * Winbond W83627HF: Raise GPIO25.
462 *
463 * Suited for:
464 * - MSI MS-6577
465 */
uwee15beb92010-08-08 17:01:18 +0000466static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000467{
468 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
469}
470
uwee15beb92010-08-08 17:01:18 +0000471/*
stefanctbf8ef7d2011-07-20 16:34:18 +0000472 * Winbond W83627EHF: Raise GPIO22.
mkarcher65f85742010-06-27 15:07:52 +0000473 *
474 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000475 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000476 */
stefanctbf8ef7d2011-07-20 16:34:18 +0000477static int w83627ehf_gpio22_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000478{
stefanctbf8ef7d2011-07-20 16:34:18 +0000479 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
mkarcher65f85742010-06-27 15:07:52 +0000480}
481
uwee15beb92010-08-08 17:01:18 +0000482/*
mkarcher51455562010-06-27 15:07:49 +0000483 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000484 *
485 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000486 * - MSI K8T Neo2-F V2.0
rminnich6079a1c2007-10-12 21:22:40 +0000487 */
uwee15beb92010-08-08 17:01:18 +0000488static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000489{
mkarcher51455562010-06-27 15:07:49 +0000490 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000491}
492
uwee15beb92010-08-08 17:01:18 +0000493/*
mkarcher51455562010-06-27 15:07:49 +0000494 * Winbond W83627THF: Raise GPIO 44.
495 *
496 * Suited for:
497 * - MSI K8N Neo3
498 */
uwee15beb92010-08-08 17:01:18 +0000499static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000500{
mkarcher51455562010-06-27 15:07:49 +0000501 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000502}
uwe6ed6d952007-12-04 21:49:06 +0000503
uwee15beb92010-08-08 17:01:18 +0000504/*
mkarcher20636ae2010-08-02 08:29:34 +0000505 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000506 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000507 */
hailfinger7bac0e52009-05-25 23:26:50 +0000508static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000509{
hailfinger7bac0e52009-05-25 23:26:50 +0000510 w836xx_ext_enter(port);
511 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000512 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000513 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000514 }
hailfinger7bac0e52009-05-25 23:26:50 +0000515 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000516}
517
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000518/**
519 * Enable MEMW# and set ROM size to max.
520 * Supported chips:
521 * W83697HF/F/HG, W83697SF/UF/UG
522 */
523static void w83697xx_memw_enable(uint16_t port)
524{
525 w836xx_ext_enter(port);
526 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
527 if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
528
529 /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
530 /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
531 /* These bits are reserved on W83697HF/F/HG */
532 /* Shouldn't be needed though. */
533
534 /* CR28 Bit3 must be set to 1 to enable flash access to */
535 /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
536 /* This bit is reserved on W83697HF/F/HG which default to 0 */
537 sio_mask(port, 0x28, 0x08, 0x08);
538
539 /* Enable MEMW# and set ROM size select to max. (4M)*/
540 sio_mask(port, 0x24, 0x28, 0x38);
541
542 } else {
543 msg_pwarn("Warning: Flash interface in use by GPIO!\n");
544 }
545 } else {
546 msg_pinfo("BIOS ROM is disabled\n");
547 }
548 w836xx_ext_leave(port);
549}
550
uwee15beb92010-08-08 17:01:18 +0000551/*
libv53f58142009-12-23 00:54:26 +0000552 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000553 * - Biostar M7VIQ: VIA KM266 + VT8235
554 */
555static int w83697xx_memw_enable_2e(void)
556{
557 w83697xx_memw_enable(0x2E);
558
559 return 0;
560}
561
562
563/*
564 * Suited for:
565 * - DFI AD77: VIA KT400 + VT8235 + W83697HF
uwee15beb92010-08-08 17:01:18 +0000566 * - EPoX EP-8K5A2: VIA KT333 + VT8235
567 * - Albatron PM266A Pro: VIA P4M266A + VT8235
568 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
569 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
570 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000571 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000572 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000573 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000574 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe0e214692011-06-19 16:52:48 +0000575 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000576 */
uweeb26b6e2010-06-07 19:06:26 +0000577static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000578{
libv53f58142009-12-23 00:54:26 +0000579 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000580
libv53f58142009-12-23 00:54:26 +0000581 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000582}
583
uwee15beb92010-08-08 17:01:18 +0000584/*
mkarchered00ee62010-03-21 13:36:20 +0000585 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000586 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000587 */
uweeb26b6e2010-06-07 19:06:26 +0000588static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000589{
590 w836xx_memw_enable(0x4E);
591
592 return 0;
593}
594
uwee15beb92010-08-08 17:01:18 +0000595/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000596 * Suited for all boards with ITE IT8705F.
597 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000598 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000599int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000600{
hailfingerc73ce6e2010-07-10 16:56:32 +0000601 uint8_t tmp;
602 int ret = 0;
603
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000604 if (!(internal_buses_supported & BUS_PARALLEL))
605 return 1;
606
libv71e95f52010-01-20 14:45:07 +0000607 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000608 tmp = sio_read(port, 0x24);
609 /* Check if at least one flash segment is enabled. */
610 if (tmp & 0xf0) {
611 /* The IT8705F will respond to LPC cycles and translate them. */
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000612 internal_buses_supported &= BUS_PARALLEL;
hailfingerc73ce6e2010-07-10 16:56:32 +0000613 /* Flash ROM I/F Writes Enable */
614 tmp |= 0x04;
615 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
616 if (tmp & 0x02) {
617 /* The data sheet contradicts itself about max size. */
618 max_rom_decode.parallel = 1024 * 1024;
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000619 msg_pinfo("IT8705F with very unusual settings.\n"
620 "Please send the output of \"flashrom -V -p internal\" to flashrom@flashrom.org\n"
621 "with \"IT8705: your board name: flashrom -V\" as the subject to help us finish\n"
hailfingerc73ce6e2010-07-10 16:56:32 +0000622 "support for your Super I/O. Thanks.\n");
623 ret = 1;
624 } else if (tmp & 0x08) {
625 max_rom_decode.parallel = 512 * 1024;
626 } else {
627 max_rom_decode.parallel = 256 * 1024;
628 }
629 /* Safety checks. The data sheet is unclear here: Segments 1+3
630 * overlap, no segment seems to cover top - 1MB to top - 512kB.
631 * We assume that certain combinations make no sense.
632 */
633 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
634 (!(tmp & 0x10)) || /* 128 kB dis */
635 (!(tmp & 0x40))) { /* 256/512 kB dis */
636 msg_perr("Inconsistent IT8705F decode size!\n");
637 ret = 1;
638 }
639 if (sio_read(port, 0x25) != 0) {
640 msg_perr("IT8705F flash data pins disabled!\n");
641 ret = 1;
642 }
643 if (sio_read(port, 0x26) != 0) {
644 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
645 ret = 1;
646 }
647 if (sio_read(port, 0x27) != 0) {
648 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
649 ret = 1;
650 }
651 if ((sio_read(port, 0x29) & 0x10) != 0) {
652 msg_perr("IT8705F flash write enable pin disabled!\n");
653 ret = 1;
654 }
655 if ((sio_read(port, 0x29) & 0x08) != 0) {
656 msg_perr("IT8705F flash chip select pin disabled!\n");
657 ret = 1;
658 }
659 if ((sio_read(port, 0x29) & 0x04) != 0) {
660 msg_perr("IT8705F flash read strobe pin disabled!\n");
661 ret = 1;
662 }
663 if ((sio_read(port, 0x29) & 0x03) != 0) {
664 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
665 /* Not really an error if you use flash chips smaller
666 * than 256 kByte, but such a configuration is unlikely.
667 */
668 ret = 1;
669 }
670 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
671 max_rom_decode.parallel);
672 if (ret) {
673 msg_pinfo("Not enabling IT8705F flash write.\n");
674 } else {
675 sio_write(port, 0x24, tmp);
676 }
677 } else {
678 msg_pdbg("No IT8705F flash segment enabled.\n");
Edward O'Callaghan55881222020-10-10 12:58:56 +1100679 ret = 0;
hailfingerc73ce6e2010-07-10 16:56:32 +0000680 }
libv71e95f52010-01-20 14:45:07 +0000681 exit_conf_mode_ite(port);
682
hailfingerc73ce6e2010-07-10 16:56:32 +0000683 return ret;
libv71e95f52010-01-20 14:45:07 +0000684}
libv53f58142009-12-23 00:54:26 +0000685
mhm0d4fa5f2010-09-13 19:39:25 +0000686/*
687 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
688 * It uses the Winbond command sequence to enter extended configuration
689 * mode and the ITE sequence to exit.
690 *
691 * Registers seems similar to the ones on ITE IT8710F.
692 */
693static int it8707f_write_enable(uint8_t port)
694{
695 uint8_t tmp;
696
697 w836xx_ext_enter(port);
698
699 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
700 tmp = sio_read(port, 0x23);
701 tmp |= (1 << 3);
702 sio_write(port, 0x23, tmp);
703
704 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
705 tmp = sio_read(port, 0x24);
706 tmp |= (1 << 2) | (1 << 3);
707 sio_write(port, 0x24, tmp);
708
709 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
710 tmp = sio_read(port, 0x23);
711 tmp &= ~(1 << 3);
712 sio_write(port, 0x23, tmp);
713
714 exit_conf_mode_ite(port);
715
716 return 0;
717}
718
719/*
720 * Suited for:
721 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
722 */
723static int it8707f_write_enable_2e(void)
724{
725 return it8707f_write_enable(0x2e);
726}
727
mkarcherfc0a1e12011-03-06 12:07:19 +0000728#define PC87360_ID 0xE1
729#define PC87364_ID 0xE4
730
731static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000732{
uwee15beb92010-08-08 17:01:18 +0000733 static const int bankbase[] = {0, 4, 8, 10, 12};
734 int gpio_bank = gpio / 8;
735 int gpio_pin = gpio % 8;
736 uint16_t baseport;
737 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000738
uwee15beb92010-08-08 17:01:18 +0000739 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000740 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000741 return -1;
742 }
mkarcherb507b7b2010-02-27 18:35:54 +0000743
uwee15beb92010-08-08 17:01:18 +0000744 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000745 if (id != chipid) {
uwe8d342eb2011-07-28 08:13:25 +0000746 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
747 id, chipid);
uwee15beb92010-08-08 17:01:18 +0000748 return -1;
749 }
mkarcherb507b7b2010-02-27 18:35:54 +0000750
uwee15beb92010-08-08 17:01:18 +0000751 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
752 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
753 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
754 msg_perr("PC87360: invalid GPIO base address %04x\n",
755 baseport);
756 return -1;
757 }
758 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
759 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
760 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000761
uwee15beb92010-08-08 17:01:18 +0000762 val = INB(baseport + bankbase[gpio_bank]);
763 if (raise)
764 val |= 1 << gpio_pin;
765 else
766 val &= ~(1 << gpio_pin);
767 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000768
uwee15beb92010-08-08 17:01:18 +0000769 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000770}
771
uwee15beb92010-08-08 17:01:18 +0000772/*
773 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000774 */
libv53f58142009-12-23 00:54:26 +0000775static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000776{
libv53f58142009-12-23 00:54:26 +0000777 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000778 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000779 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000780
libv53f58142009-12-23 00:54:26 +0000781 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
782 switch (dev->device_id) {
783 case 0x3177: /* VT8235 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000784 case 0x3227: /* VT8237/VT8237R */
libv53f58142009-12-23 00:54:26 +0000785 case 0x3337: /* VT8237A */
786 break;
787 default:
snelsone42c3802010-05-07 20:09:04 +0000788 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000789 return -1;
790 }
791
libv785ec422009-06-19 13:53:59 +0000792 if ((gpio >= 12) && (gpio <= 15)) {
793 /* GPIO12-15 -> output */
794 val = pci_read_byte(dev, 0xE4);
795 val |= 0x10;
796 pci_write_byte(dev, 0xE4, val);
797 } else if (gpio == 9) {
798 /* GPIO9 -> Output */
799 val = pci_read_byte(dev, 0xE4);
800 val |= 0x20;
801 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000802 } else if (gpio == 5) {
803 val = pci_read_byte(dev, 0xE4);
804 val |= 0x01;
805 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000806 } else {
snelsone42c3802010-05-07 20:09:04 +0000807 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000808 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000809 return -1;
uwef6641642007-05-09 10:17:44 +0000810 }
stepan927d4e22007-04-04 22:45:58 +0000811
uwe6ab4b7b2009-05-09 14:26:04 +0000812 /* We need the I/O Base Address for this board's flash enable. */
813 base = pci_read_word(dev, 0x88) & 0xff80;
814
libvc89fddc2009-12-09 07:53:01 +0000815 offset = 0x4C + gpio / 8;
816 bit = 0x01 << (gpio % 8);
817
818 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000819 if (raise)
820 val |= bit;
821 else
822 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000823 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000824
uwef6641642007-05-09 10:17:44 +0000825 return 0;
stepan927d4e22007-04-04 22:45:58 +0000826}
827
uwee15beb92010-08-08 17:01:18 +0000828/*
829 * Suited for:
830 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000831 */
uweeb26b6e2010-06-07 19:06:26 +0000832static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000833{
libv53f58142009-12-23 00:54:26 +0000834 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
835 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000836}
837
uwee15beb92010-08-08 17:01:18 +0000838/*
839 * Suited for:
840 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000841 */
uweeb26b6e2010-06-07 19:06:26 +0000842static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000843{
libv53f58142009-12-23 00:54:26 +0000844 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000845}
846
uwee15beb92010-08-08 17:01:18 +0000847/*
848 * Suited for:
849 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000850 *
851 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
852 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000853 */
uweeb26b6e2010-06-07 19:06:26 +0000854static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000855{
libv53f58142009-12-23 00:54:26 +0000856 return via_vt823x_gpio_set(15, 1);
857}
858
uwee15beb92010-08-08 17:01:18 +0000859/*
libv53f58142009-12-23 00:54:26 +0000860 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
861 *
862 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000863 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
864 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000865 */
uweeb26b6e2010-06-07 19:06:26 +0000866static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000867{
868 int ret;
869
870 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000871 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000872
libv53f58142009-12-23 00:54:26 +0000873 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000874}
875
uwee15beb92010-08-08 17:01:18 +0000876/*
877 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000878 * - ASUS P3B-F
879 *
880 * We are talking to a proprietary device on SMBus: the AS99127F which does
881 * much more than the Winbond W83781D it tries to be compatible with.
882 */
883static int board_asus_p3b_f(void)
884{
885 /*
886 * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00.
887 */
888 struct pci_dev *dev;
889 uint16_t smbba;
890 uint8_t b;
891
892 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */
893 if (!dev) {
894 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
895 return -1;
896 }
897
898 smbba = pci_read_word(dev, 0x90) & 0xfff0;
899
900 OUTB(0xFF, smbba); /* Clear previous SMBus status. */
901 OUTB(0x48 << 1, smbba + 4);
902 OUTB(0x80, smbba + 3);
903 OUTB(0x80, smbba + 5);
904 OUTB(0x48, smbba + 2);
905
906 /* Wait until SMBus transaction is complete. */
907 b = 0x1;
908 while (b & 0x01) {
909 b = INB(0x80);
910 b = INB(smbba);
911 }
912
913 /* Write failed if any status is set. */
914 if (b & 0x1e) {
915 msg_perr("Failed to write to device.\n");
916 return -1;
917 }
918
919 return 0;
920}
921
922/*
923 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000924 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000925 *
926 * This is rather nasty code, but there's no way to do this cleanly.
927 * We're basically talking to some unknown device on SMBus, my guess
928 * is that it is the Winbond W83781D that lives near the DIP BIOS.
929 */
uweeb26b6e2010-06-07 19:06:26 +0000930static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000931{
932 uint8_t tmp;
933 int i;
934
935#define ASUSP5A_LOOP 5000
936
hailfingere1f062f2008-05-22 13:22:45 +0000937 OUTB(0x00, 0xE807);
938 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000939
hailfingere1f062f2008-05-22 13:22:45 +0000940 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000941
942 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000943 OUTB(0xE1, 0xFF);
944 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000945 break;
946 }
947
948 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000949 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000950 return -1;
951 }
952
hailfingere1f062f2008-05-22 13:22:45 +0000953 OUTB(0x20, 0xE801);
954 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000955
hailfingere1f062f2008-05-22 13:22:45 +0000956 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000957
958 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000959 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000960 if (tmp & 0x70)
961 break;
962 }
963
964 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000965 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000966 return -1;
967 }
968
hailfingere1f062f2008-05-22 13:22:45 +0000969 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000970 tmp &= ~0x02;
971
hailfingere1f062f2008-05-22 13:22:45 +0000972 OUTB(0x00, 0xE807);
973 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000974
hailfingere1f062f2008-05-22 13:22:45 +0000975 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000976
hailfingere1f062f2008-05-22 13:22:45 +0000977 OUTB(0xFF, 0xE800);
978 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000979
hailfingere1f062f2008-05-22 13:22:45 +0000980 OUTB(0x20, 0xE801);
981 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000982
hailfingere1f062f2008-05-22 13:22:45 +0000983 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000984
985 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000986 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000987 if (tmp & 0x70)
988 break;
989 }
990
991 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000992 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000993 return -1;
994 }
995
996 return 0;
997}
998
libv6a74dbe2009-12-09 11:39:02 +0000999/*
1000 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1001 *
uwee15beb92010-08-08 17:01:18 +00001002 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +00001003 */
uweeb26b6e2010-06-07 19:06:26 +00001004static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +00001005{
1006 /* GPIO 0 reg from PM regs */
1007 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
1008 sio_mask(0xcd6, 0x44, 0x24, 0x24);
1009
1010 return 0;
1011}
1012
hailfinger08c281b2010-07-01 11:16:28 +00001013/*
1014 * Set GPIO lines in the Broadcom HT-1000 southbridge.
1015 *
uwee15beb92010-08-08 17:01:18 +00001016 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +00001017 */
1018static int board_hp_dl165_g6_enable(void)
1019{
1020 /* Variant of DL145, with slightly different pin placement. */
1021 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
1022 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
1023
1024 return 0;
1025}
1026
uweeb26b6e2010-06-07 19:06:26 +00001027static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +00001028{
uwee15beb92010-08-08 17:01:18 +00001029 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +00001030 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +00001031
1032 return 0;
1033}
1034
uwee15beb92010-08-08 17:01:18 +00001035/*
1036 * Suited for:
mhmbf2aff92010-09-16 22:09:18 +00001037 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
1038 */
mhmbf2aff92010-09-16 22:09:18 +00001039static int board_ecs_geforce6100sm_m(void)
1040{
1041 struct pci_dev *dev;
1042 uint32_t tmp;
1043
1044 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
1045 if (!dev) {
1046 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
1047 return -1;
1048 }
1049
1050 tmp = pci_read_byte(dev, 0xE0);
1051 tmp &= ~(1 << 3);
1052 pci_write_byte(dev, 0xE0, tmp);
1053
1054 return 0;
1055}
1056
1057/*
libv6db37e62009-12-03 12:25:34 +00001058 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +00001059 */
libv6db37e62009-12-03 12:25:34 +00001060static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +00001061{
libv6db37e62009-12-03 12:25:34 +00001062 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001063 uint16_t base, devclass;
libv5ac6e5c2009-10-05 16:07:00 +00001064 uint8_t tmp;
1065
libv8068cf92009-12-22 13:04:13 +00001066 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +00001067 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +00001068 return -1;
1069 }
1070
hailfingerb91c08c2011-08-15 19:54:20 +00001071 /* Check for the ISA bridge first. */
libv8068cf92009-12-22 13:04:13 +00001072 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +00001073 switch (dev->device_id) {
1074 case 0x0030: /* CK804 */
1075 case 0x0050: /* MCP04 */
1076 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +00001077 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +00001078 break;
mkarcherbb421582010-06-01 16:09:06 +00001079 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +00001080 case 0x0261: /* MCP51 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001081 case 0x0360: /* MCP55 */
mkarcherbb421582010-06-01 16:09:06 +00001082 case 0x0364: /* MCP55 */
1083 /* find SMBus controller on *this* southbridge */
1084 /* The infamous Tyan S2915-E has two south bridges; they are
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001085 easily told apart from each other by the class of the
mkarcherbb421582010-06-01 16:09:06 +00001086 LPC bridge, but have the same SMBus bridge IDs */
1087 if (dev->func != 0) {
1088 msg_perr("MCP LPC bridge at unexpected function"
1089 " number %d\n", dev->func);
1090 return -1;
1091 }
1092
Edward O'Callaghan7af36812020-10-10 12:59:40 +11001093#if !defined(OLD_PCI_GET_DEV)
mkarcherbb421582010-06-01 16:09:06 +00001094 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +00001095#else
1096 /* pciutils/libpci before version 2.2 is too old to support
1097 * PCI domains. Such old machines usually don't have domains
1098 * besides domain 0, so this is not a problem.
1099 */
1100 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
1101#endif
mkarcherbb421582010-06-01 16:09:06 +00001102 if (!dev) {
1103 msg_perr("MCP SMBus controller could not be found\n");
1104 return -1;
1105 }
1106 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
1107 if (devclass != 0x0C05) {
1108 msg_perr("Unexpected device class %04x for SMBus"
1109 " controller\n", devclass);
1110 return -1;
1111 }
libv8068cf92009-12-22 13:04:13 +00001112 break;
mkarcherbb421582010-06-01 16:09:06 +00001113 default:
snelsone42c3802010-05-07 20:09:04 +00001114 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +00001115 return -1;
1116 }
1117
1118 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
1119 base += 0xC0;
1120
1121 tmp = INB(base + gpio);
1122 tmp &= ~0x0F; /* null lower nibble */
1123 tmp |= 0x04; /* gpio -> output. */
1124 if (raise)
1125 tmp |= 0x01;
1126 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +00001127
1128 return 0;
1129}
1130
uwee15beb92010-08-08 17:01:18 +00001131/*
1132 * Suited for:
stefanctd7a27782011-08-07 13:17:20 +00001133 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
uwe75074aa2010-08-15 14:36:18 +00001134 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +00001135 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +00001136 */
uweeb26b6e2010-06-07 19:06:26 +00001137static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +00001138{
1139 return nvidia_mcp_gpio_set(0x00, 1);
1140}
1141
uwee15beb92010-08-08 17:01:18 +00001142/*
1143 * Suited for:
1144 * - abit KN8 Ultra: NVIDIA CK804
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001145 * - abit KN9 Ultra: NVIDIA MCP55
snelsone1eaba92010-03-19 22:37:29 +00001146 */
uweeb26b6e2010-06-07 19:06:26 +00001147static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +00001148{
1149 return nvidia_mcp_gpio_set(0x02, 0);
1150}
1151
uwee15beb92010-08-08 17:01:18 +00001152/*
1153 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +00001154 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001155 * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804
uwe0b7a6ba2010-08-15 15:26:30 +00001156 * - MSI K8NGM2-L: NVIDIA MCP51
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001157 * - MSI K9N SLI: NVIDIA MCP55
libv64ace522009-12-23 03:01:36 +00001158 */
uweeb26b6e2010-06-07 19:06:26 +00001159static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +00001160{
1161 return nvidia_mcp_gpio_set(0x02, 1);
1162}
1163
uwee15beb92010-08-08 17:01:18 +00001164/*
1165 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +00001166 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +00001167 */
1168static int nvidia_mcp_gpio4_raise(void)
1169{
1170 return nvidia_mcp_gpio_set(0x04, 1);
1171}
1172
1173/*
1174 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001175 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
1176 *
1177 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1178 * board. We can't tell the SMBus logical devices apart, but we
1179 * can tell the LPC bridge functions apart.
1180 * We need to choose the SMBus bridge next to the LPC bridge with
1181 * ID 0x364 and the "LPC bridge" class.
1182 * b) #TBL is hardwired on that board to a pull-down. It can be
1183 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +00001184 */
uweeb26b6e2010-06-07 19:06:26 +00001185static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +00001186{
1187 return nvidia_mcp_gpio_set(0x05, 1);
1188}
1189
uwee15beb92010-08-08 17:01:18 +00001190/*
1191 * Suited for:
1192 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +00001193 */
uweeb26b6e2010-06-07 19:06:26 +00001194static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +00001195{
1196 return nvidia_mcp_gpio_set(0x08, 1);
1197}
1198
uwee15beb92010-08-08 17:01:18 +00001199/*
1200 * Suited for:
stefanct371e7e82011-07-07 19:56:58 +00001201 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001202 * - Probably other versions of the GA-K8NS
stefanct8fb644d2011-06-13 16:58:54 +00001203 */
1204static int nvidia_mcp_gpio0a_raise(void)
1205{
1206 return nvidia_mcp_gpio_set(0x0a, 1);
1207}
1208
1209/*
1210 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001211 * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
uwee15beb92010-08-08 17:01:18 +00001212 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +00001213 */
mkarcherd291e752010-06-12 23:14:03 +00001214static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +00001215{
1216 return nvidia_mcp_gpio_set(0x0c, 1);
1217}
1218
uwee15beb92010-08-08 17:01:18 +00001219/*
1220 * Suited for:
1221 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +00001222 */
1223static int nvidia_mcp_gpio4_lower(void)
1224{
1225 return nvidia_mcp_gpio_set(0x04, 0);
1226}
1227
uwee15beb92010-08-08 17:01:18 +00001228/*
1229 * Suited for:
1230 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001231 */
uweeb26b6e2010-06-07 19:06:26 +00001232static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001233{
libv6db37e62009-12-03 12:25:34 +00001234 return nvidia_mcp_gpio_set(0x10, 1);
1235}
libv5ac6e5c2009-10-05 16:07:00 +00001236
uwee15beb92010-08-08 17:01:18 +00001237/*
1238 * Suited for:
1239 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001240 */
uweeb26b6e2010-06-07 19:06:26 +00001241static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001242{
1243 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001244}
1245
uwee15beb92010-08-08 17:01:18 +00001246/*
1247 * Suited for:
1248 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001249 */
uweeb26b6e2010-06-07 19:06:26 +00001250static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001251{
libv6db37e62009-12-03 12:25:34 +00001252 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001253}
libv5ac6e5c2009-10-05 16:07:00 +00001254
uwee15beb92010-08-08 17:01:18 +00001255/*
1256 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001257 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1258 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001259 */
1260static int nvidia_mcp_gpio3b_raise(void)
1261{
1262 return nvidia_mcp_gpio_set(0x3b, 1);
1263}
1264
1265/*
1266 * Suited for:
stefanct634adc82011-11-02 14:31:18 +00001267 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1268 */
1269static int board_sun_ultra_40_m2(void)
1270{
1271 int ret;
1272 uint8_t reg;
1273 uint16_t base;
1274 struct pci_dev *dev;
1275
1276 ret = nvidia_mcp_gpio4_lower();
1277 if (ret)
1278 return ret;
1279
1280 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1281 if (!dev) {
1282 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1283 return -1;
1284 }
1285
1286 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1287 if (!base)
1288 return -1;
1289
1290 reg = INB(base + 0x4b);
1291 reg |= 0x10;
1292 OUTB(reg, base + 0x4b);
1293
1294 return 0;
1295}
1296
1297/*
1298 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001299 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001300 */
uweeb26b6e2010-06-07 19:06:26 +00001301static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001302{
1303#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001304#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1305#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1306#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001307#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1308#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1309#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001310#define DBE6x_BOOT_LOC_FLASH 2
1311#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001312
stepanf251ff82009-08-12 18:25:24 +00001313 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001314 unsigned long boot_loc;
1315
stepanf251ff82009-08-12 18:25:24 +00001316 /* Geode only has a single core */
1317 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001318 return -1;
stepanf778f522008-02-20 11:11:18 +00001319
stepanf251ff82009-08-12 18:25:24 +00001320 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001321
stepanf251ff82009-08-12 18:25:24 +00001322 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001323 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1324 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1325 else
1326 boot_loc = DBE6x_BOOT_LOC_FLASH;
1327
stepanf251ff82009-08-12 18:25:24 +00001328 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1329 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001330 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001331
stepanf251ff82009-08-12 18:25:24 +00001332 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001333
stepanf251ff82009-08-12 18:25:24 +00001334 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001335
stepanf778f522008-02-20 11:11:18 +00001336 return 0;
1337}
1338
uwee15beb92010-08-08 17:01:18 +00001339/*
stefanctdda0e212011-05-17 13:31:55 +00001340 * Suited for:
uwe8d342eb2011-07-28 08:13:25 +00001341 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
stefanctdda0e212011-05-17 13:31:55 +00001342 * Datasheet(s) used:
1343 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1344 */
1345static int amd_sbxxx_gpio9_raise(void)
1346{
1347 struct pci_dev *dev;
1348 uint32_t reg;
1349
uwe8d342eb2011-07-28 08:13:25 +00001350 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
stefanctdda0e212011-05-17 13:31:55 +00001351 if (!dev) {
1352 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1353 return -1;
1354 }
1355
1356 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1357 /* enable output (0: enable, 1: tristate):
1358 GPIO9 output enable is at bit 5 in 0xA9 */
1359 reg &= ~((uint32_t)1<<(8+5));
1360 /* raise:
1361 GPIO9 output register is at bit 5 in 0xA8 */
1362 reg |= (1<<5);
1363 pci_write_long(dev, 0xA8, reg);
1364
1365 return 0;
1366}
1367
1368/*
uwe3a3ab2f2010-03-25 23:18:41 +00001369 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001370 */
1371static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1372{
mkarcher681bc022010-02-24 00:00:21 +00001373 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001374 struct pci_dev *dev;
1375 uint32_t tmp, base;
1376
hailfingerb91c08c2011-08-15 19:54:20 +00001377 /* GPO{0,8,27,28,30} are always available. */
1378 static const uint32_t nonmuxed_gpos = 0x58000101;
mkarcher6757a5e2010-08-15 22:35:31 +00001379
1380 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
uwe8d342eb2011-07-28 08:13:25 +00001381 {0},
1382 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1383 {0xB0, 0x0001, 0x0000},
1384 {0xB0, 0x0001, 0x0000},
1385 {0xB0, 0x0001, 0x0000},
1386 {0xB0, 0x0001, 0x0000},
1387 {0xB0, 0x0001, 0x0000},
1388 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1389 {0},
1390 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1391 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1392 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1393 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1394 {0x4E, 0x0100, 0x0000},
1395 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1396 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1397 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1398 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1399 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1400 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1401 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1402 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1403 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1404 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1405 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1406 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1407 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1408 {0},
1409 {0},
1410 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1411 {0}
mkarcher6757a5e2010-08-15 22:35:31 +00001412 };
1413
libv8d908612009-12-14 10:41:58 +00001414 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1415 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001416 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001417 return -1;
1418 }
1419
uwee15beb92010-08-08 17:01:18 +00001420 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001421 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001422 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001423 return -1;
1424 }
1425
uwe8d342eb2011-07-28 08:13:25 +00001426 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
hailfingerb91c08c2011-08-15 19:54:20 +00001427 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1428 piix4_gpo[gpo].value)) {
1429 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
uwe8d342eb2011-07-28 08:13:25 +00001430 return -1;
libv8d908612009-12-14 10:41:58 +00001431 }
1432
libv8d908612009-12-14 10:41:58 +00001433 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1434 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001435 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001436 return -1;
1437 }
1438
1439 /* PM IO base */
1440 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1441
mkarcher681bc022010-02-24 00:00:21 +00001442 gpo_byte = gpo >> 3;
1443 gpo_bit = gpo & 7;
1444 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001445 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001446 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001447 else
mkarcher681bc022010-02-24 00:00:21 +00001448 tmp &= ~(0x01 << gpo_bit);
1449 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001450
1451 return 0;
1452}
1453
uwee15beb92010-08-08 17:01:18 +00001454/*
1455 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001456 * - ASUS OPLX-M
mhm4791ef92010-09-01 01:21:34 +00001457 * - ASUS P2B-N
1458 */
1459static int intel_piix4_gpo18_lower(void)
1460{
1461 return intel_piix4_gpo_set(18, 0);
1462}
1463
1464/*
1465 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001466 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1467 */
1468static int intel_piix4_gpo14_raise(void)
1469{
1470 return intel_piix4_gpo_set(14, 1);
1471}
1472
1473/*
1474 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001475 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001476 */
mkarcher6757a5e2010-08-15 22:35:31 +00001477static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001478{
1479 return intel_piix4_gpo_set(22, 1);
1480}
1481
uwee15beb92010-08-08 17:01:18 +00001482/*
1483 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001484 * - abit BM6
1485 */
1486static int intel_piix4_gpo26_lower(void)
1487{
1488 return intel_piix4_gpo_set(26, 0);
1489}
1490
1491/*
1492 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001493 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001494 */
uweeb26b6e2010-06-07 19:06:26 +00001495static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001496{
uwee15beb92010-08-08 17:01:18 +00001497 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001498}
1499
uwee15beb92010-08-08 17:01:18 +00001500/*
mhm4f2a2b62010-10-05 21:32:29 +00001501 * Suited for:
1502 * - Dell OptiPlex GX1
1503 */
1504static int intel_piix4_gpo30_lower(void)
1505{
1506 return intel_piix4_gpo_set(30, 0);
1507}
1508
1509/*
uwe3a3ab2f2010-03-25 23:18:41 +00001510 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001511 */
libv5afe85c2009-11-28 18:07:51 +00001512static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001513{
uwe3a3ab2f2010-03-25 23:18:41 +00001514 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001515 static struct {
1516 uint16_t id;
1517 uint8_t base_reg;
1518 uint32_t bank0;
1519 uint32_t bank1;
1520 uint32_t bank2;
1521 } intel_ich_gpio_table[] = {
1522 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1523 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1524 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1525 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1526 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1527 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1528 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1529 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1530 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1531 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1532 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1533 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001534 {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */
libv5afe85c2009-11-28 18:07:51 +00001535 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1536 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1537 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1538 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1539 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1540 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1541 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1542 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1543 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1544 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1545 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1546 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1547 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1548 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1549 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1550 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1551 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1552 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1553 {0, 0, 0, 0, 0} /* end marker */
1554 };
uwecc6ecc52008-05-22 21:19:38 +00001555
libv5afe85c2009-11-28 18:07:51 +00001556 struct pci_dev *dev;
1557 uint16_t base;
1558 uint32_t tmp;
1559 int i, allowed;
1560
1561 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001562 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001563 uint16_t device_class;
1564 /* libpci before version 2.2.4 does not store class info. */
1565 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001566 if ((dev->vendor_id == 0x8086) &&
uwe8d342eb2011-07-28 08:13:25 +00001567 (device_class == 0x0601)) { /* ISA bridge */
libv5afe85c2009-11-28 18:07:51 +00001568 /* Is this device in our list? */
1569 for (i = 0; intel_ich_gpio_table[i].id; i++)
1570 if (dev->device_id == intel_ich_gpio_table[i].id)
1571 break;
1572
1573 if (intel_ich_gpio_table[i].id)
1574 break;
1575 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001576 }
libv5afe85c2009-11-28 18:07:51 +00001577
uwecc6ecc52008-05-22 21:19:38 +00001578 if (!dev) {
uwe8d342eb2011-07-28 08:13:25 +00001579 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001580 return -1;
1581 }
1582
uwee15beb92010-08-08 17:01:18 +00001583 /*
1584 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1585 * strapped to zero. From some mobile ICH9 version on, this becomes
1586 * 6:1. The mask below catches all.
1587 */
libv5afe85c2009-11-28 18:07:51 +00001588 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001589
uwee15beb92010-08-08 17:01:18 +00001590 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001591 if (gpio < 32)
1592 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1593 else if (gpio < 64)
1594 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1595 else
1596 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1597
1598 if (!allowed) {
uwe8d342eb2011-07-28 08:13:25 +00001599 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1600 " setting GPIO%02d\n", gpio);
libv5afe85c2009-11-28 18:07:51 +00001601 return -1;
1602 }
1603
uwe8d342eb2011-07-28 08:13:25 +00001604 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1605 raise ? "Rais" : "Dropp", gpio);
libv5afe85c2009-11-28 18:07:51 +00001606
1607 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001608 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001609 tmp = INL(base);
1610 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1611 if ((gpio == 28) &&
1612 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1613 tmp |= 1 << 27;
1614 else
1615 tmp |= 1 << gpio;
1616 OUTL(tmp, base);
1617
1618 /* As soon as we are talking to ICH8 and above, this register
1619 decides whether we can set the gpio or not. */
1620 if (dev->device_id > 0x2800) {
1621 tmp = INL(base);
1622 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001623 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001624 " does not allow setting GPIO%02d\n",
1625 gpio);
1626 return -1;
1627 }
1628 }
1629
uwee15beb92010-08-08 17:01:18 +00001630 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001631 tmp = INL(base + 0x04);
1632 tmp &= ~(1 << gpio);
1633 OUTL(tmp, base + 0x04);
1634
uwee15beb92010-08-08 17:01:18 +00001635 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001636 tmp = INL(base + 0x0C);
1637 if (raise)
1638 tmp |= 1 << gpio;
1639 else
1640 tmp &= ~(1 << gpio);
1641 OUTL(tmp, base + 0x0C);
1642 } else if (gpio < 64) {
1643 gpio -= 32;
1644
uwee15beb92010-08-08 17:01:18 +00001645 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001646 tmp = INL(base + 0x30);
1647 tmp |= 1 << gpio;
1648 OUTL(tmp, base + 0x30);
1649
1650 /* As soon as we are talking to ICH8 and above, this register
1651 decides whether we can set the gpio or not. */
1652 if (dev->device_id > 0x2800) {
1653 tmp = INL(base + 30);
1654 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001655 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001656 " does not allow setting GPIO%02d\n",
1657 gpio + 32);
1658 return -1;
1659 }
1660 }
1661
uwee15beb92010-08-08 17:01:18 +00001662 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001663 tmp = INL(base + 0x34);
1664 tmp &= ~(1 << gpio);
1665 OUTL(tmp, base + 0x34);
1666
uwee15beb92010-08-08 17:01:18 +00001667 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001668 tmp = INL(base + 0x38);
1669 if (raise)
1670 tmp |= 1 << gpio;
1671 else
1672 tmp &= ~(1 << gpio);
1673 OUTL(tmp, base + 0x38);
1674 } else {
1675 gpio -= 64;
1676
uwee15beb92010-08-08 17:01:18 +00001677 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001678 tmp = INL(base + 0x40);
1679 tmp |= 1 << gpio;
1680 OUTL(tmp, base + 0x40);
1681
1682 tmp = INL(base + 40);
1683 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001684 msg_perr("\nERROR: This Intel LPC bridge does "
libv5afe85c2009-11-28 18:07:51 +00001685 "not allow setting GPIO%02d\n", gpio + 64);
1686 return -1;
1687 }
1688
uwee15beb92010-08-08 17:01:18 +00001689 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001690 tmp = INL(base + 0x44);
1691 tmp &= ~(1 << gpio);
1692 OUTL(tmp, base + 0x44);
1693
uwee15beb92010-08-08 17:01:18 +00001694 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001695 tmp = INL(base + 0x48);
1696 if (raise)
1697 tmp |= 1 << gpio;
1698 else
1699 tmp &= ~(1 << gpio);
1700 OUTL(tmp, base + 0x48);
1701 }
uwecc6ecc52008-05-22 21:19:38 +00001702
1703 return 0;
1704}
1705
uwee15beb92010-08-08 17:01:18 +00001706/*
1707 * Suited for:
1708 * - abit IP35: Intel P35 + ICH9R
1709 * - abit IP35 Pro: Intel P35 + ICH9R
stefanct275b2532011-08-11 04:21:34 +00001710 * - ASUS P5LD2
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001711 * - ASUS P5LD2-MQ
1712 * - ASUS P5LD2-VM
1713 * - ASUS P5LD2-VM DH
uwecc6ecc52008-05-22 21:19:38 +00001714 */
uweeb26b6e2010-06-07 19:06:26 +00001715static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001716{
libv5afe85c2009-11-28 18:07:51 +00001717 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001718}
1719
uwee15beb92010-08-08 17:01:18 +00001720/*
1721 * Suited for:
1722 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001723 */
1724static int intel_ich_gpio18_raise(void)
1725{
1726 return intel_ich_gpio_set(18, 1);
1727}
1728
uwee15beb92010-08-08 17:01:18 +00001729/*
1730 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001731 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001732 */
uweeb26b6e2010-06-07 19:06:26 +00001733static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001734{
libv5afe85c2009-11-28 18:07:51 +00001735 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001736}
1737
uwee15beb92010-08-08 17:01:18 +00001738/*
libvdc84fa32009-11-28 18:26:21 +00001739 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001740 * - ASUS P5BV-R: LGA775 + 3200 + ICH7
1741 * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M
1742 */
1743static int intel_ich_gpio20_raise(void)
1744{
1745 return intel_ich_gpio_set(20, 1);
1746}
1747
1748/*
1749 * Suited for:
1750 * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001751 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1752 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001753 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001754 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001755 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001756 * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
1757 * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001758 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
stefanctdbca6752011-08-11 05:47:32 +00001759 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001760 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001761 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001762 * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001763 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001764 */
uweeb26b6e2010-06-07 19:06:26 +00001765static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001766{
libv5afe85c2009-11-28 18:07:51 +00001767 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001768}
1769
uwee15beb92010-08-08 17:01:18 +00001770/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001771 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001772 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001773 * - ASUS P4B533-E: socket478 + 845E + ICH4
1774 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Rudolf Marek1d455e22016-08-04 18:14:47 -07001775 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
libv5afe85c2009-11-28 18:07:51 +00001776 */
uweeb26b6e2010-06-07 19:06:26 +00001777static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001778{
1779 return intel_ich_gpio_set(22, 1);
1780}
1781
uwee15beb92010-08-08 17:01:18 +00001782/*
1783 * Suited for:
stefanctdfd58832011-07-25 20:38:52 +00001784 * - ASUS A8Jm (laptop): Intel 945 + ICH7
stefanct950bded2011-08-25 14:06:50 +00001785 * - ASUS P5LP-LE used in ...
1786 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1787 * - Epson Endeavor MT7700
stefanctdfd58832011-07-25 20:38:52 +00001788 */
1789static int intel_ich_gpio34_raise(void)
1790{
1791 return intel_ich_gpio_set(34, 1);
1792}
1793
1794/*
1795 * Suited for:
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001796 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Stefan Tauner718d1eb2016-08-18 18:00:53 -07001797 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001798 */
1799static int intel_ich_gpio38_raise(void)
1800{
1801 return intel_ich_gpio_set(38, 1);
1802}
1803
1804/*
1805 * Suited for:
stefanct58c2d772011-07-09 19:46:53 +00001806 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1807 */
1808static int intel_ich_gpio43_raise(void)
1809{
1810 return intel_ich_gpio_set(43, 1);
1811}
1812
1813/*
1814 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001815 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001816 */
uweeb26b6e2010-06-07 19:06:26 +00001817static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001818{
uwee15beb92010-08-08 17:01:18 +00001819 int ret;
1820 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1821 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001822 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001823 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001824 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1825 return ret;
1826}
1827
1828/*
1829 * Suited for:
1830 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1831 */
1832static int board_hp_p2706t(void)
1833{
1834 int ret;
1835 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1836 if (!ret)
1837 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001838 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001839}
1840
uwee15beb92010-08-08 17:01:18 +00001841/*
libve42a7c62009-11-28 18:16:31 +00001842 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001843 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1844 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1845 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001846 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001847 */
uweeb26b6e2010-06-07 19:06:26 +00001848static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001849{
1850 return intel_ich_gpio_set(23, 1);
1851}
1852
uwee15beb92010-08-08 17:01:18 +00001853/*
1854 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001855 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001856 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001857 */
1858static int intel_ich_gpio25_raise(void)
1859{
1860 return intel_ich_gpio_set(25, 1);
1861}
1862
uwee15beb92010-08-08 17:01:18 +00001863/*
1864 * Suited for:
1865 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001866 */
uweeb26b6e2010-06-07 19:06:26 +00001867static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001868{
1869 return intel_ich_gpio_set(26, 1);
1870}
1871
uwee15beb92010-08-08 17:01:18 +00001872/*
1873 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001874 * - ASUS DSAN-DX
uwee15beb92010-08-08 17:01:18 +00001875 * - P4SD-LA (HP OEM): i865 + ICH5
stefanct2ecec882011-06-13 16:59:01 +00001876 * - GIGABYTE GA-8IP775: 865P + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001877 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
hailfinger344569c2011-06-09 20:59:30 +00001878 * - MSI MS-6788-40 (aka 848P Neo-V)
mkarcher0b183572010-07-24 11:03:48 +00001879 */
hailfinger531e79c2010-07-24 18:47:45 +00001880static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001881{
1882 return intel_ich_gpio_set(32, 1);
1883}
1884
uwee15beb92010-08-08 17:01:18 +00001885/*
1886 * Suited for:
stefanctf1c118f2011-05-18 01:32:16 +00001887 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1888 */
1889static int board_aopen_i975xa_ydg(void)
1890{
1891 int ret;
1892
uwe8d342eb2011-07-28 08:13:25 +00001893 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
stefanctf1c118f2011-05-18 01:32:16 +00001894 * or perhaps it's not needed at all?
uwe8d342eb2011-07-28 08:13:25 +00001895 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1896 * were in the right LDN, it would have to be GPIO1 or GPIO3.
stefanctf1c118f2011-05-18 01:32:16 +00001897 */
1898/*
1899 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1900 if (!ret)
1901*/
1902 ret = intel_ich_gpio_set(33, 1);
1903
1904 return ret;
1905}
1906
1907/*
1908 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001909 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001910 */
uweeb26b6e2010-06-07 19:06:26 +00001911static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001912{
1913 int ret;
1914
1915 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1916 ret = intel_ich_gpio_set(22, 1);
1917 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1918 ret = intel_ich_gpio_set(23, 1);
1919
1920 return ret;
1921}
1922
uwee15beb92010-08-08 17:01:18 +00001923/*
1924 * Suited for:
1925 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001926 */
uweeb26b6e2010-06-07 19:06:26 +00001927static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001928{
libv5afe85c2009-11-28 18:07:51 +00001929 int ret;
stepanb8361b92008-03-17 22:59:40 +00001930
libv5afe85c2009-11-28 18:07:51 +00001931 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1932 if (!ret)
1933 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001934
libv5afe85c2009-11-28 18:07:51 +00001935 return ret;
stepanb8361b92008-03-17 22:59:40 +00001936}
1937
uwee15beb92010-08-08 17:01:18 +00001938/*
1939 * Suited for:
1940 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001941 */
snelsonef86df92010-03-19 22:49:09 +00001942static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001943{
snelsonef86df92010-03-19 22:49:09 +00001944 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001945 uint32_t base, tmp;
libv88cd3d22009-06-17 14:43:24 +00001946
uwe8d342eb2011-07-28 08:13:25 +00001947 /* VT82C686 power management */
libv88cd3d22009-06-17 14:43:24 +00001948 dev = pci_dev_find(0x1106, 0x3057);
1949 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001950 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001951 return -1;
1952 }
1953
snelsone42c3802010-05-07 20:09:04 +00001954 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
uwe8d342eb2011-07-28 08:13:25 +00001955 raise ? "Rais" : "Dropp", gpio);
snelsonef86df92010-03-19 22:49:09 +00001956
uwe8d342eb2011-07-28 08:13:25 +00001957 /* Select GPO function on multiplexed pins. */
libv88cd3d22009-06-17 14:43:24 +00001958 tmp = pci_read_byte(dev, 0x54);
uwe8d342eb2011-07-28 08:13:25 +00001959 switch (gpio) {
1960 case 0:
1961 tmp &= ~0x03;
1962 break;
1963 case 1:
1964 tmp |= 0x04;
1965 break;
1966 case 2:
1967 tmp |= 0x08;
1968 break;
1969 case 3:
1970 tmp |= 0x10;
1971 break;
snelsonef86df92010-03-19 22:49:09 +00001972 }
libv88cd3d22009-06-17 14:43:24 +00001973 pci_write_byte(dev, 0x54, tmp);
1974
1975 /* PM IO base */
1976 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1977
1978 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001979 tmp = INL(base + 0x4C);
1980 if (raise)
1981 tmp |= 1U << gpio;
1982 else
1983 tmp &= ~(1U << gpio);
1984 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001985
1986 return 0;
1987}
1988
uwee15beb92010-08-08 17:01:18 +00001989/*
1990 * Suited for:
1991 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001992 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001993 */
uweeb26b6e2010-06-07 19:06:26 +00001994static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001995{
1996 return via_apollo_gpo_set(4, 0);
1997}
1998
uwee15beb92010-08-08 17:01:18 +00001999/*
2000 * Suited for:
2001 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00002002 */
uweeb26b6e2010-06-07 19:06:26 +00002003static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00002004{
2005 return via_apollo_gpo_set(0, 0);
2006}
2007
uwee15beb92010-08-08 17:01:18 +00002008/*
mkarcher2b630cf2011-07-25 17:25:24 +00002009 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
uwee15beb92010-08-08 17:01:18 +00002010 *
2011 * Suited for:
2012 * - MSI 651M-L: SiS651 / SiS962
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002013 * - GIGABYTE GA-8SIMLFS 2.0
mkarcher2b630cf2011-07-25 17:25:24 +00002014 * - GIGABYTE GA-8SIMLH
mkarchercd460642010-01-09 17:36:06 +00002015 */
mkarcher2b630cf2011-07-25 17:25:24 +00002016static int sis_gpio0_raise_and_w836xx_memw(void)
mkarchercd460642010-01-09 17:36:06 +00002017{
uwee15beb92010-08-08 17:01:18 +00002018 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00002019 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00002020
2021 dev = pci_dev_find(0x1039, 0x0962);
2022 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00002023 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00002024 return 1;
2025 }
2026
mkarchercd460642010-01-09 17:36:06 +00002027 base = pci_read_word(dev, 0x74);
2028 temp = INW(base + 0x68);
2029 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00002030 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00002031
2032 temp = INW(base + 0x64);
2033 temp |= (1 << 0); /* Raise output? */
2034 OUTW(temp, base + 0x64);
2035
2036 w836xx_memw_enable(0x2E);
2037
2038 return 0;
2039}
2040
uwee15beb92010-08-08 17:01:18 +00002041/*
libv5bcbdea2009-06-19 13:00:24 +00002042 * Find the runtime registers of an SMSC Super I/O, after verifying its
2043 * chip ID.
2044 *
2045 * Returns the base port of the runtime register block, or 0 on error.
2046 */
2047static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
2048 uint8_t logical_device)
2049{
2050 uint16_t rt_port = 0;
2051
2052 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00002053 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00002054 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00002055 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00002056 goto out;
2057 }
2058
2059 /* If the runtime block is active, get its address. */
2060 sio_write(sio_port, 0x07, logical_device);
2061 if (sio_read(sio_port, 0x30) & 1) {
2062 rt_port = (sio_read(sio_port, 0x60) << 8)
2063 | sio_read(sio_port, 0x61);
2064 }
2065
2066 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00002067 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00002068 "Super I/O runtime interface not available.\n");
2069 }
2070out:
uwe619a15a2009-06-28 23:26:37 +00002071 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00002072 return rt_port;
2073}
2074
uwee15beb92010-08-08 17:01:18 +00002075/*
2076 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00002077 * connected to GP30 on the Super I/O, and TBL# is always high.
2078 */
uweeb26b6e2010-06-07 19:06:26 +00002079static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00002080{
2081 struct pci_dev *dev;
2082 uint16_t rt_port;
2083 uint8_t val;
2084
2085 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
2086 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00002087 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00002088 return -1;
2089 }
2090
uwe619a15a2009-06-28 23:26:37 +00002091 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00002092 if (rt_port == 0)
2093 return -1;
2094
2095 /* Configure the GPIO pin. */
2096 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00002097 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00002098 OUTB(val, rt_port + 0x33);
2099
2100 /* Disable write protection. */
2101 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00002102 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00002103 OUTB(val, rt_port + 0x4d);
2104
2105 return 0;
2106}
2107
uwee15beb92010-08-08 17:01:18 +00002108/*
2109 * Suited for:
stefanctcfc2c392011-10-21 13:20:11 +00002110 * - abit AV8: Socket939 + K8T800Pro + VT8237
2111 */
2112static int board_abit_av8(void)
2113{
2114 uint8_t val;
2115
2116 /* Raise GPO pins GP22 & GP23 */
2117 val = INB(0x404E);
2118 val |= 0xC0;
2119 OUTB(val, 0x404E);
2120
2121 return 0;
2122}
2123
2124/*
2125 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00002126 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00002127 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00002128 */
uwe5b4dd552010-09-14 23:20:35 +00002129static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00002130{
2131 uint16_t id, base;
2132 uint8_t tmp;
2133
uwee15beb92010-08-08 17:01:18 +00002134 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00002135 w836xx_ext_enter(0x2E);
2136 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
2137 w836xx_ext_leave(0x2E);
2138
2139 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00002140 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00002141 return -1;
2142 }
2143
uwee15beb92010-08-08 17:01:18 +00002144 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00002145 w836xx_ext_enter(0x2E);
2146 sio_write(0x2E, 0x07, 0x0C);
2147 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
2148 w836xx_ext_leave(0x2E);
2149
2150 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00002151 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00002152 " Base.\n");
2153 return -1;
2154 }
2155
2156 /* Raise GP51. */
2157 tmp = INB(base);
2158 tmp |= 0x02;
2159 OUTB(tmp, base);
2160
2161 return 0;
2162}
2163
libv9c4d2b22009-09-01 21:22:23 +00002164/*
stefanct54a39ee2011-11-14 13:00:12 +00002165 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
libv9c4d2b22009-09-01 21:22:23 +00002166 */
stefanct54a39ee2011-11-14 13:00:12 +00002167static int it87_gpio_set(unsigned int gpio, int raise)
libv9c4d2b22009-09-01 21:22:23 +00002168{
stefanct54a39ee2011-11-14 13:00:12 +00002169 int allowed, sio;
libv9c4d2b22009-09-01 21:22:23 +00002170 unsigned int port;
stefanct54a39ee2011-11-14 13:00:12 +00002171 uint16_t base, sioport;
libv9c4d2b22009-09-01 21:22:23 +00002172 uint8_t tmp;
2173
stefanct54a39ee2011-11-14 13:00:12 +00002174 /* IT87 GPIO configuration table */
2175 static const struct it87cfg {
2176 uint16_t id;
2177 uint8_t base_reg;
2178 uint32_t bank0;
2179 uint32_t bank1;
2180 uint32_t bank2;
2181 } it87_gpio_table[] = {
2182 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
2183 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
2184 {0, 0, 0, 0, 0} /* end marker */
2185 };
2186 const struct it87cfg *cfg = NULL;
libv9c4d2b22009-09-01 21:22:23 +00002187
stefanct54a39ee2011-11-14 13:00:12 +00002188 /* Find the Super I/O in the probed list */
2189 for (sio = 0; sio < superio_count; sio++) {
2190 int i;
2191 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2192 continue;
2193
2194 /* Is this device in our list? */
2195 for (i = 0; it87_gpio_table[i].id; i++)
2196 if (superios[sio].model == it87_gpio_table[i].id) {
2197 cfg = &it87_gpio_table[i];
2198 goto found;
2199 }
2200 }
2201
2202 if (cfg == NULL) {
2203 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2204 "found.\n");
uwe8d342eb2011-07-28 08:13:25 +00002205 return -1;
libv9c4d2b22009-09-01 21:22:23 +00002206 }
2207
stefanct54a39ee2011-11-14 13:00:12 +00002208found:
2209 /* Check whether the gpio is allowed. */
2210 if (gpio < 32)
2211 allowed = (cfg->bank0 >> gpio) & 0x01;
2212 else if (gpio < 64)
2213 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2214 else if (gpio < 96)
2215 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2216 else
2217 allowed = 0;
libv9c4d2b22009-09-01 21:22:23 +00002218
stefanct54a39ee2011-11-14 13:00:12 +00002219 if (!allowed) {
2220 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2221 cfg->id, gpio);
libv9c4d2b22009-09-01 21:22:23 +00002222 return -1;
2223 }
2224
stefanct54a39ee2011-11-14 13:00:12 +00002225 /* Read the Simple I/O Base Address Register */
2226 sioport = superios[sio].port;
2227 enter_conf_mode_ite(sioport);
2228 sio_write(sioport, 0x07, 0x07);
2229 base = (sio_read(sioport, cfg->base_reg) << 8) |
2230 sio_read(sioport, cfg->base_reg + 1);
2231 exit_conf_mode_ite(sioport);
libv9c4d2b22009-09-01 21:22:23 +00002232
2233 if (!base) {
stefanct54a39ee2011-11-14 13:00:12 +00002234 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
libv9c4d2b22009-09-01 21:22:23 +00002235 return -1;
2236 }
2237
stefanct54a39ee2011-11-14 13:00:12 +00002238 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2239
2240 port = gpio / 10 - 1;
2241 gpio %= 10;
2242
2243 /* set GPIO. */
libv9c4d2b22009-09-01 21:22:23 +00002244 tmp = INB(base + port);
2245 if (raise)
stefanct54a39ee2011-11-14 13:00:12 +00002246 tmp |= 1 << gpio;
libv9c4d2b22009-09-01 21:22:23 +00002247 else
stefanct54a39ee2011-11-14 13:00:12 +00002248 tmp &= ~(1 << gpio);
libv9c4d2b22009-09-01 21:22:23 +00002249 OUTB(tmp, base + port);
2250
2251 return 0;
2252}
2253
uwee15beb92010-08-08 17:01:18 +00002254/*
mkarchercccf1392010-03-09 16:57:06 +00002255 * Suited for:
stefanctdbdba192011-11-19 19:31:17 +00002256 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2257 */
2258static int it8712f_gpio12_raise(void)
2259{
2260 return it87_gpio_set(12, 1);
2261}
2262
2263/*
2264 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00002265 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2266 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00002267 */
stefanct54a39ee2011-11-14 13:00:12 +00002268static int it8712f_gpio31_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00002269{
stefanct54a39ee2011-11-14 13:00:12 +00002270 return it87_gpio_set(32, 1);
2271}
2272
2273/*
2274 * Suited for:
2275 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2276 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2277 */
2278static int it8718f_gpio63_raise(void)
2279{
2280 return it87_gpio_set(63, 1);
libv9c4d2b22009-09-01 21:22:23 +00002281}
2282
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002283/*
2284 * Suited for all boards with ambiguous DMI chassis information, which should be
2285 * whitelisted because they are known to work:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002286 * - ASRock IMB-A180(-H)
2287 * - Intel D945GCNL
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002288 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2289 */
2290static int p2_not_a_laptop(void)
2291{
2292 /* label this board as not a laptop */
2293 is_laptop = 0;
2294 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2295 return 0;
2296}
2297
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002298/*
2299 * Suited for all laptops, which are known to *not* have interfering embedded controllers.
2300 */
2301static int p2_whitelist_laptop(void)
2302{
2303 is_laptop = 1;
2304 laptop_ok = 1;
2305 msg_pdbg("Whitelisted laptop detected.\n");
2306 return 0;
2307}
2308
hailfinger324a9cc2010-05-26 01:45:41 +00002309#endif
2310
uwee15beb92010-08-08 17:01:18 +00002311/*
uwec0751f42009-10-06 13:00:00 +00002312 * Below is the list of boards which need a special "board enable" code in
2313 * flashrom before their ROM chip can be accessed/written to.
2314 *
2315 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2316 * to the respective tables in print.c. Thanks!
2317 *
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002318 * We use 2 sets of PCI IDs here, you're free to choose which is which. This
uwebe4477b2007-08-23 16:08:21 +00002319 * is to provide a very high degree of certainty when matching a board on
2320 * the basis of subsystem/card IDs. As not every vendor handles
2321 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00002322 *
stuge84659842009-04-20 12:38:17 +00002323 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002324 * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection.
hailfinger7fcb5b72010-02-04 11:12:04 +00002325 * But please take care to provide an as complete set of pci ids as possible;
2326 * autodetection is the preferred behaviour and we would like to make sure that
2327 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00002328 *
mkarcher803b4042010-01-20 14:14:11 +00002329 * If PCI IDs are not sufficient for board matching, the match can be further
2330 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00002331 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00002332 * substring match, unless it is anchored to the beginning (with a ^ in front)
2333 * or the end (with a $ at the end). Both anchors may be specified at the
2334 * same time to match the full field.
2335 *
hailfinger7fcb5b72010-02-04 11:12:04 +00002336 * When a board is matched through DMI, the first and second main PCI IDs
2337 * and the first subsystem PCI ID have to match as well. If you specify the
2338 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2339 * subsystem ID of that device is indeed zero.
2340 *
stuge84659842009-04-20 12:38:17 +00002341 * The coreboot ids are used two fold. When running with a coreboot firmware,
2342 * the ids uniquely matches the coreboot board identification string. When a
2343 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002344 * can be used to identify the board through the -p internal:mainboard=
2345 * programmer parameter.
stuge84659842009-04-20 12:38:17 +00002346 *
2347 * When a board is identified through its coreboot ids (in both cases), the
2348 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00002349 */
stepan927d4e22007-04-04 22:45:58 +00002350
uwec7f7eda2009-05-08 16:23:34 +00002351/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger4640bdb2011-08-31 16:19:50 +00002352const struct board_match board_matches[] = {
uwe869efa02009-06-21 20:50:22 +00002353
hailfingere52e9f82011-05-05 07:12:40 +00002354 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00002355#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00002356 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
stefanctcfc2c392011-10-21 13:20:11 +00002357 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002358 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002359 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2360 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2361 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2362 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002363 {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2364 {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002365 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Stefan Tauner718d1eb2016-08-18 18:00:53 -07002366 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002367 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2368 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2369 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002370 {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002371 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2372 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2373 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002374 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002375 {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise},
stefanctf1c118f2011-05-18 01:32:16 +00002376 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002377 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^iMac5,2$", NULL, NULL, P2, "Apple", "iMac5,2", 0, OK, p2_whitelist_laptop},
2378 {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^MacBook2,1$", NULL, NULL, P2, "Apple", "MacBook2,1", 0, OK, p2_whitelist_laptop},
stefanct1bf61862011-11-16 22:08:11 +00002379 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002380 {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002381 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwe0e214692011-06-19 16:52:48 +00002382 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002383 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2384 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
stefanctdbdba192011-11-19 19:31:17 +00002385 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002386 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002387 {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002388 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2389 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2390 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002391 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
stefanctdda0e212011-05-17 13:31:55 +00002392 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002393 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
stefanctd7a27782011-08-07 13:17:20 +00002394 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002395 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
stefanctbf8ef7d2011-07-20 16:34:18 +00002396 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002397 {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002398 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2399 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
stefanct58c2d772011-07-09 19:46:53 +00002400 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002401 {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002402 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002403 {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f},
hailfingere52e9f82011-05-05 07:12:40 +00002404 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2405 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2406 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
stefanct1d40d862011-11-15 08:08:15 +00002407 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002408 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2409 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002410 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2411 {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2412 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise},
2413 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise},
2414 {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002415 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2416 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2417 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2418 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002419 {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
stefanct26b40f22011-10-22 22:01:09 +00002420 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2421 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2422 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
stefanctdbca6752011-08-11 05:47:32 +00002423 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002424 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise},
stefanct26b40f22011-10-22 22:01:09 +00002425 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2426 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2427 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
stefanct950bded2011-08-25 14:06:50 +00002428 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2429 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002430 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise},
2431 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise},
2432 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise},
2433 {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002434 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002435 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2436 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002437 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002438 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise},
2439 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002440 {0x1022, 0x780E, 0x1043, 0x1437, 0x1022, 0x780B, 0x1043, 0x1437, "^U38N$", NULL, NULL, P2, "ASUS", "U38N", 0, OK, p2_whitelist_laptop},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002441 {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e},
2442 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002443 {0x8086, 0x283e, 0x1028, 0x01f9, 0x8086, 0x2a01, 0, 0, "^Latitude D630", NULL, NULL, P2, "Dell", "Latitude D630", 0, OK, p2_whitelist_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002444 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2445 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002446 {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002447 {0x1039, 0x6325, 0x1019, 0x0f05, 0x1039, 0x0016, 0, 0, NULL, NULL, NULL, P2, "Elitegroup", "A928", 0, OK, p2_whitelist_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002448 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2449 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2450 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
stefanctf5689f92011-08-06 16:16:33 +00002451 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2452 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002453 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2454 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2455 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002456 {0x8086, 0x2A40, 0x1734, 0x1148, 0x8086, 0x2930, 0x1734, 0x1148, "^XY680", NULL, NULL, P2, "Fujitsu", "Amilo Xi 3650", 0, OK, p2_whitelist_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002457 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2458 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
stefanct2ecec882011-06-13 16:59:01 +00002459 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002460 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2461 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002462 {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw},
stefanctdfd58832011-07-25 20:38:52 +00002463 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002464 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2465 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002466 {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002467 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002468 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
hailfingere52e9f82011-05-05 07:12:40 +00002469 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2470 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2471 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002472 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
hailfingere52e9f82011-05-05 07:12:40 +00002473 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2474 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2475 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2476 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2477 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002478 {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002479 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002480 {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002481 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002482 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad R400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad R400", 0, OK, p2_whitelist_laptop},
2483 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T400", 0, OK, p2_whitelist_laptop},
2484 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T500", 0, OK, p2_whitelist_laptop},
2485 {0x8086, 0x1E22, 0x17AA, 0x21F6, 0x8086, 0x1E55, 0x17AA, 0x21F6, "^ThinkPad T530", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T530", 0, OK, p2_whitelist_laptop},
2486 {0x8086, 0x27a0, 0x17aa, 0x2015, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60", 0, OK, p2_whitelist_laptop},
2487 {0x8086, 0x27a0, 0x17aa, 0x2017, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60(s)", 0, OK, p2_whitelist_laptop},
2488 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad W500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad W500", 0, OK, p2_whitelist_laptop},
2489 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad X200", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
2490 {0x8086, 0x3B07, 0x17AA, 0x2166, 0x8086, 0x3B30, 0x17AA, 0x2167, "^ThinkPad X201", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X201", 0, OK, p2_whitelist_laptop},
2491 {0x8086, 0x1C22, 0x17AA, 0x21DB, 0x8086, 0x1C4F, 0x17AA, 0x21DB, NULL, "lenovo", "x220", P2, "IBM/Lenovo", "ThinkPad X220", 0, OK, p2_whitelist_laptop},
2492 {0x8086, 0x1E22, 0x17AA, 0x21FA, 0x8086, 0x1E55, 0x17AA, 0x21FA, "^ThinkPad X230", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X230", 0, OK, p2_whitelist_laptop},
2493 {0x8086, 0x27A0, 0x17AA, 0x2017, 0x8086, 0x27B9, 0x17AA, 0x2009, "^ThinkPad X60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X60(s)", 0, OK, p2_whitelist_laptop},
2494 {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^Taurinus X200", "Libiquity", "Taurinus X200", P2, "Libiquity", "ThinkPad X200", 0, OK, p2_whitelist_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002495 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002496 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002497 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002498 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002499 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002500 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002501 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002502 {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002503 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2504 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
hailfinger344569c2011-06-09 20:59:30 +00002505 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
mkarcher2b630cf2011-07-25 17:25:24 +00002506 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002507 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002508 {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002509 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002510 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002511 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002512 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2513 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002514 {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002515 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
Edward O'Callaghanf93dcb42020-10-10 12:56:35 +11002516 {0x8086, 0x3B30, 0x1025, 0x0379, 0x8086, 0x3B09, 0x1025, 0x0379, "^EasyNote LM85$", NULL, NULL, P2, "Packard Bell","EasyNote LM85", 0, OK, p2_whitelist_laptop},
2517 {0x8086, 0x0154, 0x8086, 0x0154, 0x8086, 0x1e55, 0x8086, 0x1e55, "RV11$", "Roda", "Lizard RV11", P2, "Roda", "RV11", 0, OK, p2_whitelist_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002518 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2519 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2520 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
hailfingere52e9f82011-05-05 07:12:40 +00002521 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
stefanct634adc82011-11-02 14:31:18 +00002522 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
hailfingere52e9f82011-05-05 07:12:40 +00002523 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2524 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Rudolf Marek1d455e22016-08-04 18:14:47 -07002525 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002526 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2527 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2528 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2529 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002530#endif
hailfingere52e9f82011-05-05 07:12:40 +00002531 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002532};
2533
Edward O'Callaghan4c0e7dc2020-10-09 23:31:22 +11002534int selfcheck_board_enables(void)
2535{
2536 if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) {
2537 msg_gerr("Board enables table miscompilation!\n");
2538 return 1;
2539 }
2540
2541 int ret = 0;
2542 unsigned int i;
2543 for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) {
2544 const struct board_match *b = &board_matches[i];
2545 if (b->vendor_name == NULL || b->board_name == NULL) {
2546 msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n"
2547 "Please report a bug at flashrom@flashrom.org\n", i);
2548 ret = 1;
2549 continue;
2550 }
2551 if ((b->first_vendor == 0 || b->first_device == 0 ||
2552 b->second_vendor == 0 || b->second_device == 0) ||
2553 ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) ||
2554 (b->max_rom_decode_parallel == 0 && b->enable == NULL)) {
2555 msg_gerr("ERROR: Board enable for %s %s is misdefined.\n"
2556 "Please report a bug at flashrom@flashrom.org\n",
2557 b->vendor_name, b->board_name);
2558 ret = 1;
2559 }
2560 }
2561 return ret;
2562}
2563
Edward O'Callaghanf85623c2020-10-09 23:24:19 +11002564/* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
2565 * Parameters vendor and model will be overwritten. Returns 0 on success.
2566 * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
2567 */
2568int board_parse_parameter(const char *boardstring, char **vendor, char **model)
2569{
2570 /* strtok may modify the original string. */
2571 char *tempstr = strdup(boardstring);
2572 char *tempstr2 = NULL;
2573 strtok(tempstr, ":");
2574 tempstr2 = strtok(NULL, ":");
2575 if (tempstr == NULL || tempstr2 == NULL) {
2576 free(tempstr);
2577 msg_pinfo("Please supply the board vendor and model name with the "
2578 "-p internal:mainboard=<vendor>:<model> option.\n");
2579 return 1;
2580 }
2581 *vendor = strdup(tempstr);
2582 *model = strdup(tempstr2);
2583 msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
2584 free(tempstr);
2585 return 0;
2586}
2587
uwee15beb92010-08-08 17:01:18 +00002588/*
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002589 * Match boards on vendor and model name.
2590 * The string parameters can come either from the coreboot table or the command line (i.e. the user).
2591 * The boolean needs to be set accordingly to compare them to the right entries of the board enables table.
uwebe4477b2007-08-23 16:08:21 +00002592 * Require main PCI IDs to match too as extra safety.
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002593 * Parameters vendor and model must be non-NULL!
stepan927d4e22007-04-04 22:45:58 +00002594 */
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002595static const struct board_match *board_match_name(const char *vendor, const char *model, bool cb)
stepan927d4e22007-04-04 22:45:58 +00002596{
hailfinger4640bdb2011-08-31 16:19:50 +00002597 const struct board_match *board = board_matches;
2598 const struct board_match *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002599
uwe4b650af2009-05-09 00:47:04 +00002600 for (; board->vendor_name; board++) {
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002601 const char *cur_vendor = cb ? board->lb_vendor : board->vendor_name;
2602 const char *cur_model = cb ? board->lb_part : board->board_name;
2603
2604 if (!cur_vendor || strcasecmp(cur_vendor, vendor))
uwef6641642007-05-09 10:17:44 +00002605 continue;
stepan927d4e22007-04-04 22:45:58 +00002606
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002607 if (!cur_model || strcasecmp(cur_model, model))
uwef6641642007-05-09 10:17:44 +00002608 continue;
stepan927d4e22007-04-04 22:45:58 +00002609
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002610 if (!pci_dev_find(board->first_vendor, board->first_device)) {
2611 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x "
2612 "doesn't.\n", vendor, model, board->first_vendor, board->first_device);
uwef6641642007-05-09 10:17:44 +00002613 continue;
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002614 }
stepan927d4e22007-04-04 22:45:58 +00002615
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002616 if (!pci_dev_find(board->second_vendor, board->second_device)) {
2617 msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x "
2618 "doesn't.\n", vendor, model, board->second_vendor, board->second_device);
uwef6641642007-05-09 10:17:44 +00002619 continue;
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002620 }
stugeb9b411f2008-01-27 16:21:21 +00002621
2622 if (partmatch) {
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002623 /* More than one entry has a matching name. */
2624 msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable "
2625 "entry. Please report a bug at flashrom@flashrom.org\n", vendor, model);
stugeb9b411f2008-01-27 16:21:21 +00002626 return NULL;
2627 }
2628 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002629 }
uwe6ed6d952007-12-04 21:49:06 +00002630
stugeb9b411f2008-01-27 16:21:21 +00002631 if (partmatch)
2632 return partmatch;
2633
uwef6641642007-05-09 10:17:44 +00002634 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002635}
2636
uwee15beb92010-08-08 17:01:18 +00002637/*
uwebe4477b2007-08-23 16:08:21 +00002638 * Match boards on PCI IDs and subsystem IDs.
hailfinger4640bdb2011-08-31 16:19:50 +00002639 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
stepan927d4e22007-04-04 22:45:58 +00002640 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002641static const struct board_match *board_match_pci_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002642{
hailfinger4640bdb2011-08-31 16:19:50 +00002643 const struct board_match *board = board_matches;
stepan927d4e22007-04-04 22:45:58 +00002644
uwe4b650af2009-05-09 00:47:04 +00002645 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002646 if ((!board->first_card_vendor || !board->first_card_device) &&
2647 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002648 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002649 if (board->phase != phase)
2650 continue;
stepan927d4e22007-04-04 22:45:58 +00002651
uwef6641642007-05-09 10:17:44 +00002652 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002653 board->first_card_vendor,
2654 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002655 continue;
stepan927d4e22007-04-04 22:45:58 +00002656
uwef6641642007-05-09 10:17:44 +00002657 if (board->second_vendor) {
2658 if (board->second_card_vendor) {
2659 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002660 board->second_device,
2661 board->second_card_vendor,
2662 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002663 continue;
2664 } else {
2665 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002666 board->second_device))
uwef6641642007-05-09 10:17:44 +00002667 continue;
2668 }
2669 }
stepan927d4e22007-04-04 22:45:58 +00002670
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002671#if defined(__i386__) || defined(__x86_64__)
mkarcher803b4042010-01-20 14:14:11 +00002672 if (board->dmi_pattern) {
2673 if (!has_dmi_support) {
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002674 msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
2675 board->vendor_name, board->board_name);
2676 msg_pinfo("Please supply the board vendor and model name with the "
2677 "-p internal:mainboard=<vendor>:<model> option.\n");
mkarcher803b4042010-01-20 14:14:11 +00002678 continue;
2679 } else {
2680 if (!dmi_match(board->dmi_pattern))
2681 continue;
2682 }
2683 }
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002684#endif // defined(__i386__) || defined(__x86_64__)
uwef6641642007-05-09 10:17:44 +00002685 return board;
2686 }
stepan927d4e22007-04-04 22:45:58 +00002687
uwef6641642007-05-09 10:17:44 +00002688 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002689}
2690
Edward O'Callaghan951ddb92020-10-09 23:36:45 +11002691static int board_enable_safetycheck(const struct board_match *board)
hailfingere52e9f82011-05-05 07:12:40 +00002692{
2693 if (!board)
2694 return 1;
2695
2696 if (board->status == OK)
2697 return 0;
2698
2699 if (!force_boardenable) {
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002700 msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
2701 "and thus will not be executed by default. Depending on your hardware,\n"
2702 "erasing, writing or even probing can fail without running this code.\n\n"
uwe8d342eb2011-07-28 08:13:25 +00002703 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002704 "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
hailfingere52e9f82011-05-05 07:12:40 +00002705 return 1;
2706 }
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002707 msg_pwarn("NOTE: Running an untested board enable procedure.\n"
2708 "Please report success/failure to flashrom@flashrom.org.\n");
hailfingere52e9f82011-05-05 07:12:40 +00002709 return 0;
2710}
2711
2712/* FIXME: Should this be identical to board_flash_enable? */
2713static int board_handle_phase(enum board_match_phase phase)
2714{
hailfinger4640bdb2011-08-31 16:19:50 +00002715 const struct board_match *board = NULL;
hailfingere52e9f82011-05-05 07:12:40 +00002716
hailfinger4640bdb2011-08-31 16:19:50 +00002717 board = board_match_pci_ids(phase);
hailfingere52e9f82011-05-05 07:12:40 +00002718
hailfingere52e9f82011-05-05 07:12:40 +00002719 if (!board)
2720 return 0;
2721
Edward O'Callaghan951ddb92020-10-09 23:36:45 +11002722 if (board_enable_safetycheck(board))
2723 return 0;
2724
hailfingere52e9f82011-05-05 07:12:40 +00002725 if (!board->enable) {
2726 /* Not sure if there is a valid case for this. */
2727 msg_perr("Board match found, but nothing to do?\n");
2728 return 0;
2729 }
2730
2731 return board->enable();
2732}
2733
2734void board_handle_before_superio(void)
2735{
2736 board_handle_phase(P1);
2737}
2738
2739void board_handle_before_laptop(void)
2740{
2741 board_handle_phase(P2);
2742}
2743
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002744int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model)
stepan927d4e22007-04-04 22:45:58 +00002745{
hailfinger4640bdb2011-08-31 16:19:50 +00002746 const struct board_match *board = NULL;
uwef6641642007-05-09 10:17:44 +00002747 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002748
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002749 if (vendor != NULL && model != NULL) {
2750 board = board_match_name(vendor, model, false);
2751 if (!board) { /* If a board was given by the user it has to match, else we abort here. */
2752 msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n",
2753 vendor, model);
2754 return 1;
2755 }
2756 }
2757 if (board == NULL && cb_vendor != NULL && cb_model != NULL) {
2758 board = board_match_name(cb_vendor, cb_model, true);
2759 if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */
2760 msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n",
2761 cb_vendor, cb_model);
2762 }
2763 }
2764 if (board == NULL) {
hailfinger4640bdb2011-08-31 16:19:50 +00002765 board = board_match_pci_ids(P3);
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002766 if (!board) /* i.e. there is just no board enable available for this board */
2767 return 0;
2768 }
stepan927d4e22007-04-04 22:45:58 +00002769
Edward O'Callaghan951ddb92020-10-09 23:36:45 +11002770 if (board_enable_safetycheck(board))
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002771 return 1;
mkarcher29a80852010-03-07 22:29:28 +00002772
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002773 /* limit the maximum size of the parallel bus */
2774 if (board->max_rom_decode_parallel)
2775 max_rom_decode.parallel = board->max_rom_decode_parallel * 1024;
libve9b336e2010-01-20 14:45:03 +00002776
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002777 if (board->enable != NULL) {
2778 msg_pinfo("Enabling full flash access for board \"%s %s\"... ",
2779 board->vendor_name, board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002780
Edward O'Callaghan27ff3282020-10-10 12:52:52 +11002781 ret = board->enable();
2782 if (ret)
2783 msg_pinfo("FAILED!\n");
2784 else
2785 msg_pinfo("OK.\n");
uwef6641642007-05-09 10:17:44 +00002786 }
stepan927d4e22007-04-04 22:45:58 +00002787
uwef6641642007-05-09 10:17:44 +00002788 return ret;
stepan927d4e22007-04-04 22:45:58 +00002789}