blob: c73f38947bd796633db5405023b8b612b14df888 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000029
hailfinger324a9cc2010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
snelsone42c3802010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
mkarcherb2505c02010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
uweeb26b6e2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
uweeb26b6e2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
uweeb26b6e2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000133{
uweeb26b6e2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000135}
136
mkarcher51455562010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000162 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000163 WINBOND_W83627THF_ID = 0x82,
164};
165
166static const struct winbond_mux w83627hf_port2_mux[8] = {
167 {0x2A, 0x01, 0x01}, /* or MIDI */
168 {0x2B, 0x80, 0x80}, /* or SPI */
169 {0x2B, 0x40, 0x40}, /* or SPI */
170 {0x2B, 0x20, 0x20}, /* or power LED */
171 {0x2B, 0x10, 0x10}, /* or watchdog */
172 {0x2B, 0x08, 0x08}, /* or infra red */
173 {0x2B, 0x04, 0x04}, /* or infra red */
174 {0x2B, 0x03, 0x03} /* or IRQ1 input */
175};
176
177static const struct winbond_port w83627hf[3] = {
178 UNIMPLEMENTED_PORT,
179 {w83627hf_port2_mux, 0x08, 0, 0xF0},
180 UNIMPLEMENTED_PORT
181};
182
mkarcher65f85742010-06-27 15:07:52 +0000183static const struct winbond_mux w83627ehf_port2_mux[8] = {
184 {0x29, 0x06, 0x02}, /* or MIDI */
185 {0x29, 0x06, 0x02},
186 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
187 {0x24, 0x02, 0x00},
188 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
189 {0x2A, 0x01, 0x01},
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01}
192};
193
194static const struct winbond_port w83627ehf[6] = {
195 UNIMPLEMENTED_PORT,
196 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
197 UNIMPLEMENTED_PORT,
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT
201};
202
mkarcher51455562010-06-27 15:07:49 +0000203static const struct winbond_mux w83627thf_port4_mux[8] = {
204 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
205 {0x2D, 0x02, 0x02}, /* or resume reset */
206 {0x2D, 0x04, 0x04}, /* or S3 input */
207 {0x2D, 0x08, 0x08}, /* or PSON# */
208 {0x2D, 0x10, 0x10}, /* or PWROK */
209 {0x2D, 0x20, 0x20}, /* or suspend LED */
210 {0x2D, 0x40, 0x40}, /* or panel switch input */
211 {0x2D, 0x80, 0x80} /* or panel switch output */
212};
213
214static const struct winbond_port w83627thf[5] = {
215 UNIMPLEMENTED_PORT, /* GPIO1 */
216 UNIMPLEMENTED_PORT, /* GPIO2 */
217 UNIMPLEMENTED_PORT, /* GPIO3 */
218 {w83627thf_port4_mux, 0x09, 1, 0xF4},
219 UNIMPLEMENTED_PORT /* GPIO5 */
220};
221
222static const struct winbond_chip winbond_chips[] = {
223 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000224 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000225 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
226};
227
228/* Detects which Winbond Super I/O is responding at the given base
229 address, but takes no effort to make sure the chip is really a
230 Winbond Super I/O */
231
232static const struct winbond_chip * winbond_superio_detect(uint16_t base)
233{
234 uint8_t chipid;
235 const struct winbond_chip * chip = NULL;
236 int i;
237
238 w836xx_ext_enter(base);
239 chipid = sio_read(base, 0x20);
240 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
241 if (winbond_chips[i].device_id == chipid)
242 {
243 chip = &winbond_chips[i];
244 break;
245 }
246
247 w836xx_ext_leave(base);
248 return chip;
249}
250
251/* The chipid parameter goes away as soon as we have Super I/O matching in the
252 board enable table. The call to winbond_superio_detect goes away as
253 soon as we have generic Super I/O detection code. */
254static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
255 int pin, int raise)
256{
257 const struct winbond_chip * chip = NULL;
258 const struct winbond_port * gpio;
259 int port = pin / 10;
260 int bit = pin % 10;
261
262 chip = winbond_superio_detect(base);
263 if (!chip) {
264 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
265 return -1;
266 }
mkarcher87ee57f2010-06-29 14:44:40 +0000267 if (chip->device_id != chipid) {
268 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
269 "expected %x\n", chip->device_id, chipid);
270 return -1;
271 }
mkarcher51455562010-06-27 15:07:49 +0000272 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
273 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
274 pin);
275 return -1;
276 }
277
278 gpio = &chip->port[port - 1];
279
280 if (gpio->ldn == 0) {
281 msg_perr("\nERROR: GPIO%d is not supported yet on this"
282 " winbond chip\n", port);
283 return -1;
284 }
285
286 w836xx_ext_enter(base);
287
288 /* Select logical device */
289 sio_write(base, 0x07, gpio->ldn);
290
291 /* Activate logical device. */
292 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
293
294 /* Select GPIO function of that pin */
295 if (gpio->mux && gpio->mux[bit].reg)
296 sio_mask(base, gpio->mux[bit].reg,
297 gpio->mux[bit].data, gpio->mux[bit].mask);
298
299 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
300 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
301 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
302
303 w836xx_ext_leave(base);
304
305 return 0;
306}
307
mkarcherb2505c02010-05-24 16:03:57 +0000308/**
uwebe4477b2007-08-23 16:08:21 +0000309 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000310 *
311 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000312 * - Agami Aruma
313 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000314 */
mkarcher51455562010-06-27 15:07:49 +0000315static int w83627hf_gpio24_raise_2e()
stepan927d4e22007-04-04 22:45:58 +0000316{
mkarcher51455562010-06-27 15:07:49 +0000317 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000318}
319
320/**
mkarcher65f85742010-06-27 15:07:52 +0000321 * Winbond W83627EHF: Raise GPIO24.
322 *
323 * Suited for:
mkarcher5b19f1a2010-07-08 09:32:18 +0000324 * - Asus A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51.
mkarcher65f85742010-06-27 15:07:52 +0000325 */
326static int w83627ehf_gpio24_raise_2e()
327{
328 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
329}
330
331/**
mkarcher51455562010-06-27 15:07:49 +0000332 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000333 *
334 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000335 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000336 */
mkarcher51455562010-06-27 15:07:49 +0000337static int w83627thf_gpio44_raise_2e()
rminnich6079a1c2007-10-12 21:22:40 +0000338{
mkarcher51455562010-06-27 15:07:49 +0000339 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000340}
341
mkarcher51455562010-06-27 15:07:49 +0000342/**
343 * Winbond W83627THF: Raise GPIO 44.
344 *
345 * Suited for:
346 * - MSI K8N Neo3
347 */
348static int w83627thf_gpio44_raise_4e()
stugea1efa0e2008-07-21 17:48:40 +0000349{
mkarcher51455562010-06-27 15:07:49 +0000350 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000351}
uwe6ed6d952007-12-04 21:49:06 +0000352
uwebe4477b2007-08-23 16:08:21 +0000353/**
uwe6ab4b7b2009-05-09 14:26:04 +0000354 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000355 */
hailfinger7bac0e52009-05-25 23:26:50 +0000356static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000357{
hailfinger7bac0e52009-05-25 23:26:50 +0000358 w836xx_ext_enter(port);
359 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000360 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000361 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000362 }
hailfinger7bac0e52009-05-25 23:26:50 +0000363 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000364}
365
366/**
libv53f58142009-12-23 00:54:26 +0000367 * Suited for:
368 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
369 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
370 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
371 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
372 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000373 */
uweeb26b6e2010-06-07 19:06:26 +0000374static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000375{
libv53f58142009-12-23 00:54:26 +0000376 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000377
libv53f58142009-12-23 00:54:26 +0000378 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000379}
380
libv71e95f52010-01-20 14:45:07 +0000381/**
mkarchered00ee62010-03-21 13:36:20 +0000382 * Suited for:
383 * - Termtek TK-3370 (rev. 2.5b)
384 */
uweeb26b6e2010-06-07 19:06:26 +0000385static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000386{
387 w836xx_memw_enable(0x4E);
388
389 return 0;
390}
391
392/**
hailfingerc73ce6e2010-07-10 16:56:32 +0000393 * Suited for all boards with ITE IT8705F.
394 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000395 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000396int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000397{
hailfingerc73ce6e2010-07-10 16:56:32 +0000398 uint8_t tmp;
399 int ret = 0;
400
libv71e95f52010-01-20 14:45:07 +0000401 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000402 tmp = sio_read(port, 0x24);
403 /* Check if at least one flash segment is enabled. */
404 if (tmp & 0xf0) {
405 /* The IT8705F will respond to LPC cycles and translate them. */
406 buses_supported = CHIP_BUSTYPE_PARALLEL;
407 /* Flash ROM I/F Writes Enable */
408 tmp |= 0x04;
409 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
410 if (tmp & 0x02) {
411 /* The data sheet contradicts itself about max size. */
412 max_rom_decode.parallel = 1024 * 1024;
413 msg_pinfo("IT8705F with very unusual settings. Please "
414 "send the output of \"flashrom -V\" to \n"
415 "flashrom@flashrom.org to help us finish "
416 "support for your Super I/O. Thanks.\n");
417 ret = 1;
418 } else if (tmp & 0x08) {
419 max_rom_decode.parallel = 512 * 1024;
420 } else {
421 max_rom_decode.parallel = 256 * 1024;
422 }
423 /* Safety checks. The data sheet is unclear here: Segments 1+3
424 * overlap, no segment seems to cover top - 1MB to top - 512kB.
425 * We assume that certain combinations make no sense.
426 */
427 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
428 (!(tmp & 0x10)) || /* 128 kB dis */
429 (!(tmp & 0x40))) { /* 256/512 kB dis */
430 msg_perr("Inconsistent IT8705F decode size!\n");
431 ret = 1;
432 }
433 if (sio_read(port, 0x25) != 0) {
434 msg_perr("IT8705F flash data pins disabled!\n");
435 ret = 1;
436 }
437 if (sio_read(port, 0x26) != 0) {
438 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
439 ret = 1;
440 }
441 if (sio_read(port, 0x27) != 0) {
442 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
443 ret = 1;
444 }
445 if ((sio_read(port, 0x29) & 0x10) != 0) {
446 msg_perr("IT8705F flash write enable pin disabled!\n");
447 ret = 1;
448 }
449 if ((sio_read(port, 0x29) & 0x08) != 0) {
450 msg_perr("IT8705F flash chip select pin disabled!\n");
451 ret = 1;
452 }
453 if ((sio_read(port, 0x29) & 0x04) != 0) {
454 msg_perr("IT8705F flash read strobe pin disabled!\n");
455 ret = 1;
456 }
457 if ((sio_read(port, 0x29) & 0x03) != 0) {
458 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
459 /* Not really an error if you use flash chips smaller
460 * than 256 kByte, but such a configuration is unlikely.
461 */
462 ret = 1;
463 }
464 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
465 max_rom_decode.parallel);
466 if (ret) {
467 msg_pinfo("Not enabling IT8705F flash write.\n");
468 } else {
469 sio_write(port, 0x24, tmp);
470 }
471 } else {
472 msg_pdbg("No IT8705F flash segment enabled.\n");
473 /* Not sure if this is an error or not. */
474 ret = 0;
475 }
libv71e95f52010-01-20 14:45:07 +0000476 exit_conf_mode_ite(port);
477
hailfingerc73ce6e2010-07-10 16:56:32 +0000478 return ret;
libv71e95f52010-01-20 14:45:07 +0000479}
libv53f58142009-12-23 00:54:26 +0000480
mkarcherb507b7b2010-02-27 18:35:54 +0000481static int pc87360_gpio_set(uint8_t gpio, int raise)
482{
483 static const int bankbase[] = {0, 4, 8, 10, 12};
484 int gpio_bank = gpio / 8;
485 int gpio_pin = gpio % 8;
486 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000487 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000488
uwef6f94d42010-03-13 17:28:29 +0000489 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000490 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000491 return -1;
492 }
493
494 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000495 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000496 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000497 return -1;
498 }
499
uwef6f94d42010-03-13 17:28:29 +0000500 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000501 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000502 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000503 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000504 baseport);
505 return -1;
506 }
507 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000508 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000509 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
510
511 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000512 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000513 val |= 1 << gpio_pin;
514 else
515 val &= ~(1 << gpio_pin);
516 OUTB(val, baseport + bankbase[gpio_bank]);
517
518 return 0;
519}
520
uwe6ab4b7b2009-05-09 14:26:04 +0000521/**
522 * VT823x: Set one of the GPIO pins.
523 */
libv53f58142009-12-23 00:54:26 +0000524static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000525{
libv53f58142009-12-23 00:54:26 +0000526 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000527 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000528 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000529
libv53f58142009-12-23 00:54:26 +0000530 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
531 switch (dev->device_id) {
532 case 0x3177: /* VT8235 */
533 case 0x3227: /* VT8237R */
534 case 0x3337: /* VT8237A */
535 break;
536 default:
snelsone42c3802010-05-07 20:09:04 +0000537 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000538 return -1;
539 }
540
libv785ec422009-06-19 13:53:59 +0000541 if ((gpio >= 12) && (gpio <= 15)) {
542 /* GPIO12-15 -> output */
543 val = pci_read_byte(dev, 0xE4);
544 val |= 0x10;
545 pci_write_byte(dev, 0xE4, val);
546 } else if (gpio == 9) {
547 /* GPIO9 -> Output */
548 val = pci_read_byte(dev, 0xE4);
549 val |= 0x20;
550 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000551 } else if (gpio == 5) {
552 val = pci_read_byte(dev, 0xE4);
553 val |= 0x01;
554 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000555 } else {
snelsone42c3802010-05-07 20:09:04 +0000556 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000557 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000558 return -1;
uwef6641642007-05-09 10:17:44 +0000559 }
stepan927d4e22007-04-04 22:45:58 +0000560
uwe6ab4b7b2009-05-09 14:26:04 +0000561 /* We need the I/O Base Address for this board's flash enable. */
562 base = pci_read_word(dev, 0x88) & 0xff80;
563
libvc89fddc2009-12-09 07:53:01 +0000564 offset = 0x4C + gpio / 8;
565 bit = 0x01 << (gpio % 8);
566
567 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000568 if (raise)
569 val |= bit;
570 else
571 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000572 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000573
uwef6641642007-05-09 10:17:44 +0000574 return 0;
stepan927d4e22007-04-04 22:45:58 +0000575}
576
uwebe4477b2007-08-23 16:08:21 +0000577/**
uwe3a3ab2f2010-03-25 23:18:41 +0000578 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000579 */
uweeb26b6e2010-06-07 19:06:26 +0000580static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000581{
libv53f58142009-12-23 00:54:26 +0000582 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
583 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000584}
585
586/**
mkarcher12e731f2010-06-12 17:27:44 +0000587 * Suited for VIA EPIA EK & N & NL.
libv785ec422009-06-19 13:53:59 +0000588 */
uweeb26b6e2010-06-07 19:06:26 +0000589static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000590{
libv53f58142009-12-23 00:54:26 +0000591 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000592}
593
594/**
uwe3a3ab2f2010-03-25 23:18:41 +0000595 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000596 *
597 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
598 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000599 */
uweeb26b6e2010-06-07 19:06:26 +0000600static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000601{
libv53f58142009-12-23 00:54:26 +0000602 return via_vt823x_gpio_set(15, 1);
603}
604
605/**
606 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
607 *
608 * Suited for:
609 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
610 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
611 */
uweeb26b6e2010-06-07 19:06:26 +0000612static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000613{
614 int ret;
615
616 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000617 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000618
libv53f58142009-12-23 00:54:26 +0000619 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000620}
621
622/**
uwe691ddb62007-05-20 16:16:13 +0000623 * Suited for ASUS P5A.
624 *
625 * This is rather nasty code, but there's no way to do this cleanly.
626 * We're basically talking to some unknown device on SMBus, my guess
627 * is that it is the Winbond W83781D that lives near the DIP BIOS.
628 */
uweeb26b6e2010-06-07 19:06:26 +0000629static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000630{
631 uint8_t tmp;
632 int i;
633
634#define ASUSP5A_LOOP 5000
635
hailfingere1f062f2008-05-22 13:22:45 +0000636 OUTB(0x00, 0xE807);
637 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000638
hailfingere1f062f2008-05-22 13:22:45 +0000639 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000640
641 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000642 OUTB(0xE1, 0xFF);
643 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000644 break;
645 }
646
647 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000648 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000649 return -1;
650 }
651
hailfingere1f062f2008-05-22 13:22:45 +0000652 OUTB(0x20, 0xE801);
653 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000654
hailfingere1f062f2008-05-22 13:22:45 +0000655 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000656
657 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000658 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000659 if (tmp & 0x70)
660 break;
661 }
662
663 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000664 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000665 return -1;
666 }
667
hailfingere1f062f2008-05-22 13:22:45 +0000668 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000669 tmp &= ~0x02;
670
hailfingere1f062f2008-05-22 13:22:45 +0000671 OUTB(0x00, 0xE807);
672 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000673
hailfingere1f062f2008-05-22 13:22:45 +0000674 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000675
hailfingere1f062f2008-05-22 13:22:45 +0000676 OUTB(0xFF, 0xE800);
677 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000678
hailfingere1f062f2008-05-22 13:22:45 +0000679 OUTB(0x20, 0xE801);
680 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000681
hailfingere1f062f2008-05-22 13:22:45 +0000682 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000683
684 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000685 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000686 if (tmp & 0x70)
687 break;
688 }
689
690 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000691 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000692 return -1;
693 }
694
695 return 0;
696}
697
libv6a74dbe2009-12-09 11:39:02 +0000698/*
699 * Set GPIO lines in the Broadcom HT-1000 southbridge.
700 *
701 * It's not a Super I/O but it uses the same index/data port method.
702 */
uweeb26b6e2010-06-07 19:06:26 +0000703static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000704{
705 /* GPIO 0 reg from PM regs */
706 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
707 sio_mask(0xcd6, 0x44, 0x24, 0x24);
708
709 return 0;
710}
711
hailfinger08c281b2010-07-01 11:16:28 +0000712/*
713 * Set GPIO lines in the Broadcom HT-1000 southbridge.
714 *
715 * It's not a Super I/O but it uses the same index/data port method.
716 */
717static int board_hp_dl165_g6_enable(void)
718{
719 /* Variant of DL145, with slightly different pin placement. */
720 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
721 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
722
723 return 0;
724}
725
uweeb26b6e2010-06-07 19:06:26 +0000726static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000727{
libv6a74dbe2009-12-09 11:39:02 +0000728 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000729 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000730
731 return 0;
732}
733
libv5736b072009-06-03 07:50:39 +0000734/**
uwe3a3ab2f2010-03-25 23:18:41 +0000735 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000736 */
uweeb26b6e2010-06-07 19:06:26 +0000737static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000738{
739 struct pci_dev *dev;
740
741 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
742 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000743 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000744 return -1;
745 }
746
747 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
748 pci_write_byte(dev, 0x92, 0);
749
750 return 0;
751}
752
753/**
libv6db37e62009-12-03 12:25:34 +0000754 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000755 */
libv6db37e62009-12-03 12:25:34 +0000756static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000757{
libv6db37e62009-12-03 12:25:34 +0000758 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000759 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000760 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000761 uint8_t tmp;
762
libv8068cf92009-12-22 13:04:13 +0000763 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000764 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000765 return -1;
766 }
767
libv8068cf92009-12-22 13:04:13 +0000768 /* First, check the ISA Bridge */
769 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000770 switch (dev->device_id) {
771 case 0x0030: /* CK804 */
772 case 0x0050: /* MCP04 */
773 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000774 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000775 break;
mkarcherbb421582010-06-01 16:09:06 +0000776 case 0x0260: /* MCP51 */
777 case 0x0364: /* MCP55 */
778 /* find SMBus controller on *this* southbridge */
779 /* The infamous Tyan S2915-E has two south bridges; they are
780 easily told apart from each other by the class of the
781 LPC bridge, but have the same SMBus bridge IDs */
782 if (dev->func != 0) {
783 msg_perr("MCP LPC bridge at unexpected function"
784 " number %d\n", dev->func);
785 return -1;
786 }
787
hailfinger86da8ff2010-07-17 22:28:05 +0000788#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000789 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000790#else
791 /* pciutils/libpci before version 2.2 is too old to support
792 * PCI domains. Such old machines usually don't have domains
793 * besides domain 0, so this is not a problem.
794 */
795 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
796#endif
mkarcherbb421582010-06-01 16:09:06 +0000797 if (!dev) {
798 msg_perr("MCP SMBus controller could not be found\n");
799 return -1;
800 }
801 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
802 if (devclass != 0x0C05) {
803 msg_perr("Unexpected device class %04x for SMBus"
804 " controller\n", devclass);
805 return -1;
806 }
libv8068cf92009-12-22 13:04:13 +0000807 break;
mkarcherbb421582010-06-01 16:09:06 +0000808 default:
snelsone42c3802010-05-07 20:09:04 +0000809 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000810 return -1;
811 }
812
813 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
814 base += 0xC0;
815
816 tmp = INB(base + gpio);
817 tmp &= ~0x0F; /* null lower nibble */
818 tmp |= 0x04; /* gpio -> output. */
819 if (raise)
820 tmp |= 0x01;
821 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000822
823 return 0;
824}
825
libv5ac6e5c2009-10-05 16:07:00 +0000826/**
snelsonedf5a882010-03-19 22:58:15 +0000827 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000828 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000829 */
uweeb26b6e2010-06-07 19:06:26 +0000830static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000831{
832 return nvidia_mcp_gpio_set(0x00, 1);
833}
834
835/**
snelsone1eaba92010-03-19 22:37:29 +0000836 * Suited for Abit KN8 Ultra: nVidia CK804.
837 */
uweeb26b6e2010-06-07 19:06:26 +0000838static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000839{
840 return nvidia_mcp_gpio_set(0x02, 0);
841}
842
843/**
uwe3a3ab2f2010-03-25 23:18:41 +0000844 * Suited for MSI K8N Neo4: NVIDIA CK804.
845 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000846 */
uweeb26b6e2010-06-07 19:06:26 +0000847static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000848{
849 return nvidia_mcp_gpio_set(0x02, 1);
850}
851
mkarcherbb421582010-06-01 16:09:06 +0000852
853/**
854 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
855 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
856 * board. We can't tell the SMBus logical devices apart, but we
857 * can tell the LPC bridge functions apart.
858 * We need to choose the SMBus bridge next to the LPC bridge with
859 * ID 0x364 and the "LPC bridge" class.
860 * b) #TBL is hardwired on that board to a pull-down. It can be
861 * overridden by connecting the two solder points next to F2.
862 */
uweeb26b6e2010-06-07 19:06:26 +0000863static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000864{
865 return nvidia_mcp_gpio_set(0x05, 1);
866}
867
libv64ace522009-12-23 03:01:36 +0000868/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000869 * Suited for Abit NF7-S: NVIDIA CK804.
870 */
uweeb26b6e2010-06-07 19:06:26 +0000871static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000872{
873 return nvidia_mcp_gpio_set(0x08, 1);
874}
875
876/**
mkarcherd2189b42010-06-12 23:07:26 +0000877 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
878 */
mkarcherd291e752010-06-12 23:14:03 +0000879static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000880{
881 return nvidia_mcp_gpio_set(0x0c, 1);
882}
883
884/**
mkarcher00131382010-07-24 22:50:54 +0000885 * Suited for abit NF-M2 nView: Socket AM2 + NVIDIA MCP51.
886 */
887static int nvidia_mcp_gpio4_lower(void)
888{
889 return nvidia_mcp_gpio_set(0x04, 0);
890}
891
892/**
libv5ac6e5c2009-10-05 16:07:00 +0000893 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
894 */
uweeb26b6e2010-06-07 19:06:26 +0000895static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000896{
libv6db37e62009-12-03 12:25:34 +0000897 return nvidia_mcp_gpio_set(0x10, 1);
898}
libv5ac6e5c2009-10-05 16:07:00 +0000899
libv6db37e62009-12-03 12:25:34 +0000900/**
901 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
902 */
uweeb26b6e2010-06-07 19:06:26 +0000903static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000904{
905 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000906}
907
libvb8043812009-10-05 18:46:35 +0000908/**
909 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
910 */
uweeb26b6e2010-06-07 19:06:26 +0000911static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000912{
libv6db37e62009-12-03 12:25:34 +0000913 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000914}
libv5ac6e5c2009-10-05 16:07:00 +0000915
uwe0b88fc32007-08-11 16:59:11 +0000916/**
stepanf778f522008-02-20 11:11:18 +0000917 * Suited for Artec Group DBE61 and DBE62.
918 */
uweeb26b6e2010-06-07 19:06:26 +0000919static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000920{
921#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
922#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
923#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
924#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
925#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
926#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
927#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
928#define DBE6x_BOOT_LOC_FLASH (2)
929#define DBE6x_BOOT_LOC_FWHUB (3)
930
stepanf251ff82009-08-12 18:25:24 +0000931 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000932 unsigned long boot_loc;
933
stepanf251ff82009-08-12 18:25:24 +0000934 /* Geode only has a single core */
935 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000936 return -1;
stepanf778f522008-02-20 11:11:18 +0000937
stepanf251ff82009-08-12 18:25:24 +0000938 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000939
stepanf251ff82009-08-12 18:25:24 +0000940 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000941 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
942 boot_loc = DBE6x_BOOT_LOC_FWHUB;
943 else
944 boot_loc = DBE6x_BOOT_LOC_FLASH;
945
stepanf251ff82009-08-12 18:25:24 +0000946 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
947 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000948 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000949
stepanf251ff82009-08-12 18:25:24 +0000950 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000951
stepanf251ff82009-08-12 18:25:24 +0000952 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000953
stepanf778f522008-02-20 11:11:18 +0000954 return 0;
955}
956
uwecc6ecc52008-05-22 21:19:38 +0000957/**
uwe3a3ab2f2010-03-25 23:18:41 +0000958 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000959 */
960static int intel_piix4_gpo_set(unsigned int gpo, int raise)
961{
mkarcher681bc022010-02-24 00:00:21 +0000962 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000963 struct pci_dev *dev;
964 uint32_t tmp, base;
965
966 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
967 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000968 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000969 return -1;
970 }
971
972 /* sanity check */
973 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000974 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000975 return -1;
976 }
977
978 /* these are dual function pins which are most likely in use already */
979 if (((gpo >= 1) && (gpo <= 7)) ||
980 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000981 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000982 return -1;
983 }
984
985 /* dual function that need special enable. */
986 if ((gpo >= 22) && (gpo <= 26)) {
987 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
988 switch (gpo) {
989 case 22: /* XBUS: XDIR#/GPO22 */
990 case 23: /* XBUS: XOE#/GPO23 */
991 tmp |= 1 << 28;
992 break;
993 case 24: /* RTCSS#/GPO24 */
994 tmp |= 1 << 29;
995 break;
996 case 25: /* RTCALE/GPO25 */
997 tmp |= 1 << 30;
998 break;
999 case 26: /* KBCSS#/GPO26 */
1000 tmp |= 1 << 31;
1001 break;
1002 }
1003 pci_write_long(dev, 0xB0, tmp);
1004 }
1005
1006 /* GPO {0,8,27,28,30} are always available. */
1007
1008 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1009 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001010 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001011 return -1;
1012 }
1013
1014 /* PM IO base */
1015 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1016
mkarcher681bc022010-02-24 00:00:21 +00001017 gpo_byte = gpo >> 3;
1018 gpo_bit = gpo & 7;
1019 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001020 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001021 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001022 else
mkarcher681bc022010-02-24 00:00:21 +00001023 tmp &= ~(0x01 << gpo_bit);
1024 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001025
1026 return 0;
1027}
1028
1029/**
1030 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
1031 */
uweeb26b6e2010-06-07 19:06:26 +00001032static int board_epox_ep_bx3(void)
libv8d908612009-12-14 10:41:58 +00001033{
1034 return intel_piix4_gpo_set(22, 1);
1035}
1036
1037/**
snelsonaa2f3d92010-03-19 22:35:21 +00001038 * Suited for Intel SE440BX-2
1039 */
uweeb26b6e2010-06-07 19:06:26 +00001040static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001041{
1042 return intel_piix4_gpo_set(27, 0);
1043}
1044
1045/**
uwe3a3ab2f2010-03-25 23:18:41 +00001046 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001047 */
libv5afe85c2009-11-28 18:07:51 +00001048static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001049{
uwe3a3ab2f2010-03-25 23:18:41 +00001050 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001051 static struct {
1052 uint16_t id;
1053 uint8_t base_reg;
1054 uint32_t bank0;
1055 uint32_t bank1;
1056 uint32_t bank2;
1057 } intel_ich_gpio_table[] = {
1058 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1059 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1060 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1061 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1062 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1063 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1064 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1065 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1066 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1067 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1068 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1069 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1070 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1071 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1072 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1073 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1074 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1075 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1076 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1077 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1078 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1079 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1080 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1081 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1082 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1083 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1084 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1085 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1086 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1087 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1088 {0, 0, 0, 0, 0} /* end marker */
1089 };
uwecc6ecc52008-05-22 21:19:38 +00001090
libv5afe85c2009-11-28 18:07:51 +00001091 struct pci_dev *dev;
1092 uint16_t base;
1093 uint32_t tmp;
1094 int i, allowed;
1095
1096 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001097 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001098 uint16_t device_class;
1099 /* libpci before version 2.2.4 does not store class info. */
1100 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001101 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001102 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001103 /* Is this device in our list? */
1104 for (i = 0; intel_ich_gpio_table[i].id; i++)
1105 if (dev->device_id == intel_ich_gpio_table[i].id)
1106 break;
1107
1108 if (intel_ich_gpio_table[i].id)
1109 break;
1110 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001111 }
libv5afe85c2009-11-28 18:07:51 +00001112
uwecc6ecc52008-05-22 21:19:38 +00001113 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001114 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001115 return -1;
1116 }
1117
uwe3a3ab2f2010-03-25 23:18:41 +00001118 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1119 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +00001120 6:1. The mask below catches all. */
1121 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001122
libv5afe85c2009-11-28 18:07:51 +00001123 /* check whether the line is allowed */
1124 if (gpio < 32)
1125 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1126 else if (gpio < 64)
1127 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1128 else
1129 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1130
1131 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001132 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001133 " setting GPIO%02d\n", gpio);
1134 return -1;
1135 }
1136
snelsone42c3802010-05-07 20:09:04 +00001137 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001138 raise ? "Rais" : "Dropp", gpio);
1139
1140 if (gpio < 32) {
1141 /* Set line to GPIO */
1142 tmp = INL(base);
1143 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1144 if ((gpio == 28) &&
1145 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1146 tmp |= 1 << 27;
1147 else
1148 tmp |= 1 << gpio;
1149 OUTL(tmp, base);
1150
1151 /* As soon as we are talking to ICH8 and above, this register
1152 decides whether we can set the gpio or not. */
1153 if (dev->device_id > 0x2800) {
1154 tmp = INL(base);
1155 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001156 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001157 " does not allow setting GPIO%02d\n",
1158 gpio);
1159 return -1;
1160 }
1161 }
1162
1163 /* Set GPIO to OUTPUT */
1164 tmp = INL(base + 0x04);
1165 tmp &= ~(1 << gpio);
1166 OUTL(tmp, base + 0x04);
1167
1168 /* Raise GPIO line */
1169 tmp = INL(base + 0x0C);
1170 if (raise)
1171 tmp |= 1 << gpio;
1172 else
1173 tmp &= ~(1 << gpio);
1174 OUTL(tmp, base + 0x0C);
1175 } else if (gpio < 64) {
1176 gpio -= 32;
1177
1178 /* Set line to GPIO */
1179 tmp = INL(base + 0x30);
1180 tmp |= 1 << gpio;
1181 OUTL(tmp, base + 0x30);
1182
1183 /* As soon as we are talking to ICH8 and above, this register
1184 decides whether we can set the gpio or not. */
1185 if (dev->device_id > 0x2800) {
1186 tmp = INL(base + 30);
1187 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001188 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001189 " does not allow setting GPIO%02d\n",
1190 gpio + 32);
1191 return -1;
1192 }
1193 }
1194
1195 /* Set GPIO to OUTPUT */
1196 tmp = INL(base + 0x34);
1197 tmp &= ~(1 << gpio);
1198 OUTL(tmp, base + 0x34);
1199
1200 /* Raise GPIO line */
1201 tmp = INL(base + 0x38);
1202 if (raise)
1203 tmp |= 1 << gpio;
1204 else
1205 tmp &= ~(1 << gpio);
1206 OUTL(tmp, base + 0x38);
1207 } else {
1208 gpio -= 64;
1209
1210 /* Set line to GPIO */
1211 tmp = INL(base + 0x40);
1212 tmp |= 1 << gpio;
1213 OUTL(tmp, base + 0x40);
1214
1215 tmp = INL(base + 40);
1216 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001217 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001218 "not allow setting GPIO%02d\n", gpio + 64);
1219 return -1;
1220 }
1221
1222 /* Set GPIO to OUTPUT */
1223 tmp = INL(base + 0x44);
1224 tmp &= ~(1 << gpio);
1225 OUTL(tmp, base + 0x44);
1226
1227 /* Raise GPIO line */
1228 tmp = INL(base + 0x48);
1229 if (raise)
1230 tmp |= 1 << gpio;
1231 else
1232 tmp &= ~(1 << gpio);
1233 OUTL(tmp, base + 0x48);
1234 }
uwecc6ecc52008-05-22 21:19:38 +00001235
1236 return 0;
1237}
1238
1239/**
libv5afe85c2009-11-28 18:07:51 +00001240 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001241 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001242 */
uweeb26b6e2010-06-07 19:06:26 +00001243static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001244{
libv5afe85c2009-11-28 18:07:51 +00001245 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001246}
1247
stuge81664dd2009-02-02 22:55:26 +00001248/**
mkarcher5f3a7e12010-07-24 11:14:37 +00001249 * Suited for HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6.
1250 */
1251static int intel_ich_gpio18_raise(void)
1252{
1253 return intel_ich_gpio_set(18, 1);
1254}
1255
1256/**
snelson0a9016e2010-03-19 22:39:24 +00001257 * Suited for ASUS A8JM: Intel 945 + ICH7
1258 */
uweeb26b6e2010-06-07 19:06:26 +00001259static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001260{
1261 return intel_ich_gpio_set(34, 1);
1262}
1263
1264/**
libv5afe85c2009-11-28 18:07:51 +00001265 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001266 */
uweeb26b6e2010-06-07 19:06:26 +00001267static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001268{
libv5afe85c2009-11-28 18:07:51 +00001269 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001270}
1271
1272/**
libvdc84fa32009-11-28 18:26:21 +00001273 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001274 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1275 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1276 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
mkarcherfaba2712010-07-24 10:41:42 +00001277 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5.
mkarcher7da6b542010-07-24 22:36:01 +00001278 * - Samsung Polaris 32: socket478 + 865P + ICH5.
stuge81664dd2009-02-02 22:55:26 +00001279 */
uweeb26b6e2010-06-07 19:06:26 +00001280static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001281{
libv5afe85c2009-11-28 18:07:51 +00001282 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001283}
1284
libv5afe85c2009-11-28 18:07:51 +00001285/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001286 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001287 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1288 * - ASUS P4B533-E: socket478 + 845E + ICH4
1289 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001290 */
uweeb26b6e2010-06-07 19:06:26 +00001291static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001292{
1293 return intel_ich_gpio_set(22, 1);
1294}
1295
1296/**
mkarcherb507b7b2010-02-27 18:35:54 +00001297 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1298 */
1299
uweeb26b6e2010-06-07 19:06:26 +00001300static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001301{
1302 int ret;
1303 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1304 if (!ret)
1305 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1306 if (!ret)
1307 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1308 return ret;
1309}
1310
1311/**
libve42a7c62009-11-28 18:16:31 +00001312 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001313 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001314 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001315 */
uweeb26b6e2010-06-07 19:06:26 +00001316static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001317{
1318 return intel_ich_gpio_set(23, 1);
1319}
1320
1321/**
mkarcher31a4bd42010-07-24 22:27:29 +00001322 * Suited for Gigabyte GA-8IRML: Intel Socket478 + i845 + ICH2.
1323 */
1324static int intel_ich_gpio25_raise(void)
1325{
1326 return intel_ich_gpio_set(25, 1);
1327}
1328
1329/**
snelson4e249922010-03-19 23:01:34 +00001330 * Suited for IBase MB899: i945GM + ICH7.
1331 */
uweeb26b6e2010-06-07 19:06:26 +00001332static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001333{
1334 return intel_ich_gpio_set(26, 1);
1335}
1336
1337/**
mkarcher0b183572010-07-24 11:03:48 +00001338 * Suited for P4SD-LA (HP OEM): i865 + ICH5
1339 */
hailfinger531e79c2010-07-24 18:47:45 +00001340static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001341{
1342 return intel_ich_gpio_set(32, 1);
1343}
1344
1345/**
libv5afe85c2009-11-28 18:07:51 +00001346 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1347 */
uweeb26b6e2010-06-07 19:06:26 +00001348static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001349{
1350 int ret;
1351
1352 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1353 ret = intel_ich_gpio_set(22, 1);
1354 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1355 ret = intel_ich_gpio_set(23, 1);
1356
1357 return ret;
1358}
1359
1360/**
1361 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1362 */
uweeb26b6e2010-06-07 19:06:26 +00001363static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001364{
libv5afe85c2009-11-28 18:07:51 +00001365 int ret;
stepanb8361b92008-03-17 22:59:40 +00001366
libv5afe85c2009-11-28 18:07:51 +00001367 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1368 if (!ret)
1369 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001370
libv5afe85c2009-11-28 18:07:51 +00001371 return ret;
stepanb8361b92008-03-17 22:59:40 +00001372}
1373
stepanf778f522008-02-20 11:11:18 +00001374/**
libv88cd3d22009-06-17 14:43:24 +00001375 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1376 */
snelsonef86df92010-03-19 22:49:09 +00001377static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001378{
snelsonef86df92010-03-19 22:49:09 +00001379 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001380 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001381 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001382
1383 /* VT82C686 Power management */
1384 dev = pci_dev_find(0x1106, 0x3057);
1385 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001386 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001387 return -1;
1388 }
1389
snelsone42c3802010-05-07 20:09:04 +00001390 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001391 raise ? "Rais" : "Dropp", gpio);
1392
1393 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001394 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001395 switch(gpio)
1396 {
1397 case 0:
1398 tmp &= ~0x03;
1399 break;
1400 case 1:
1401 tmp |= 0x04;
1402 break;
1403 case 2:
1404 tmp |= 0x08;
1405 break;
1406 case 3:
1407 tmp |= 0x10;
1408 break;
1409 }
libv88cd3d22009-06-17 14:43:24 +00001410 pci_write_byte(dev, 0x54, tmp);
1411
1412 /* PM IO base */
1413 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1414
1415 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001416 tmp = INL(base + 0x4C);
1417 if (raise)
1418 tmp |= 1U << gpio;
1419 else
1420 tmp &= ~(1U << gpio);
1421 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001422
1423 return 0;
1424}
1425
mkarchercd460642010-01-09 17:36:06 +00001426/**
mkarchera95f8882010-03-24 22:55:56 +00001427 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001428 */
uweeb26b6e2010-06-07 19:06:26 +00001429static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001430{
1431 return via_apollo_gpo_set(4, 0);
1432}
1433
1434/**
snelsonef86df92010-03-19 22:49:09 +00001435 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1436 */
uweeb26b6e2010-06-07 19:06:26 +00001437static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001438{
1439 return via_apollo_gpo_set(0, 0);
1440}
1441
1442/**
mkarchercd460642010-01-09 17:36:06 +00001443 * Enable some GPIO pin on SiS southbridge.
1444 * Suited for MSI 651M-L: SiS651 / SiS962
1445 */
uweeb26b6e2010-06-07 19:06:26 +00001446static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001447{
1448 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001449 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001450
1451 dev = pci_dev_find(0x1039, 0x0962);
1452 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001453 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001454 return 1;
1455 }
1456
1457 /* Registers 68 and 64 seem like bitmaps */
1458 base = pci_read_word(dev, 0x74);
1459 temp = INW(base + 0x68);
1460 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001461 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001462
1463 temp = INW(base + 0x64);
1464 temp |= (1 << 0); /* Raise output? */
1465 OUTW(temp, base + 0x64);
1466
1467 w836xx_memw_enable(0x2E);
1468
1469 return 0;
1470}
1471
libv88cd3d22009-06-17 14:43:24 +00001472/**
libv5bcbdea2009-06-19 13:00:24 +00001473 * Find the runtime registers of an SMSC Super I/O, after verifying its
1474 * chip ID.
1475 *
1476 * Returns the base port of the runtime register block, or 0 on error.
1477 */
1478static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1479 uint8_t logical_device)
1480{
1481 uint16_t rt_port = 0;
1482
1483 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001484 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001485 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001486 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001487 goto out;
1488 }
1489
1490 /* If the runtime block is active, get its address. */
1491 sio_write(sio_port, 0x07, logical_device);
1492 if (sio_read(sio_port, 0x30) & 1) {
1493 rt_port = (sio_read(sio_port, 0x60) << 8)
1494 | sio_read(sio_port, 0x61);
1495 }
1496
1497 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001498 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001499 "Super I/O runtime interface not available.\n");
1500 }
1501out:
uwe619a15a2009-06-28 23:26:37 +00001502 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001503 return rt_port;
1504}
1505
1506/**
1507 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1508 * connected to GP30 on the Super I/O, and TBL# is always high.
1509 */
uweeb26b6e2010-06-07 19:06:26 +00001510static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001511{
1512 struct pci_dev *dev;
1513 uint16_t rt_port;
1514 uint8_t val;
1515
1516 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1517 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001518 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001519 return -1;
1520 }
1521
uwe619a15a2009-06-28 23:26:37 +00001522 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001523 if (rt_port == 0)
1524 return -1;
1525
1526 /* Configure the GPIO pin. */
1527 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001528 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001529 OUTB(val, rt_port + 0x33);
1530
1531 /* Disable write protection. */
1532 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001533 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001534 OUTB(val, rt_port + 0x4d);
1535
1536 return 0;
1537}
1538
1539/**
uwe3a3ab2f2010-03-25 23:18:41 +00001540 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001541 */
uweeb26b6e2010-06-07 19:06:26 +00001542static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001543{
1544 uint16_t id, base;
1545 uint8_t tmp;
1546
1547 /* find the IT8703F */
1548 w836xx_ext_enter(0x2E);
1549 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1550 w836xx_ext_leave(0x2E);
1551
1552 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001553 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001554 return -1;
1555 }
1556
1557 /* Get the GP567 IO base */
1558 w836xx_ext_enter(0x2E);
1559 sio_write(0x2E, 0x07, 0x0C);
1560 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1561 w836xx_ext_leave(0x2E);
1562
1563 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001564 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001565 " Base.\n");
1566 return -1;
1567 }
1568
1569 /* Raise GP51. */
1570 tmp = INB(base);
1571 tmp |= 0x02;
1572 OUTB(tmp, base);
1573
1574 return 0;
1575}
1576
libv9c4d2b22009-09-01 21:22:23 +00001577/*
1578 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1579 * There is only some limited checking on the port numbers.
1580 */
uwef6f94d42010-03-13 17:28:29 +00001581static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001582{
1583 unsigned int port;
1584 uint16_t id, base;
1585 uint8_t tmp;
1586
1587 port = line / 10;
1588 port--;
1589 line %= 10;
1590
1591 /* Check line */
1592 if ((port > 4) || /* also catches unsigned -1 */
1593 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001594 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001595 return -1;
1596 }
1597
1598 /* find the IT8712F */
1599 enter_conf_mode_ite(0x2E);
1600 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1601 exit_conf_mode_ite(0x2E);
1602
1603 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001604 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001605 return -1;
1606 }
1607
1608 /* Get the GPIO base */
1609 enter_conf_mode_ite(0x2E);
1610 sio_write(0x2E, 0x07, 0x07);
1611 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1612 exit_conf_mode_ite(0x2E);
1613
1614 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001615 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001616 " Base.\n");
1617 return -1;
1618 }
1619
1620 /* set GPIO. */
1621 tmp = INB(base + port);
1622 if (raise)
1623 tmp |= 1 << line;
1624 else
1625 tmp &= ~(1 << line);
1626 OUTB(tmp, base + port);
1627
1628 return 0;
1629}
1630
1631/**
mkarchercccf1392010-03-09 16:57:06 +00001632 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001633 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1634 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001635 */
uweeb26b6e2010-06-07 19:06:26 +00001636static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001637{
1638 return it8712f_gpio_set(32, 1);
1639}
1640
hailfinger324a9cc2010-05-26 01:45:41 +00001641#endif
1642
libv1569a562009-07-13 12:40:17 +00001643/**
uwec0751f42009-10-06 13:00:00 +00001644 * Below is the list of boards which need a special "board enable" code in
1645 * flashrom before their ROM chip can be accessed/written to.
1646 *
1647 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1648 * to the respective tables in print.c. Thanks!
1649 *
uwebe4477b2007-08-23 16:08:21 +00001650 * We use 2 sets of IDs here, you're free to choose which is which. This
1651 * is to provide a very high degree of certainty when matching a board on
1652 * the basis of subsystem/card IDs. As not every vendor handles
1653 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001654 *
stuge84659842009-04-20 12:38:17 +00001655 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001656 * NULLed if they don't identify the board fully and if you can't use DMI.
1657 * But please take care to provide an as complete set of pci ids as possible;
1658 * autodetection is the preferred behaviour and we would like to make sure that
1659 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001660 *
mkarcher803b4042010-01-20 14:14:11 +00001661 * If PCI IDs are not sufficient for board matching, the match can be further
1662 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001663 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001664 * substring match, unless it is anchored to the beginning (with a ^ in front)
1665 * or the end (with a $ at the end). Both anchors may be specified at the
1666 * same time to match the full field.
1667 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001668 * When a board is matched through DMI, the first and second main PCI IDs
1669 * and the first subsystem PCI ID have to match as well. If you specify the
1670 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1671 * subsystem ID of that device is indeed zero.
1672 *
stuge84659842009-04-20 12:38:17 +00001673 * The coreboot ids are used two fold. When running with a coreboot firmware,
1674 * the ids uniquely matches the coreboot board identification string. When a
1675 * legacy bios is installed and when autodetection is not possible, these ids
1676 * can be used to identify the board through the -m command line argument.
1677 *
1678 * When a board is identified through its coreboot ids (in both cases), the
1679 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001680 */
stepan927d4e22007-04-04 22:45:58 +00001681
uwec7f7eda2009-05-08 16:23:34 +00001682/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001683const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001684
mkarcherf2620582010-02-28 01:33:48 +00001685 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001686#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001687 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcher6eff1132010-07-24 22:18:14 +00001688 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "Abit", "IC7", 0, NT, intel_ich_gpio23_raise},
mkarchera9d1df02010-07-24 22:43:12 +00001689 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001690 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001691 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001692 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarcher00131382010-07-24 22:50:54 +00001693 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "Abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchera95f8882010-03-24 22:55:56 +00001694 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001695 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001696 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001697 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001698 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1699 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001700 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001701 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001702 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001703 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001704 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001705 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001706 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001707 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher5b19f1a2010-07-08 09:32:18 +00001708 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001709 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001710 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001711 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001712 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001713 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001714 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001715 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001716 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcherf2620582010-02-28 01:33:48 +00001717 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1718 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001719 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001720 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001721 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001722 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1723 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1724 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
uwee6dc3012010-05-26 22:26:44 +00001725 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcher31a4bd42010-07-24 22:27:29 +00001726 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, NT, intel_ich_gpio25_raise},
mkarcherf2620582010-02-28 01:33:48 +00001727 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
hailfinger08c281b2010-07-01 11:16:28 +00001728 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1729 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001730 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001731 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001732 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001733 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
snelson4e249922010-03-19 23:01:34 +00001734 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001735 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1736 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001737 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001738 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001739 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001740 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001741 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001742 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001743 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001744 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1745 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001746 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001747 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher51455562010-06-27 15:07:49 +00001748 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001749 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001750 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001751 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001752 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001753 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001754 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001755 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001756 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001757 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001758 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001759 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001760 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1761 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001762#endif
mkarcherf2620582010-02-28 01:33:48 +00001763 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001764};
1765
uwebe4477b2007-08-23 16:08:21 +00001766/**
stepan1037f6f2008-01-18 15:33:10 +00001767 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001768 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001769 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001770static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001771 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001772{
hailfinger1ff33dc2010-07-03 11:02:10 +00001773 const struct board_pciid_enable *board = board_pciid_enables;
1774 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001775
uwe4b650af2009-05-09 00:47:04 +00001776 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001777 if (vendor && (!board->lb_vendor
1778 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001779 continue;
stepan927d4e22007-04-04 22:45:58 +00001780
stuge0c1005b2008-07-02 00:47:30 +00001781 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001782 continue;
stepan927d4e22007-04-04 22:45:58 +00001783
uwef6641642007-05-09 10:17:44 +00001784 if (!pci_dev_find(board->first_vendor, board->first_device))
1785 continue;
stepan927d4e22007-04-04 22:45:58 +00001786
uwef6641642007-05-09 10:17:44 +00001787 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001788 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001789 continue;
stugeb9b411f2008-01-27 16:21:21 +00001790
1791 if (vendor)
1792 return board;
1793
1794 if (partmatch) {
1795 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001796 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1797 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001798 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001799 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001800 return NULL;
1801 }
1802 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001803 }
uwe6ed6d952007-12-04 21:49:06 +00001804
stugeb9b411f2008-01-27 16:21:21 +00001805 if (partmatch)
1806 return partmatch;
1807
stepan3370c892009-07-30 13:30:17 +00001808 if (!partvendor_from_cbtable) {
1809 /* Only warn if the mainboard type was not gathered from the
1810 * coreboot table. If it was, the coreboot implementor is
1811 * expected to fix flashrom, too.
1812 */
snelsone42c3802010-05-07 20:09:04 +00001813 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001814 vendor, part);
1815 }
uwef6641642007-05-09 10:17:44 +00001816 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001817}
1818
uwebe4477b2007-08-23 16:08:21 +00001819/**
1820 * Match boards on PCI IDs and subsystem IDs.
1821 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001822 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001823const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001824{
hailfinger1ff33dc2010-07-03 11:02:10 +00001825 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001826
uwe4b650af2009-05-09 00:47:04 +00001827 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001828 if ((!board->first_card_vendor || !board->first_card_device) &&
1829 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001830 continue;
stepan927d4e22007-04-04 22:45:58 +00001831
uwef6641642007-05-09 10:17:44 +00001832 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001833 board->first_card_vendor,
1834 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001835 continue;
stepan927d4e22007-04-04 22:45:58 +00001836
uwef6641642007-05-09 10:17:44 +00001837 if (board->second_vendor) {
1838 if (board->second_card_vendor) {
1839 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001840 board->second_device,
1841 board->second_card_vendor,
1842 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001843 continue;
1844 } else {
1845 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001846 board->second_device))
uwef6641642007-05-09 10:17:44 +00001847 continue;
1848 }
1849 }
stepan927d4e22007-04-04 22:45:58 +00001850
mkarcher803b4042010-01-20 14:14:11 +00001851 if (board->dmi_pattern) {
1852 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001853 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001854 " DMI info unavailable.\n",
1855 board->vendor_name, board->board_name);
1856 continue;
1857 } else {
1858 if (!dmi_match(board->dmi_pattern))
1859 continue;
1860 }
1861 }
1862
uwef6641642007-05-09 10:17:44 +00001863 return board;
1864 }
stepan927d4e22007-04-04 22:45:58 +00001865
uwef6641642007-05-09 10:17:44 +00001866 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001867}
1868
uwe6ed6d952007-12-04 21:49:06 +00001869int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001870{
hailfinger1ff33dc2010-07-03 11:02:10 +00001871 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001872 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001873
stugeb9b411f2008-01-27 16:21:21 +00001874 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001875 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001876
uwef6641642007-05-09 10:17:44 +00001877 if (!board)
1878 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001879
mkarchera0488b92010-03-11 23:04:16 +00001880 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001881 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001882 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001883 "code has not been tested, and thus will not not be executed by default.\n"
1884 "Depending on your hardware environment, erasing, writing or even probing\n"
1885 "can fail without running the board specific code.\n\n"
1886 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001887 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001888 board->vendor_name, board->board_name);
1889 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001890 } else {
snelsone42c3802010-05-07 20:09:04 +00001891 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001892 "Please report success/failure to flashrom@flashrom.org.\n");
1893 }
mkarcher29a80852010-03-07 22:29:28 +00001894 }
1895
uwef6641642007-05-09 10:17:44 +00001896 if (board) {
libve9b336e2010-01-20 14:45:03 +00001897 if (board->max_rom_decode_parallel)
1898 max_rom_decode.parallel =
1899 board->max_rom_decode_parallel * 1024;
1900
uwe0ec24c22010-01-28 19:02:36 +00001901 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001902 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001903 "board \"%s %s\"... ", board->vendor_name,
1904 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001905
uweeb26b6e2010-06-07 19:06:26 +00001906 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001907 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001908 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001909 else
snelsone42c3802010-05-07 20:09:04 +00001910 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001911 }
uwef6641642007-05-09 10:17:44 +00001912 }
stepan927d4e22007-04-04 22:45:58 +00001913
uwef6641642007-05-09 10:17:44 +00001914 return ret;
stepan927d4e22007-04-04 22:45:58 +00001915}