blob: 23b4720b149e547a9140698a48c57a08fe1597f6 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwebe4477b2007-08-23 16:08:21 +000099/**
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
130/**
131 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
132 */
uweeb26b6e2010-06-07 19:06:26 +0000133static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000134{
uweeb26b6e2010-06-07 19:06:26 +0000135 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000136}
137
mkarcher51455562010-06-27 15:07:49 +0000138struct winbond_mux {
139 uint8_t reg; /* 0 if the corresponding pin is not muxed */
140 uint8_t data; /* reg/data/mask may be directly ... */
141 uint8_t mask; /* ... passed to sio_mask */
142};
143
144struct winbond_port {
145 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
146 uint8_t ldn; /* LDN this GPIO register is located in */
147 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
148 the GPIO port */
149 uint8_t base; /* base register in that LDN for the port */
150};
151
152struct winbond_chip {
153 uint8_t device_id; /* reg 0x20 of the expected w83626x */
154 uint8_t gpio_port_count;
155 const struct winbond_port *port;
156};
157
158
159#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
160
161enum winbond_id {
162 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000163 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000164 WINBOND_W83627THF_ID = 0x82,
165};
166
167static const struct winbond_mux w83627hf_port2_mux[8] = {
168 {0x2A, 0x01, 0x01}, /* or MIDI */
169 {0x2B, 0x80, 0x80}, /* or SPI */
170 {0x2B, 0x40, 0x40}, /* or SPI */
171 {0x2B, 0x20, 0x20}, /* or power LED */
172 {0x2B, 0x10, 0x10}, /* or watchdog */
173 {0x2B, 0x08, 0x08}, /* or infra red */
174 {0x2B, 0x04, 0x04}, /* or infra red */
175 {0x2B, 0x03, 0x03} /* or IRQ1 input */
176};
177
178static const struct winbond_port w83627hf[3] = {
179 UNIMPLEMENTED_PORT,
180 {w83627hf_port2_mux, 0x08, 0, 0xF0},
181 UNIMPLEMENTED_PORT
182};
183
mkarcher65f85742010-06-27 15:07:52 +0000184static const struct winbond_mux w83627ehf_port2_mux[8] = {
185 {0x29, 0x06, 0x02}, /* or MIDI */
186 {0x29, 0x06, 0x02},
187 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
188 {0x24, 0x02, 0x00},
189 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01}
193};
194
195static const struct winbond_port w83627ehf[6] = {
196 UNIMPLEMENTED_PORT,
197 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT
202};
203
mkarcher51455562010-06-27 15:07:49 +0000204static const struct winbond_mux w83627thf_port4_mux[8] = {
205 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
206 {0x2D, 0x02, 0x02}, /* or resume reset */
207 {0x2D, 0x04, 0x04}, /* or S3 input */
208 {0x2D, 0x08, 0x08}, /* or PSON# */
209 {0x2D, 0x10, 0x10}, /* or PWROK */
210 {0x2D, 0x20, 0x20}, /* or suspend LED */
211 {0x2D, 0x40, 0x40}, /* or panel switch input */
212 {0x2D, 0x80, 0x80} /* or panel switch output */
213};
214
215static const struct winbond_port w83627thf[5] = {
216 UNIMPLEMENTED_PORT, /* GPIO1 */
217 UNIMPLEMENTED_PORT, /* GPIO2 */
218 UNIMPLEMENTED_PORT, /* GPIO3 */
219 {w83627thf_port4_mux, 0x09, 1, 0xF4},
220 UNIMPLEMENTED_PORT /* GPIO5 */
221};
222
223static const struct winbond_chip winbond_chips[] = {
224 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000225 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000226 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
227};
228
229/* Detects which Winbond Super I/O is responding at the given base
230 address, but takes no effort to make sure the chip is really a
231 Winbond Super I/O */
232
233static const struct winbond_chip * winbond_superio_detect(uint16_t base)
234{
235 uint8_t chipid;
236 const struct winbond_chip * chip = NULL;
237 int i;
238
239 w836xx_ext_enter(base);
240 chipid = sio_read(base, 0x20);
241 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
242 if (winbond_chips[i].device_id == chipid)
243 {
244 chip = &winbond_chips[i];
245 break;
246 }
247
248 w836xx_ext_leave(base);
249 return chip;
250}
251
252/* The chipid parameter goes away as soon as we have Super I/O matching in the
253 board enable table. The call to winbond_superio_detect goes away as
254 soon as we have generic Super I/O detection code. */
255static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
256 int pin, int raise)
257{
258 const struct winbond_chip * chip = NULL;
259 const struct winbond_port * gpio;
260 int port = pin / 10;
261 int bit = pin % 10;
262
263 chip = winbond_superio_detect(base);
264 if (!chip) {
265 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
266 return -1;
267 }
mkarcher87ee57f2010-06-29 14:44:40 +0000268 if (chip->device_id != chipid) {
269 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
270 "expected %x\n", chip->device_id, chipid);
271 return -1;
272 }
mkarcher51455562010-06-27 15:07:49 +0000273 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
274 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
275 pin);
276 return -1;
277 }
278
279 gpio = &chip->port[port - 1];
280
281 if (gpio->ldn == 0) {
282 msg_perr("\nERROR: GPIO%d is not supported yet on this"
283 " winbond chip\n", port);
284 return -1;
285 }
286
287 w836xx_ext_enter(base);
288
289 /* Select logical device */
290 sio_write(base, 0x07, gpio->ldn);
291
292 /* Activate logical device. */
293 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
294
295 /* Select GPIO function of that pin */
296 if (gpio->mux && gpio->mux[bit].reg)
297 sio_mask(base, gpio->mux[bit].reg,
298 gpio->mux[bit].data, gpio->mux[bit].mask);
299
300 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
301 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
302 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
303
304 w836xx_ext_leave(base);
305
306 return 0;
307}
308
mkarcherb2505c02010-05-24 16:03:57 +0000309/**
uwebe4477b2007-08-23 16:08:21 +0000310 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000311 *
312 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000313 * - Agami Aruma
314 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000315 */
mkarcher51455562010-06-27 15:07:49 +0000316static int w83627hf_gpio24_raise_2e()
stepan927d4e22007-04-04 22:45:58 +0000317{
mkarcher51455562010-06-27 15:07:49 +0000318 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000319}
320
321/**
mkarcher65f85742010-06-27 15:07:52 +0000322 * Winbond W83627EHF: Raise GPIO24.
323 *
324 * Suited for:
uwee99b5422010-08-01 00:13:49 +0000325 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51.
mkarcher65f85742010-06-27 15:07:52 +0000326 */
327static int w83627ehf_gpio24_raise_2e()
328{
329 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
330}
331
332/**
mkarcher51455562010-06-27 15:07:49 +0000333 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000334 *
335 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000336 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000337 */
mkarcher51455562010-06-27 15:07:49 +0000338static int w83627thf_gpio44_raise_2e()
rminnich6079a1c2007-10-12 21:22:40 +0000339{
mkarcher51455562010-06-27 15:07:49 +0000340 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000341}
342
mkarcher51455562010-06-27 15:07:49 +0000343/**
344 * Winbond W83627THF: Raise GPIO 44.
345 *
346 * Suited for:
347 * - MSI K8N Neo3
348 */
349static int w83627thf_gpio44_raise_4e()
stugea1efa0e2008-07-21 17:48:40 +0000350{
mkarcher51455562010-06-27 15:07:49 +0000351 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000352}
uwe6ed6d952007-12-04 21:49:06 +0000353
uwebe4477b2007-08-23 16:08:21 +0000354/**
mkarcher20636ae2010-08-02 08:29:34 +0000355 * Enable MEMW# and set ROM size to max.
356 * Supported chips:
357 * W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000358 */
hailfinger7bac0e52009-05-25 23:26:50 +0000359static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000360{
hailfinger7bac0e52009-05-25 23:26:50 +0000361 w836xx_ext_enter(port);
362 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000363 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000364 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000365 }
hailfinger7bac0e52009-05-25 23:26:50 +0000366 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000367}
368
369/**
libv53f58142009-12-23 00:54:26 +0000370 * Suited for:
371 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
372 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
373 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
374 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
375 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000376 */
uweeb26b6e2010-06-07 19:06:26 +0000377static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000378{
libv53f58142009-12-23 00:54:26 +0000379 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000380
libv53f58142009-12-23 00:54:26 +0000381 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000382}
383
libv71e95f52010-01-20 14:45:07 +0000384/**
mkarchered00ee62010-03-21 13:36:20 +0000385 * Suited for:
386 * - Termtek TK-3370 (rev. 2.5b)
387 */
uweeb26b6e2010-06-07 19:06:26 +0000388static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000389{
390 w836xx_memw_enable(0x4E);
391
392 return 0;
393}
394
395/**
hailfingerc73ce6e2010-07-10 16:56:32 +0000396 * Suited for all boards with ITE IT8705F.
397 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000398 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000399int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000400{
hailfingerc73ce6e2010-07-10 16:56:32 +0000401 uint8_t tmp;
402 int ret = 0;
403
libv71e95f52010-01-20 14:45:07 +0000404 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000405 tmp = sio_read(port, 0x24);
406 /* Check if at least one flash segment is enabled. */
407 if (tmp & 0xf0) {
408 /* The IT8705F will respond to LPC cycles and translate them. */
409 buses_supported = CHIP_BUSTYPE_PARALLEL;
410 /* Flash ROM I/F Writes Enable */
411 tmp |= 0x04;
412 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
413 if (tmp & 0x02) {
414 /* The data sheet contradicts itself about max size. */
415 max_rom_decode.parallel = 1024 * 1024;
416 msg_pinfo("IT8705F with very unusual settings. Please "
417 "send the output of \"flashrom -V\" to \n"
418 "flashrom@flashrom.org to help us finish "
419 "support for your Super I/O. Thanks.\n");
420 ret = 1;
421 } else if (tmp & 0x08) {
422 max_rom_decode.parallel = 512 * 1024;
423 } else {
424 max_rom_decode.parallel = 256 * 1024;
425 }
426 /* Safety checks. The data sheet is unclear here: Segments 1+3
427 * overlap, no segment seems to cover top - 1MB to top - 512kB.
428 * We assume that certain combinations make no sense.
429 */
430 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
431 (!(tmp & 0x10)) || /* 128 kB dis */
432 (!(tmp & 0x40))) { /* 256/512 kB dis */
433 msg_perr("Inconsistent IT8705F decode size!\n");
434 ret = 1;
435 }
436 if (sio_read(port, 0x25) != 0) {
437 msg_perr("IT8705F flash data pins disabled!\n");
438 ret = 1;
439 }
440 if (sio_read(port, 0x26) != 0) {
441 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
442 ret = 1;
443 }
444 if (sio_read(port, 0x27) != 0) {
445 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
446 ret = 1;
447 }
448 if ((sio_read(port, 0x29) & 0x10) != 0) {
449 msg_perr("IT8705F flash write enable pin disabled!\n");
450 ret = 1;
451 }
452 if ((sio_read(port, 0x29) & 0x08) != 0) {
453 msg_perr("IT8705F flash chip select pin disabled!\n");
454 ret = 1;
455 }
456 if ((sio_read(port, 0x29) & 0x04) != 0) {
457 msg_perr("IT8705F flash read strobe pin disabled!\n");
458 ret = 1;
459 }
460 if ((sio_read(port, 0x29) & 0x03) != 0) {
461 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
462 /* Not really an error if you use flash chips smaller
463 * than 256 kByte, but such a configuration is unlikely.
464 */
465 ret = 1;
466 }
467 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
468 max_rom_decode.parallel);
469 if (ret) {
470 msg_pinfo("Not enabling IT8705F flash write.\n");
471 } else {
472 sio_write(port, 0x24, tmp);
473 }
474 } else {
475 msg_pdbg("No IT8705F flash segment enabled.\n");
476 /* Not sure if this is an error or not. */
477 ret = 0;
478 }
libv71e95f52010-01-20 14:45:07 +0000479 exit_conf_mode_ite(port);
480
hailfingerc73ce6e2010-07-10 16:56:32 +0000481 return ret;
libv71e95f52010-01-20 14:45:07 +0000482}
libv53f58142009-12-23 00:54:26 +0000483
mkarcherb507b7b2010-02-27 18:35:54 +0000484static int pc87360_gpio_set(uint8_t gpio, int raise)
485{
486 static const int bankbase[] = {0, 4, 8, 10, 12};
487 int gpio_bank = gpio / 8;
488 int gpio_pin = gpio % 8;
489 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000490 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000491
uwef6f94d42010-03-13 17:28:29 +0000492 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000493 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000494 return -1;
495 }
496
497 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000498 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000499 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000500 return -1;
501 }
502
uwef6f94d42010-03-13 17:28:29 +0000503 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000504 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000505 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000506 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000507 baseport);
508 return -1;
509 }
510 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000511 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000512 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
513
514 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000515 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000516 val |= 1 << gpio_pin;
517 else
518 val &= ~(1 << gpio_pin);
519 OUTB(val, baseport + bankbase[gpio_bank]);
520
521 return 0;
522}
523
uwe6ab4b7b2009-05-09 14:26:04 +0000524/**
525 * VT823x: Set one of the GPIO pins.
526 */
libv53f58142009-12-23 00:54:26 +0000527static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000528{
libv53f58142009-12-23 00:54:26 +0000529 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000530 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000531 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000532
libv53f58142009-12-23 00:54:26 +0000533 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
534 switch (dev->device_id) {
535 case 0x3177: /* VT8235 */
536 case 0x3227: /* VT8237R */
537 case 0x3337: /* VT8237A */
538 break;
539 default:
snelsone42c3802010-05-07 20:09:04 +0000540 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000541 return -1;
542 }
543
libv785ec422009-06-19 13:53:59 +0000544 if ((gpio >= 12) && (gpio <= 15)) {
545 /* GPIO12-15 -> output */
546 val = pci_read_byte(dev, 0xE4);
547 val |= 0x10;
548 pci_write_byte(dev, 0xE4, val);
549 } else if (gpio == 9) {
550 /* GPIO9 -> Output */
551 val = pci_read_byte(dev, 0xE4);
552 val |= 0x20;
553 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000554 } else if (gpio == 5) {
555 val = pci_read_byte(dev, 0xE4);
556 val |= 0x01;
557 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000558 } else {
snelsone42c3802010-05-07 20:09:04 +0000559 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000560 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000561 return -1;
uwef6641642007-05-09 10:17:44 +0000562 }
stepan927d4e22007-04-04 22:45:58 +0000563
uwe6ab4b7b2009-05-09 14:26:04 +0000564 /* We need the I/O Base Address for this board's flash enable. */
565 base = pci_read_word(dev, 0x88) & 0xff80;
566
libvc89fddc2009-12-09 07:53:01 +0000567 offset = 0x4C + gpio / 8;
568 bit = 0x01 << (gpio % 8);
569
570 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000571 if (raise)
572 val |= bit;
573 else
574 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000575 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000576
uwef6641642007-05-09 10:17:44 +0000577 return 0;
stepan927d4e22007-04-04 22:45:58 +0000578}
579
uwebe4477b2007-08-23 16:08:21 +0000580/**
uwe3a3ab2f2010-03-25 23:18:41 +0000581 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000582 */
uweeb26b6e2010-06-07 19:06:26 +0000583static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000584{
libv53f58142009-12-23 00:54:26 +0000585 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
586 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000587}
588
589/**
mkarcher12e731f2010-06-12 17:27:44 +0000590 * Suited for VIA EPIA EK & N & NL.
libv785ec422009-06-19 13:53:59 +0000591 */
uweeb26b6e2010-06-07 19:06:26 +0000592static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000593{
libv53f58142009-12-23 00:54:26 +0000594 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000595}
596
597/**
uwe3a3ab2f2010-03-25 23:18:41 +0000598 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000599 *
600 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
601 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000602 */
uweeb26b6e2010-06-07 19:06:26 +0000603static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000604{
libv53f58142009-12-23 00:54:26 +0000605 return via_vt823x_gpio_set(15, 1);
606}
607
608/**
609 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
610 *
611 * Suited for:
612 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
613 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
614 */
uweeb26b6e2010-06-07 19:06:26 +0000615static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000616{
617 int ret;
618
619 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000620 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000621
libv53f58142009-12-23 00:54:26 +0000622 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000623}
624
625/**
uwe691ddb62007-05-20 16:16:13 +0000626 * Suited for ASUS P5A.
627 *
628 * This is rather nasty code, but there's no way to do this cleanly.
629 * We're basically talking to some unknown device on SMBus, my guess
630 * is that it is the Winbond W83781D that lives near the DIP BIOS.
631 */
uweeb26b6e2010-06-07 19:06:26 +0000632static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000633{
634 uint8_t tmp;
635 int i;
636
637#define ASUSP5A_LOOP 5000
638
hailfingere1f062f2008-05-22 13:22:45 +0000639 OUTB(0x00, 0xE807);
640 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000641
hailfingere1f062f2008-05-22 13:22:45 +0000642 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000643
644 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000645 OUTB(0xE1, 0xFF);
646 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000647 break;
648 }
649
650 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000651 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000652 return -1;
653 }
654
hailfingere1f062f2008-05-22 13:22:45 +0000655 OUTB(0x20, 0xE801);
656 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000657
hailfingere1f062f2008-05-22 13:22:45 +0000658 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000659
660 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000661 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000662 if (tmp & 0x70)
663 break;
664 }
665
666 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000667 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000668 return -1;
669 }
670
hailfingere1f062f2008-05-22 13:22:45 +0000671 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000672 tmp &= ~0x02;
673
hailfingere1f062f2008-05-22 13:22:45 +0000674 OUTB(0x00, 0xE807);
675 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000676
hailfingere1f062f2008-05-22 13:22:45 +0000677 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000678
hailfingere1f062f2008-05-22 13:22:45 +0000679 OUTB(0xFF, 0xE800);
680 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000681
hailfingere1f062f2008-05-22 13:22:45 +0000682 OUTB(0x20, 0xE801);
683 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000684
hailfingere1f062f2008-05-22 13:22:45 +0000685 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000686
687 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000688 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000689 if (tmp & 0x70)
690 break;
691 }
692
693 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000694 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000695 return -1;
696 }
697
698 return 0;
699}
700
libv6a74dbe2009-12-09 11:39:02 +0000701/*
702 * Set GPIO lines in the Broadcom HT-1000 southbridge.
703 *
704 * It's not a Super I/O but it uses the same index/data port method.
705 */
uweeb26b6e2010-06-07 19:06:26 +0000706static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000707{
708 /* GPIO 0 reg from PM regs */
709 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
710 sio_mask(0xcd6, 0x44, 0x24, 0x24);
711
712 return 0;
713}
714
hailfinger08c281b2010-07-01 11:16:28 +0000715/*
716 * Set GPIO lines in the Broadcom HT-1000 southbridge.
717 *
718 * It's not a Super I/O but it uses the same index/data port method.
719 */
720static int board_hp_dl165_g6_enable(void)
721{
722 /* Variant of DL145, with slightly different pin placement. */
723 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
724 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
725
726 return 0;
727}
728
uweeb26b6e2010-06-07 19:06:26 +0000729static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000730{
libv6a74dbe2009-12-09 11:39:02 +0000731 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000732 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000733
734 return 0;
735}
736
libv5736b072009-06-03 07:50:39 +0000737/**
uwe3a3ab2f2010-03-25 23:18:41 +0000738 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000739 */
uweeb26b6e2010-06-07 19:06:26 +0000740static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000741{
742 struct pci_dev *dev;
743
744 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
745 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000746 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000747 return -1;
748 }
749
750 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
751 pci_write_byte(dev, 0x92, 0);
752
753 return 0;
754}
755
756/**
libv6db37e62009-12-03 12:25:34 +0000757 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000758 */
libv6db37e62009-12-03 12:25:34 +0000759static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000760{
libv6db37e62009-12-03 12:25:34 +0000761 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000762 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000763 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000764 uint8_t tmp;
765
libv8068cf92009-12-22 13:04:13 +0000766 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000767 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000768 return -1;
769 }
770
libv8068cf92009-12-22 13:04:13 +0000771 /* First, check the ISA Bridge */
772 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000773 switch (dev->device_id) {
774 case 0x0030: /* CK804 */
775 case 0x0050: /* MCP04 */
776 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000777 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000778 break;
mkarcherbb421582010-06-01 16:09:06 +0000779 case 0x0260: /* MCP51 */
780 case 0x0364: /* MCP55 */
781 /* find SMBus controller on *this* southbridge */
782 /* The infamous Tyan S2915-E has two south bridges; they are
783 easily told apart from each other by the class of the
784 LPC bridge, but have the same SMBus bridge IDs */
785 if (dev->func != 0) {
786 msg_perr("MCP LPC bridge at unexpected function"
787 " number %d\n", dev->func);
788 return -1;
789 }
790
hailfinger86da8ff2010-07-17 22:28:05 +0000791#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000792 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000793#else
794 /* pciutils/libpci before version 2.2 is too old to support
795 * PCI domains. Such old machines usually don't have domains
796 * besides domain 0, so this is not a problem.
797 */
798 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
799#endif
mkarcherbb421582010-06-01 16:09:06 +0000800 if (!dev) {
801 msg_perr("MCP SMBus controller could not be found\n");
802 return -1;
803 }
804 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
805 if (devclass != 0x0C05) {
806 msg_perr("Unexpected device class %04x for SMBus"
807 " controller\n", devclass);
808 return -1;
809 }
libv8068cf92009-12-22 13:04:13 +0000810 break;
mkarcherbb421582010-06-01 16:09:06 +0000811 default:
snelsone42c3802010-05-07 20:09:04 +0000812 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000813 return -1;
814 }
815
816 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
817 base += 0xC0;
818
819 tmp = INB(base + gpio);
820 tmp &= ~0x0F; /* null lower nibble */
821 tmp |= 0x04; /* gpio -> output. */
822 if (raise)
823 tmp |= 0x01;
824 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000825
826 return 0;
827}
828
libv5ac6e5c2009-10-05 16:07:00 +0000829/**
snelsonedf5a882010-03-19 22:58:15 +0000830 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000831 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000832 */
uweeb26b6e2010-06-07 19:06:26 +0000833static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000834{
835 return nvidia_mcp_gpio_set(0x00, 1);
836}
837
838/**
snelsone1eaba92010-03-19 22:37:29 +0000839 * Suited for Abit KN8 Ultra: nVidia CK804.
840 */
uweeb26b6e2010-06-07 19:06:26 +0000841static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000842{
843 return nvidia_mcp_gpio_set(0x02, 0);
844}
845
846/**
uwe3a3ab2f2010-03-25 23:18:41 +0000847 * Suited for MSI K8N Neo4: NVIDIA CK804.
848 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000849 */
uweeb26b6e2010-06-07 19:06:26 +0000850static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000851{
852 return nvidia_mcp_gpio_set(0x02, 1);
853}
854
mkarcherbb421582010-06-01 16:09:06 +0000855
856/**
857 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
858 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
859 * board. We can't tell the SMBus logical devices apart, but we
860 * can tell the LPC bridge functions apart.
861 * We need to choose the SMBus bridge next to the LPC bridge with
862 * ID 0x364 and the "LPC bridge" class.
863 * b) #TBL is hardwired on that board to a pull-down. It can be
864 * overridden by connecting the two solder points next to F2.
865 */
uweeb26b6e2010-06-07 19:06:26 +0000866static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000867{
868 return nvidia_mcp_gpio_set(0x05, 1);
869}
870
libv64ace522009-12-23 03:01:36 +0000871/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000872 * Suited for Abit NF7-S: NVIDIA CK804.
873 */
uweeb26b6e2010-06-07 19:06:26 +0000874static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000875{
876 return nvidia_mcp_gpio_set(0x08, 1);
877}
878
879/**
mkarcherd2189b42010-06-12 23:07:26 +0000880 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
881 */
mkarcherd291e752010-06-12 23:14:03 +0000882static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000883{
884 return nvidia_mcp_gpio_set(0x0c, 1);
885}
886
887/**
mkarcher00131382010-07-24 22:50:54 +0000888 * Suited for abit NF-M2 nView: Socket AM2 + NVIDIA MCP51.
889 */
890static int nvidia_mcp_gpio4_lower(void)
891{
892 return nvidia_mcp_gpio_set(0x04, 0);
893}
894
895/**
libv5ac6e5c2009-10-05 16:07:00 +0000896 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
897 */
uweeb26b6e2010-06-07 19:06:26 +0000898static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000899{
libv6db37e62009-12-03 12:25:34 +0000900 return nvidia_mcp_gpio_set(0x10, 1);
901}
libv5ac6e5c2009-10-05 16:07:00 +0000902
libv6db37e62009-12-03 12:25:34 +0000903/**
904 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
905 */
uweeb26b6e2010-06-07 19:06:26 +0000906static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000907{
908 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000909}
910
libvb8043812009-10-05 18:46:35 +0000911/**
912 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
913 */
uweeb26b6e2010-06-07 19:06:26 +0000914static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000915{
libv6db37e62009-12-03 12:25:34 +0000916 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000917}
libv5ac6e5c2009-10-05 16:07:00 +0000918
uwe0b88fc32007-08-11 16:59:11 +0000919/**
stepanf778f522008-02-20 11:11:18 +0000920 * Suited for Artec Group DBE61 and DBE62.
921 */
uweeb26b6e2010-06-07 19:06:26 +0000922static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000923{
924#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
925#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
926#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
927#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
928#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
929#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
930#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
931#define DBE6x_BOOT_LOC_FLASH (2)
932#define DBE6x_BOOT_LOC_FWHUB (3)
933
stepanf251ff82009-08-12 18:25:24 +0000934 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000935 unsigned long boot_loc;
936
stepanf251ff82009-08-12 18:25:24 +0000937 /* Geode only has a single core */
938 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000939 return -1;
stepanf778f522008-02-20 11:11:18 +0000940
stepanf251ff82009-08-12 18:25:24 +0000941 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000942
stepanf251ff82009-08-12 18:25:24 +0000943 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000944 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
945 boot_loc = DBE6x_BOOT_LOC_FWHUB;
946 else
947 boot_loc = DBE6x_BOOT_LOC_FLASH;
948
stepanf251ff82009-08-12 18:25:24 +0000949 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
950 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000951 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000952
stepanf251ff82009-08-12 18:25:24 +0000953 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000954
stepanf251ff82009-08-12 18:25:24 +0000955 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000956
stepanf778f522008-02-20 11:11:18 +0000957 return 0;
958}
959
uwecc6ecc52008-05-22 21:19:38 +0000960/**
uwe3a3ab2f2010-03-25 23:18:41 +0000961 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000962 */
963static int intel_piix4_gpo_set(unsigned int gpo, int raise)
964{
mkarcher681bc022010-02-24 00:00:21 +0000965 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000966 struct pci_dev *dev;
967 uint32_t tmp, base;
968
969 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
970 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000971 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000972 return -1;
973 }
974
975 /* sanity check */
976 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000977 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000978 return -1;
979 }
980
981 /* these are dual function pins which are most likely in use already */
982 if (((gpo >= 1) && (gpo <= 7)) ||
983 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000984 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000985 return -1;
986 }
987
988 /* dual function that need special enable. */
989 if ((gpo >= 22) && (gpo <= 26)) {
990 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
991 switch (gpo) {
992 case 22: /* XBUS: XDIR#/GPO22 */
993 case 23: /* XBUS: XOE#/GPO23 */
994 tmp |= 1 << 28;
995 break;
996 case 24: /* RTCSS#/GPO24 */
997 tmp |= 1 << 29;
998 break;
999 case 25: /* RTCALE/GPO25 */
1000 tmp |= 1 << 30;
1001 break;
1002 case 26: /* KBCSS#/GPO26 */
1003 tmp |= 1 << 31;
1004 break;
1005 }
1006 pci_write_long(dev, 0xB0, tmp);
1007 }
1008
1009 /* GPO {0,8,27,28,30} are always available. */
1010
1011 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1012 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001013 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001014 return -1;
1015 }
1016
1017 /* PM IO base */
1018 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1019
mkarcher681bc022010-02-24 00:00:21 +00001020 gpo_byte = gpo >> 3;
1021 gpo_bit = gpo & 7;
1022 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001023 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001024 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001025 else
mkarcher681bc022010-02-24 00:00:21 +00001026 tmp &= ~(0x01 << gpo_bit);
1027 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001028
1029 return 0;
1030}
1031
1032/**
1033 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
1034 */
uweeb26b6e2010-06-07 19:06:26 +00001035static int board_epox_ep_bx3(void)
libv8d908612009-12-14 10:41:58 +00001036{
1037 return intel_piix4_gpo_set(22, 1);
1038}
1039
1040/**
snelsonaa2f3d92010-03-19 22:35:21 +00001041 * Suited for Intel SE440BX-2
1042 */
uweeb26b6e2010-06-07 19:06:26 +00001043static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001044{
1045 return intel_piix4_gpo_set(27, 0);
1046}
1047
1048/**
uwe3a3ab2f2010-03-25 23:18:41 +00001049 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001050 */
libv5afe85c2009-11-28 18:07:51 +00001051static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001052{
uwe3a3ab2f2010-03-25 23:18:41 +00001053 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001054 static struct {
1055 uint16_t id;
1056 uint8_t base_reg;
1057 uint32_t bank0;
1058 uint32_t bank1;
1059 uint32_t bank2;
1060 } intel_ich_gpio_table[] = {
1061 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1062 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1063 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1064 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1065 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1066 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1067 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1068 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1069 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1070 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1071 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1072 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1073 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1074 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1075 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1076 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1077 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1078 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1079 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1080 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1081 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1082 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1083 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1084 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1085 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1086 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1087 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1088 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1089 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1090 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1091 {0, 0, 0, 0, 0} /* end marker */
1092 };
uwecc6ecc52008-05-22 21:19:38 +00001093
libv5afe85c2009-11-28 18:07:51 +00001094 struct pci_dev *dev;
1095 uint16_t base;
1096 uint32_t tmp;
1097 int i, allowed;
1098
1099 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001100 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001101 uint16_t device_class;
1102 /* libpci before version 2.2.4 does not store class info. */
1103 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001104 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001105 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001106 /* Is this device in our list? */
1107 for (i = 0; intel_ich_gpio_table[i].id; i++)
1108 if (dev->device_id == intel_ich_gpio_table[i].id)
1109 break;
1110
1111 if (intel_ich_gpio_table[i].id)
1112 break;
1113 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001114 }
libv5afe85c2009-11-28 18:07:51 +00001115
uwecc6ecc52008-05-22 21:19:38 +00001116 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001117 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001118 return -1;
1119 }
1120
uwe3a3ab2f2010-03-25 23:18:41 +00001121 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1122 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +00001123 6:1. The mask below catches all. */
1124 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001125
libv5afe85c2009-11-28 18:07:51 +00001126 /* check whether the line is allowed */
1127 if (gpio < 32)
1128 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1129 else if (gpio < 64)
1130 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1131 else
1132 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1133
1134 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001135 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001136 " setting GPIO%02d\n", gpio);
1137 return -1;
1138 }
1139
snelsone42c3802010-05-07 20:09:04 +00001140 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001141 raise ? "Rais" : "Dropp", gpio);
1142
1143 if (gpio < 32) {
1144 /* Set line to GPIO */
1145 tmp = INL(base);
1146 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1147 if ((gpio == 28) &&
1148 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1149 tmp |= 1 << 27;
1150 else
1151 tmp |= 1 << gpio;
1152 OUTL(tmp, base);
1153
1154 /* As soon as we are talking to ICH8 and above, this register
1155 decides whether we can set the gpio or not. */
1156 if (dev->device_id > 0x2800) {
1157 tmp = INL(base);
1158 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001159 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001160 " does not allow setting GPIO%02d\n",
1161 gpio);
1162 return -1;
1163 }
1164 }
1165
1166 /* Set GPIO to OUTPUT */
1167 tmp = INL(base + 0x04);
1168 tmp &= ~(1 << gpio);
1169 OUTL(tmp, base + 0x04);
1170
1171 /* Raise GPIO line */
1172 tmp = INL(base + 0x0C);
1173 if (raise)
1174 tmp |= 1 << gpio;
1175 else
1176 tmp &= ~(1 << gpio);
1177 OUTL(tmp, base + 0x0C);
1178 } else if (gpio < 64) {
1179 gpio -= 32;
1180
1181 /* Set line to GPIO */
1182 tmp = INL(base + 0x30);
1183 tmp |= 1 << gpio;
1184 OUTL(tmp, base + 0x30);
1185
1186 /* As soon as we are talking to ICH8 and above, this register
1187 decides whether we can set the gpio or not. */
1188 if (dev->device_id > 0x2800) {
1189 tmp = INL(base + 30);
1190 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001191 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001192 " does not allow setting GPIO%02d\n",
1193 gpio + 32);
1194 return -1;
1195 }
1196 }
1197
1198 /* Set GPIO to OUTPUT */
1199 tmp = INL(base + 0x34);
1200 tmp &= ~(1 << gpio);
1201 OUTL(tmp, base + 0x34);
1202
1203 /* Raise GPIO line */
1204 tmp = INL(base + 0x38);
1205 if (raise)
1206 tmp |= 1 << gpio;
1207 else
1208 tmp &= ~(1 << gpio);
1209 OUTL(tmp, base + 0x38);
1210 } else {
1211 gpio -= 64;
1212
1213 /* Set line to GPIO */
1214 tmp = INL(base + 0x40);
1215 tmp |= 1 << gpio;
1216 OUTL(tmp, base + 0x40);
1217
1218 tmp = INL(base + 40);
1219 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001220 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001221 "not allow setting GPIO%02d\n", gpio + 64);
1222 return -1;
1223 }
1224
1225 /* Set GPIO to OUTPUT */
1226 tmp = INL(base + 0x44);
1227 tmp &= ~(1 << gpio);
1228 OUTL(tmp, base + 0x44);
1229
1230 /* Raise GPIO line */
1231 tmp = INL(base + 0x48);
1232 if (raise)
1233 tmp |= 1 << gpio;
1234 else
1235 tmp &= ~(1 << gpio);
1236 OUTL(tmp, base + 0x48);
1237 }
uwecc6ecc52008-05-22 21:19:38 +00001238
1239 return 0;
1240}
1241
1242/**
libv5afe85c2009-11-28 18:07:51 +00001243 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001244 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001245 */
uweeb26b6e2010-06-07 19:06:26 +00001246static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001247{
libv5afe85c2009-11-28 18:07:51 +00001248 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001249}
1250
stuge81664dd2009-02-02 22:55:26 +00001251/**
mkarcher5f3a7e12010-07-24 11:14:37 +00001252 * Suited for HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6.
1253 */
1254static int intel_ich_gpio18_raise(void)
1255{
1256 return intel_ich_gpio_set(18, 1);
1257}
1258
1259/**
snelson0a9016e2010-03-19 22:39:24 +00001260 * Suited for ASUS A8JM: Intel 945 + ICH7
1261 */
uweeb26b6e2010-06-07 19:06:26 +00001262static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001263{
1264 return intel_ich_gpio_set(34, 1);
1265}
1266
1267/**
libv5afe85c2009-11-28 18:07:51 +00001268 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001269 */
uweeb26b6e2010-06-07 19:06:26 +00001270static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001271{
libv5afe85c2009-11-28 18:07:51 +00001272 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001273}
1274
1275/**
libvdc84fa32009-11-28 18:26:21 +00001276 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001277 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1278 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1279 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
mkarcherfaba2712010-07-24 10:41:42 +00001280 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5.
mkarcher7da6b542010-07-24 22:36:01 +00001281 * - Samsung Polaris 32: socket478 + 865P + ICH5.
stuge81664dd2009-02-02 22:55:26 +00001282 */
uweeb26b6e2010-06-07 19:06:26 +00001283static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001284{
libv5afe85c2009-11-28 18:07:51 +00001285 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001286}
1287
libv5afe85c2009-11-28 18:07:51 +00001288/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001289 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001290 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1291 * - ASUS P4B533-E: socket478 + 845E + ICH4
1292 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001293 */
uweeb26b6e2010-06-07 19:06:26 +00001294static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001295{
1296 return intel_ich_gpio_set(22, 1);
1297}
1298
1299/**
mkarcherb507b7b2010-02-27 18:35:54 +00001300 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1301 */
1302
uweeb26b6e2010-06-07 19:06:26 +00001303static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001304{
1305 int ret;
1306 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1307 if (!ret)
1308 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1309 if (!ret)
1310 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1311 return ret;
1312}
1313
1314/**
libve42a7c62009-11-28 18:16:31 +00001315 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001316 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001317 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001318 */
uweeb26b6e2010-06-07 19:06:26 +00001319static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001320{
1321 return intel_ich_gpio_set(23, 1);
1322}
1323
1324/**
uwee99b5422010-08-01 00:13:49 +00001325 * Suited for GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2.
mkarcher31a4bd42010-07-24 22:27:29 +00001326 */
1327static int intel_ich_gpio25_raise(void)
1328{
1329 return intel_ich_gpio_set(25, 1);
1330}
1331
1332/**
snelson4e249922010-03-19 23:01:34 +00001333 * Suited for IBase MB899: i945GM + ICH7.
1334 */
uweeb26b6e2010-06-07 19:06:26 +00001335static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001336{
1337 return intel_ich_gpio_set(26, 1);
1338}
1339
1340/**
mkarcher0b183572010-07-24 11:03:48 +00001341 * Suited for P4SD-LA (HP OEM): i865 + ICH5
1342 */
hailfinger531e79c2010-07-24 18:47:45 +00001343static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001344{
1345 return intel_ich_gpio_set(32, 1);
1346}
1347
1348/**
libv5afe85c2009-11-28 18:07:51 +00001349 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1350 */
uweeb26b6e2010-06-07 19:06:26 +00001351static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001352{
1353 int ret;
1354
1355 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1356 ret = intel_ich_gpio_set(22, 1);
1357 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1358 ret = intel_ich_gpio_set(23, 1);
1359
1360 return ret;
1361}
1362
1363/**
1364 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1365 */
uweeb26b6e2010-06-07 19:06:26 +00001366static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001367{
libv5afe85c2009-11-28 18:07:51 +00001368 int ret;
stepanb8361b92008-03-17 22:59:40 +00001369
libv5afe85c2009-11-28 18:07:51 +00001370 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1371 if (!ret)
1372 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001373
libv5afe85c2009-11-28 18:07:51 +00001374 return ret;
stepanb8361b92008-03-17 22:59:40 +00001375}
1376
stepanf778f522008-02-20 11:11:18 +00001377/**
libv88cd3d22009-06-17 14:43:24 +00001378 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1379 */
snelsonef86df92010-03-19 22:49:09 +00001380static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001381{
snelsonef86df92010-03-19 22:49:09 +00001382 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001383 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001384 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001385
1386 /* VT82C686 Power management */
1387 dev = pci_dev_find(0x1106, 0x3057);
1388 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001389 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001390 return -1;
1391 }
1392
snelsone42c3802010-05-07 20:09:04 +00001393 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001394 raise ? "Rais" : "Dropp", gpio);
1395
1396 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001397 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001398 switch(gpio)
1399 {
1400 case 0:
1401 tmp &= ~0x03;
1402 break;
1403 case 1:
1404 tmp |= 0x04;
1405 break;
1406 case 2:
1407 tmp |= 0x08;
1408 break;
1409 case 3:
1410 tmp |= 0x10;
1411 break;
1412 }
libv88cd3d22009-06-17 14:43:24 +00001413 pci_write_byte(dev, 0x54, tmp);
1414
1415 /* PM IO base */
1416 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1417
1418 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001419 tmp = INL(base + 0x4C);
1420 if (raise)
1421 tmp |= 1U << gpio;
1422 else
1423 tmp &= ~(1U << gpio);
1424 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001425
1426 return 0;
1427}
1428
mkarchercd460642010-01-09 17:36:06 +00001429/**
mkarchera95f8882010-03-24 22:55:56 +00001430 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001431 */
uweeb26b6e2010-06-07 19:06:26 +00001432static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001433{
1434 return via_apollo_gpo_set(4, 0);
1435}
1436
1437/**
snelsonef86df92010-03-19 22:49:09 +00001438 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1439 */
uweeb26b6e2010-06-07 19:06:26 +00001440static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001441{
1442 return via_apollo_gpo_set(0, 0);
1443}
1444
1445/**
mkarchercd460642010-01-09 17:36:06 +00001446 * Enable some GPIO pin on SiS southbridge.
1447 * Suited for MSI 651M-L: SiS651 / SiS962
1448 */
uweeb26b6e2010-06-07 19:06:26 +00001449static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001450{
1451 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001452 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001453
1454 dev = pci_dev_find(0x1039, 0x0962);
1455 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001456 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001457 return 1;
1458 }
1459
1460 /* Registers 68 and 64 seem like bitmaps */
1461 base = pci_read_word(dev, 0x74);
1462 temp = INW(base + 0x68);
1463 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001464 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001465
1466 temp = INW(base + 0x64);
1467 temp |= (1 << 0); /* Raise output? */
1468 OUTW(temp, base + 0x64);
1469
1470 w836xx_memw_enable(0x2E);
1471
1472 return 0;
1473}
1474
libv88cd3d22009-06-17 14:43:24 +00001475/**
libv5bcbdea2009-06-19 13:00:24 +00001476 * Find the runtime registers of an SMSC Super I/O, after verifying its
1477 * chip ID.
1478 *
1479 * Returns the base port of the runtime register block, or 0 on error.
1480 */
1481static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1482 uint8_t logical_device)
1483{
1484 uint16_t rt_port = 0;
1485
1486 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001487 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001488 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001489 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001490 goto out;
1491 }
1492
1493 /* If the runtime block is active, get its address. */
1494 sio_write(sio_port, 0x07, logical_device);
1495 if (sio_read(sio_port, 0x30) & 1) {
1496 rt_port = (sio_read(sio_port, 0x60) << 8)
1497 | sio_read(sio_port, 0x61);
1498 }
1499
1500 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001501 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001502 "Super I/O runtime interface not available.\n");
1503 }
1504out:
uwe619a15a2009-06-28 23:26:37 +00001505 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001506 return rt_port;
1507}
1508
1509/**
1510 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1511 * connected to GP30 on the Super I/O, and TBL# is always high.
1512 */
uweeb26b6e2010-06-07 19:06:26 +00001513static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001514{
1515 struct pci_dev *dev;
1516 uint16_t rt_port;
1517 uint8_t val;
1518
1519 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1520 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001521 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001522 return -1;
1523 }
1524
uwe619a15a2009-06-28 23:26:37 +00001525 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001526 if (rt_port == 0)
1527 return -1;
1528
1529 /* Configure the GPIO pin. */
1530 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001531 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001532 OUTB(val, rt_port + 0x33);
1533
1534 /* Disable write protection. */
1535 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001536 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001537 OUTB(val, rt_port + 0x4d);
1538
1539 return 0;
1540}
1541
1542/**
uwe3a3ab2f2010-03-25 23:18:41 +00001543 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001544 */
uweeb26b6e2010-06-07 19:06:26 +00001545static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001546{
1547 uint16_t id, base;
1548 uint8_t tmp;
1549
1550 /* find the IT8703F */
1551 w836xx_ext_enter(0x2E);
1552 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1553 w836xx_ext_leave(0x2E);
1554
1555 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001556 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001557 return -1;
1558 }
1559
1560 /* Get the GP567 IO base */
1561 w836xx_ext_enter(0x2E);
1562 sio_write(0x2E, 0x07, 0x0C);
1563 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1564 w836xx_ext_leave(0x2E);
1565
1566 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001567 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001568 " Base.\n");
1569 return -1;
1570 }
1571
1572 /* Raise GP51. */
1573 tmp = INB(base);
1574 tmp |= 0x02;
1575 OUTB(tmp, base);
1576
1577 return 0;
1578}
1579
libv9c4d2b22009-09-01 21:22:23 +00001580/*
1581 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1582 * There is only some limited checking on the port numbers.
1583 */
uwef6f94d42010-03-13 17:28:29 +00001584static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001585{
1586 unsigned int port;
1587 uint16_t id, base;
1588 uint8_t tmp;
1589
1590 port = line / 10;
1591 port--;
1592 line %= 10;
1593
1594 /* Check line */
1595 if ((port > 4) || /* also catches unsigned -1 */
1596 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001597 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001598 return -1;
1599 }
1600
1601 /* find the IT8712F */
1602 enter_conf_mode_ite(0x2E);
1603 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1604 exit_conf_mode_ite(0x2E);
1605
1606 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001607 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001608 return -1;
1609 }
1610
1611 /* Get the GPIO base */
1612 enter_conf_mode_ite(0x2E);
1613 sio_write(0x2E, 0x07, 0x07);
1614 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1615 exit_conf_mode_ite(0x2E);
1616
1617 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001618 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001619 " Base.\n");
1620 return -1;
1621 }
1622
1623 /* set GPIO. */
1624 tmp = INB(base + port);
1625 if (raise)
1626 tmp |= 1 << line;
1627 else
1628 tmp &= ~(1 << line);
1629 OUTB(tmp, base + port);
1630
1631 return 0;
1632}
1633
1634/**
mkarchercccf1392010-03-09 16:57:06 +00001635 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001636 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1637 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001638 */
uweeb26b6e2010-06-07 19:06:26 +00001639static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001640{
1641 return it8712f_gpio_set(32, 1);
1642}
1643
hailfinger324a9cc2010-05-26 01:45:41 +00001644#endif
1645
libv1569a562009-07-13 12:40:17 +00001646/**
uwec0751f42009-10-06 13:00:00 +00001647 * Below is the list of boards which need a special "board enable" code in
1648 * flashrom before their ROM chip can be accessed/written to.
1649 *
1650 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1651 * to the respective tables in print.c. Thanks!
1652 *
uwebe4477b2007-08-23 16:08:21 +00001653 * We use 2 sets of IDs here, you're free to choose which is which. This
1654 * is to provide a very high degree of certainty when matching a board on
1655 * the basis of subsystem/card IDs. As not every vendor handles
1656 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001657 *
stuge84659842009-04-20 12:38:17 +00001658 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001659 * NULLed if they don't identify the board fully and if you can't use DMI.
1660 * But please take care to provide an as complete set of pci ids as possible;
1661 * autodetection is the preferred behaviour and we would like to make sure that
1662 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001663 *
mkarcher803b4042010-01-20 14:14:11 +00001664 * If PCI IDs are not sufficient for board matching, the match can be further
1665 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001666 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001667 * substring match, unless it is anchored to the beginning (with a ^ in front)
1668 * or the end (with a $ at the end). Both anchors may be specified at the
1669 * same time to match the full field.
1670 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001671 * When a board is matched through DMI, the first and second main PCI IDs
1672 * and the first subsystem PCI ID have to match as well. If you specify the
1673 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1674 * subsystem ID of that device is indeed zero.
1675 *
stuge84659842009-04-20 12:38:17 +00001676 * The coreboot ids are used two fold. When running with a coreboot firmware,
1677 * the ids uniquely matches the coreboot board identification string. When a
1678 * legacy bios is installed and when autodetection is not possible, these ids
1679 * can be used to identify the board through the -m command line argument.
1680 *
1681 * When a board is identified through its coreboot ids (in both cases), the
1682 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001683 */
stepan927d4e22007-04-04 22:45:58 +00001684
uwec7f7eda2009-05-08 16:23:34 +00001685/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001686const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001687
mkarcherf2620582010-02-28 01:33:48 +00001688 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001689#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001690 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcher6eff1132010-07-24 22:18:14 +00001691 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "Abit", "IC7", 0, NT, intel_ich_gpio23_raise},
mkarchera9d1df02010-07-24 22:43:12 +00001692 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001693 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001694 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001695 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarcher00131382010-07-24 22:50:54 +00001696 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "Abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchera95f8882010-03-24 22:55:56 +00001697 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001698 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001699 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001700 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001701 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1702 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001703 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001704 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001705 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001706 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001707 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001708 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001709 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001710 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher5b19f1a2010-07-08 09:32:18 +00001711 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001712 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001713 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001714 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001715 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001716 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001717 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001718 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001719 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001720 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001721 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1722 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001723 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001724 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001725 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001726 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1727 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1728 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
uwee6dc3012010-05-26 22:26:44 +00001729 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001730 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf2620582010-02-28 01:33:48 +00001731 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
hailfinger08c281b2010-07-01 11:16:28 +00001732 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1733 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001734 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001735 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001736 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001737 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
snelson4e249922010-03-19 23:01:34 +00001738 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001739 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1740 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001741 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001742 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001743 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001744 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001745 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001746 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001747 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001748 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1749 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001750 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001751 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher51455562010-06-27 15:07:49 +00001752 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001753 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001754 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001755 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001756 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001757 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001758 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001759 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001760 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001761 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001762 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001763 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001764 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1765 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001766#endif
mkarcherf2620582010-02-28 01:33:48 +00001767 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001768};
1769
uwebe4477b2007-08-23 16:08:21 +00001770/**
stepan1037f6f2008-01-18 15:33:10 +00001771 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001772 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001773 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001774static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001775 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001776{
hailfinger1ff33dc2010-07-03 11:02:10 +00001777 const struct board_pciid_enable *board = board_pciid_enables;
1778 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001779
uwe4b650af2009-05-09 00:47:04 +00001780 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001781 if (vendor && (!board->lb_vendor
1782 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001783 continue;
stepan927d4e22007-04-04 22:45:58 +00001784
stuge0c1005b2008-07-02 00:47:30 +00001785 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001786 continue;
stepan927d4e22007-04-04 22:45:58 +00001787
uwef6641642007-05-09 10:17:44 +00001788 if (!pci_dev_find(board->first_vendor, board->first_device))
1789 continue;
stepan927d4e22007-04-04 22:45:58 +00001790
uwef6641642007-05-09 10:17:44 +00001791 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001792 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001793 continue;
stugeb9b411f2008-01-27 16:21:21 +00001794
1795 if (vendor)
1796 return board;
1797
1798 if (partmatch) {
1799 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001800 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1801 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001802 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001803 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001804 return NULL;
1805 }
1806 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001807 }
uwe6ed6d952007-12-04 21:49:06 +00001808
stugeb9b411f2008-01-27 16:21:21 +00001809 if (partmatch)
1810 return partmatch;
1811
stepan3370c892009-07-30 13:30:17 +00001812 if (!partvendor_from_cbtable) {
1813 /* Only warn if the mainboard type was not gathered from the
1814 * coreboot table. If it was, the coreboot implementor is
1815 * expected to fix flashrom, too.
1816 */
snelsone42c3802010-05-07 20:09:04 +00001817 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001818 vendor, part);
1819 }
uwef6641642007-05-09 10:17:44 +00001820 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001821}
1822
uwebe4477b2007-08-23 16:08:21 +00001823/**
1824 * Match boards on PCI IDs and subsystem IDs.
1825 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001826 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001827const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001828{
hailfinger1ff33dc2010-07-03 11:02:10 +00001829 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001830
uwe4b650af2009-05-09 00:47:04 +00001831 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001832 if ((!board->first_card_vendor || !board->first_card_device) &&
1833 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001834 continue;
stepan927d4e22007-04-04 22:45:58 +00001835
uwef6641642007-05-09 10:17:44 +00001836 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001837 board->first_card_vendor,
1838 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001839 continue;
stepan927d4e22007-04-04 22:45:58 +00001840
uwef6641642007-05-09 10:17:44 +00001841 if (board->second_vendor) {
1842 if (board->second_card_vendor) {
1843 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001844 board->second_device,
1845 board->second_card_vendor,
1846 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001847 continue;
1848 } else {
1849 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001850 board->second_device))
uwef6641642007-05-09 10:17:44 +00001851 continue;
1852 }
1853 }
stepan927d4e22007-04-04 22:45:58 +00001854
mkarcher803b4042010-01-20 14:14:11 +00001855 if (board->dmi_pattern) {
1856 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001857 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001858 " DMI info unavailable.\n",
1859 board->vendor_name, board->board_name);
1860 continue;
1861 } else {
1862 if (!dmi_match(board->dmi_pattern))
1863 continue;
1864 }
1865 }
1866
uwef6641642007-05-09 10:17:44 +00001867 return board;
1868 }
stepan927d4e22007-04-04 22:45:58 +00001869
uwef6641642007-05-09 10:17:44 +00001870 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001871}
1872
uwe6ed6d952007-12-04 21:49:06 +00001873int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001874{
hailfinger1ff33dc2010-07-03 11:02:10 +00001875 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001876 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001877
stugeb9b411f2008-01-27 16:21:21 +00001878 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001879 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001880
uwef6641642007-05-09 10:17:44 +00001881 if (!board)
1882 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001883
mkarchera0488b92010-03-11 23:04:16 +00001884 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001885 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001886 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001887 "code has not been tested, and thus will not not be executed by default.\n"
1888 "Depending on your hardware environment, erasing, writing or even probing\n"
1889 "can fail without running the board specific code.\n\n"
1890 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001891 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001892 board->vendor_name, board->board_name);
1893 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001894 } else {
snelsone42c3802010-05-07 20:09:04 +00001895 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001896 "Please report success/failure to flashrom@flashrom.org.\n");
1897 }
mkarcher29a80852010-03-07 22:29:28 +00001898 }
1899
uwef6641642007-05-09 10:17:44 +00001900 if (board) {
libve9b336e2010-01-20 14:45:03 +00001901 if (board->max_rom_decode_parallel)
1902 max_rom_decode.parallel =
1903 board->max_rom_decode_parallel * 1024;
1904
uwe0ec24c22010-01-28 19:02:36 +00001905 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001906 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001907 "board \"%s %s\"... ", board->vendor_name,
1908 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001909
uweeb26b6e2010-06-07 19:06:26 +00001910 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001911 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001912 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001913 else
snelsone42c3802010-05-07 20:09:04 +00001914 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001915 }
uwef6641642007-05-09 10:17:44 +00001916 }
stepan927d4e22007-04-04 22:45:58 +00001917
uwef6641642007-05-09 10:17:44 +00001918 return ret;
stepan927d4e22007-04-04 22:45:58 +00001919}