blob: 69b30e7c9bbdd49e557831e844f5c20d328e8059 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000393 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000394 */
uweeb26b6e2010-06-07 19:06:26 +0000395static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000396{
libv53f58142009-12-23 00:54:26 +0000397 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000398
libv53f58142009-12-23 00:54:26 +0000399 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000400}
401
uwee15beb92010-08-08 17:01:18 +0000402/*
mkarchered00ee62010-03-21 13:36:20 +0000403 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000404 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000405 */
uweeb26b6e2010-06-07 19:06:26 +0000406static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000407{
408 w836xx_memw_enable(0x4E);
409
410 return 0;
411}
412
uwee15beb92010-08-08 17:01:18 +0000413/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000414 * Suited for all boards with ITE IT8705F.
415 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000416 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000417int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000418{
hailfingerc73ce6e2010-07-10 16:56:32 +0000419 uint8_t tmp;
420 int ret = 0;
421
libv71e95f52010-01-20 14:45:07 +0000422 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000423 tmp = sio_read(port, 0x24);
424 /* Check if at least one flash segment is enabled. */
425 if (tmp & 0xf0) {
426 /* The IT8705F will respond to LPC cycles and translate them. */
427 buses_supported = CHIP_BUSTYPE_PARALLEL;
428 /* Flash ROM I/F Writes Enable */
429 tmp |= 0x04;
430 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
431 if (tmp & 0x02) {
432 /* The data sheet contradicts itself about max size. */
433 max_rom_decode.parallel = 1024 * 1024;
434 msg_pinfo("IT8705F with very unusual settings. Please "
435 "send the output of \"flashrom -V\" to \n"
hailfinger5bae2332010-10-08 11:03:02 +0000436 "flashrom@flashrom.org with "
437 "IT8705: your board name: flashrom -V\n"
438 "as the subject to help us finish "
hailfingerc73ce6e2010-07-10 16:56:32 +0000439 "support for your Super I/O. Thanks.\n");
440 ret = 1;
441 } else if (tmp & 0x08) {
442 max_rom_decode.parallel = 512 * 1024;
443 } else {
444 max_rom_decode.parallel = 256 * 1024;
445 }
446 /* Safety checks. The data sheet is unclear here: Segments 1+3
447 * overlap, no segment seems to cover top - 1MB to top - 512kB.
448 * We assume that certain combinations make no sense.
449 */
450 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
451 (!(tmp & 0x10)) || /* 128 kB dis */
452 (!(tmp & 0x40))) { /* 256/512 kB dis */
453 msg_perr("Inconsistent IT8705F decode size!\n");
454 ret = 1;
455 }
456 if (sio_read(port, 0x25) != 0) {
457 msg_perr("IT8705F flash data pins disabled!\n");
458 ret = 1;
459 }
460 if (sio_read(port, 0x26) != 0) {
461 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
462 ret = 1;
463 }
464 if (sio_read(port, 0x27) != 0) {
465 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
466 ret = 1;
467 }
468 if ((sio_read(port, 0x29) & 0x10) != 0) {
469 msg_perr("IT8705F flash write enable pin disabled!\n");
470 ret = 1;
471 }
472 if ((sio_read(port, 0x29) & 0x08) != 0) {
473 msg_perr("IT8705F flash chip select pin disabled!\n");
474 ret = 1;
475 }
476 if ((sio_read(port, 0x29) & 0x04) != 0) {
477 msg_perr("IT8705F flash read strobe pin disabled!\n");
478 ret = 1;
479 }
480 if ((sio_read(port, 0x29) & 0x03) != 0) {
481 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
482 /* Not really an error if you use flash chips smaller
483 * than 256 kByte, but such a configuration is unlikely.
484 */
485 ret = 1;
486 }
487 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
488 max_rom_decode.parallel);
489 if (ret) {
490 msg_pinfo("Not enabling IT8705F flash write.\n");
491 } else {
492 sio_write(port, 0x24, tmp);
493 }
494 } else {
495 msg_pdbg("No IT8705F flash segment enabled.\n");
hailfingerc73ce6e2010-07-10 16:56:32 +0000496 ret = 0;
497 }
libv71e95f52010-01-20 14:45:07 +0000498 exit_conf_mode_ite(port);
499
hailfingerc73ce6e2010-07-10 16:56:32 +0000500 return ret;
libv71e95f52010-01-20 14:45:07 +0000501}
libv53f58142009-12-23 00:54:26 +0000502
mhm0d4fa5f2010-09-13 19:39:25 +0000503/*
504 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
505 * It uses the Winbond command sequence to enter extended configuration
506 * mode and the ITE sequence to exit.
507 *
508 * Registers seems similar to the ones on ITE IT8710F.
509 */
510static int it8707f_write_enable(uint8_t port)
511{
512 uint8_t tmp;
513
514 w836xx_ext_enter(port);
515
516 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
517 tmp = sio_read(port, 0x23);
518 tmp |= (1 << 3);
519 sio_write(port, 0x23, tmp);
520
521 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
522 tmp = sio_read(port, 0x24);
523 tmp |= (1 << 2) | (1 << 3);
524 sio_write(port, 0x24, tmp);
525
526 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
527 tmp = sio_read(port, 0x23);
528 tmp &= ~(1 << 3);
529 sio_write(port, 0x23, tmp);
530
531 exit_conf_mode_ite(port);
532
533 return 0;
534}
535
536/*
537 * Suited for:
538 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
539 */
540static int it8707f_write_enable_2e(void)
541{
542 return it8707f_write_enable(0x2e);
543}
544
mkarcherfc0a1e12011-03-06 12:07:19 +0000545#define PC87360_ID 0xE1
546#define PC87364_ID 0xE4
547
548static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000549{
uwee15beb92010-08-08 17:01:18 +0000550 static const int bankbase[] = {0, 4, 8, 10, 12};
551 int gpio_bank = gpio / 8;
552 int gpio_pin = gpio % 8;
553 uint16_t baseport;
554 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000555
uwee15beb92010-08-08 17:01:18 +0000556 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000557 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000558 return -1;
559 }
mkarcherb507b7b2010-02-27 18:35:54 +0000560
uwee15beb92010-08-08 17:01:18 +0000561 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000562 if (id != chipid) {
563 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n", id, chipid);
uwee15beb92010-08-08 17:01:18 +0000564 return -1;
565 }
mkarcherb507b7b2010-02-27 18:35:54 +0000566
uwee15beb92010-08-08 17:01:18 +0000567 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
568 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
569 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
570 msg_perr("PC87360: invalid GPIO base address %04x\n",
571 baseport);
572 return -1;
573 }
574 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
575 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
576 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000577
uwee15beb92010-08-08 17:01:18 +0000578 val = INB(baseport + bankbase[gpio_bank]);
579 if (raise)
580 val |= 1 << gpio_pin;
581 else
582 val &= ~(1 << gpio_pin);
583 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000584
uwee15beb92010-08-08 17:01:18 +0000585 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000586}
587
uwee15beb92010-08-08 17:01:18 +0000588/*
589 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000590 */
libv53f58142009-12-23 00:54:26 +0000591static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000592{
libv53f58142009-12-23 00:54:26 +0000593 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000594 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000595 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000596
libv53f58142009-12-23 00:54:26 +0000597 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
598 switch (dev->device_id) {
599 case 0x3177: /* VT8235 */
600 case 0x3227: /* VT8237R */
601 case 0x3337: /* VT8237A */
602 break;
603 default:
snelsone42c3802010-05-07 20:09:04 +0000604 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000605 return -1;
606 }
607
libv785ec422009-06-19 13:53:59 +0000608 if ((gpio >= 12) && (gpio <= 15)) {
609 /* GPIO12-15 -> output */
610 val = pci_read_byte(dev, 0xE4);
611 val |= 0x10;
612 pci_write_byte(dev, 0xE4, val);
613 } else if (gpio == 9) {
614 /* GPIO9 -> Output */
615 val = pci_read_byte(dev, 0xE4);
616 val |= 0x20;
617 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000618 } else if (gpio == 5) {
619 val = pci_read_byte(dev, 0xE4);
620 val |= 0x01;
621 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000622 } else {
snelsone42c3802010-05-07 20:09:04 +0000623 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000624 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000625 return -1;
uwef6641642007-05-09 10:17:44 +0000626 }
stepan927d4e22007-04-04 22:45:58 +0000627
uwe6ab4b7b2009-05-09 14:26:04 +0000628 /* We need the I/O Base Address for this board's flash enable. */
629 base = pci_read_word(dev, 0x88) & 0xff80;
630
libvc89fddc2009-12-09 07:53:01 +0000631 offset = 0x4C + gpio / 8;
632 bit = 0x01 << (gpio % 8);
633
634 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000635 if (raise)
636 val |= bit;
637 else
638 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000639 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000640
uwef6641642007-05-09 10:17:44 +0000641 return 0;
stepan927d4e22007-04-04 22:45:58 +0000642}
643
uwee15beb92010-08-08 17:01:18 +0000644/*
645 * Suited for:
646 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000647 */
uweeb26b6e2010-06-07 19:06:26 +0000648static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000649{
libv53f58142009-12-23 00:54:26 +0000650 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
651 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000652}
653
uwee15beb92010-08-08 17:01:18 +0000654/*
655 * Suited for:
656 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000657 */
uweeb26b6e2010-06-07 19:06:26 +0000658static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000659{
libv53f58142009-12-23 00:54:26 +0000660 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000661}
662
uwee15beb92010-08-08 17:01:18 +0000663/*
664 * Suited for:
665 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000666 *
667 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
668 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000669 */
uweeb26b6e2010-06-07 19:06:26 +0000670static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000671{
libv53f58142009-12-23 00:54:26 +0000672 return via_vt823x_gpio_set(15, 1);
673}
674
uwee15beb92010-08-08 17:01:18 +0000675/*
libv53f58142009-12-23 00:54:26 +0000676 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
677 *
678 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000679 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
680 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000681 */
uweeb26b6e2010-06-07 19:06:26 +0000682static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000683{
684 int ret;
685
686 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000687 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000688
libv53f58142009-12-23 00:54:26 +0000689 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000690}
691
uwee15beb92010-08-08 17:01:18 +0000692/*
693 * Suited for:
694 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000695 *
696 * This is rather nasty code, but there's no way to do this cleanly.
697 * We're basically talking to some unknown device on SMBus, my guess
698 * is that it is the Winbond W83781D that lives near the DIP BIOS.
699 */
uweeb26b6e2010-06-07 19:06:26 +0000700static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000701{
702 uint8_t tmp;
703 int i;
704
705#define ASUSP5A_LOOP 5000
706
hailfingere1f062f2008-05-22 13:22:45 +0000707 OUTB(0x00, 0xE807);
708 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000709
hailfingere1f062f2008-05-22 13:22:45 +0000710 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000711
712 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000713 OUTB(0xE1, 0xFF);
714 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000715 break;
716 }
717
718 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000719 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000720 return -1;
721 }
722
hailfingere1f062f2008-05-22 13:22:45 +0000723 OUTB(0x20, 0xE801);
724 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000725
hailfingere1f062f2008-05-22 13:22:45 +0000726 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000727
728 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000729 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000730 if (tmp & 0x70)
731 break;
732 }
733
734 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000735 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000736 return -1;
737 }
738
hailfingere1f062f2008-05-22 13:22:45 +0000739 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000740 tmp &= ~0x02;
741
hailfingere1f062f2008-05-22 13:22:45 +0000742 OUTB(0x00, 0xE807);
743 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000744
hailfingere1f062f2008-05-22 13:22:45 +0000745 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000746
hailfingere1f062f2008-05-22 13:22:45 +0000747 OUTB(0xFF, 0xE800);
748 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000749
hailfingere1f062f2008-05-22 13:22:45 +0000750 OUTB(0x20, 0xE801);
751 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000752
hailfingere1f062f2008-05-22 13:22:45 +0000753 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000754
755 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000756 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000757 if (tmp & 0x70)
758 break;
759 }
760
761 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000762 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000763 return -1;
764 }
765
766 return 0;
767}
768
libv6a74dbe2009-12-09 11:39:02 +0000769/*
770 * Set GPIO lines in the Broadcom HT-1000 southbridge.
771 *
uwee15beb92010-08-08 17:01:18 +0000772 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000773 */
uweeb26b6e2010-06-07 19:06:26 +0000774static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000775{
776 /* GPIO 0 reg from PM regs */
777 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
778 sio_mask(0xcd6, 0x44, 0x24, 0x24);
779
780 return 0;
781}
782
hailfinger08c281b2010-07-01 11:16:28 +0000783/*
784 * Set GPIO lines in the Broadcom HT-1000 southbridge.
785 *
uwee15beb92010-08-08 17:01:18 +0000786 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000787 */
788static int board_hp_dl165_g6_enable(void)
789{
790 /* Variant of DL145, with slightly different pin placement. */
791 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
792 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
793
794 return 0;
795}
796
uweeb26b6e2010-06-07 19:06:26 +0000797static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000798{
uwee15beb92010-08-08 17:01:18 +0000799 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000800 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000801
802 return 0;
803}
804
uwee15beb92010-08-08 17:01:18 +0000805/*
806 * Suited for:
807 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000808 */
uweeb26b6e2010-06-07 19:06:26 +0000809static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000810{
811 struct pci_dev *dev;
812
813 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
814 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000815 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000816 return -1;
817 }
818
819 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
820 pci_write_byte(dev, 0x92, 0);
821
822 return 0;
823}
824
uwee15beb92010-08-08 17:01:18 +0000825/*
mhmbf2aff92010-09-16 22:09:18 +0000826 * Suited for:
827 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
828 */
mhmbf2aff92010-09-16 22:09:18 +0000829static int board_ecs_geforce6100sm_m(void)
830{
831 struct pci_dev *dev;
832 uint32_t tmp;
833
834 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
835 if (!dev) {
836 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
837 return -1;
838 }
839
840 tmp = pci_read_byte(dev, 0xE0);
841 tmp &= ~(1 << 3);
842 pci_write_byte(dev, 0xE0, tmp);
843
844 return 0;
845}
846
847/*
libv6db37e62009-12-03 12:25:34 +0000848 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000849 */
libv6db37e62009-12-03 12:25:34 +0000850static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000851{
libv6db37e62009-12-03 12:25:34 +0000852 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000853 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000854 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000855 uint8_t tmp;
856
libv8068cf92009-12-22 13:04:13 +0000857 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000858 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000859 return -1;
860 }
861
libv8068cf92009-12-22 13:04:13 +0000862 /* First, check the ISA Bridge */
863 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000864 switch (dev->device_id) {
865 case 0x0030: /* CK804 */
866 case 0x0050: /* MCP04 */
867 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000868 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000869 break;
mkarcherbb421582010-06-01 16:09:06 +0000870 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +0000871 case 0x0261: /* MCP51 */
mkarcherbb421582010-06-01 16:09:06 +0000872 case 0x0364: /* MCP55 */
873 /* find SMBus controller on *this* southbridge */
874 /* The infamous Tyan S2915-E has two south bridges; they are
875 easily told apart from each other by the class of the
876 LPC bridge, but have the same SMBus bridge IDs */
877 if (dev->func != 0) {
878 msg_perr("MCP LPC bridge at unexpected function"
879 " number %d\n", dev->func);
880 return -1;
881 }
882
hailfinger86da8ff2010-07-17 22:28:05 +0000883#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000884 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000885#else
886 /* pciutils/libpci before version 2.2 is too old to support
887 * PCI domains. Such old machines usually don't have domains
888 * besides domain 0, so this is not a problem.
889 */
890 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
891#endif
mkarcherbb421582010-06-01 16:09:06 +0000892 if (!dev) {
893 msg_perr("MCP SMBus controller could not be found\n");
894 return -1;
895 }
896 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
897 if (devclass != 0x0C05) {
898 msg_perr("Unexpected device class %04x for SMBus"
899 " controller\n", devclass);
900 return -1;
901 }
libv8068cf92009-12-22 13:04:13 +0000902 break;
mkarcherbb421582010-06-01 16:09:06 +0000903 default:
snelsone42c3802010-05-07 20:09:04 +0000904 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000905 return -1;
906 }
907
908 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
909 base += 0xC0;
910
911 tmp = INB(base + gpio);
912 tmp &= ~0x0F; /* null lower nibble */
913 tmp |= 0x04; /* gpio -> output. */
914 if (raise)
915 tmp |= 0x01;
916 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000917
918 return 0;
919}
920
uwee15beb92010-08-08 17:01:18 +0000921/*
922 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000923 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000924 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000925 */
uweeb26b6e2010-06-07 19:06:26 +0000926static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000927{
928 return nvidia_mcp_gpio_set(0x00, 1);
929}
930
uwee15beb92010-08-08 17:01:18 +0000931/*
932 * Suited for:
933 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000934 */
uweeb26b6e2010-06-07 19:06:26 +0000935static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000936{
937 return nvidia_mcp_gpio_set(0x02, 0);
938}
939
uwee15beb92010-08-08 17:01:18 +0000940/*
941 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +0000942 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
uwe0b7a6ba2010-08-15 15:26:30 +0000943 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
944 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000945 */
uweeb26b6e2010-06-07 19:06:26 +0000946static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000947{
948 return nvidia_mcp_gpio_set(0x02, 1);
949}
950
uwee15beb92010-08-08 17:01:18 +0000951/*
952 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +0000953 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +0000954 */
955static int nvidia_mcp_gpio4_raise(void)
956{
957 return nvidia_mcp_gpio_set(0x04, 1);
958}
959
960/*
961 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000962 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
963 *
964 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
965 * board. We can't tell the SMBus logical devices apart, but we
966 * can tell the LPC bridge functions apart.
967 * We need to choose the SMBus bridge next to the LPC bridge with
968 * ID 0x364 and the "LPC bridge" class.
969 * b) #TBL is hardwired on that board to a pull-down. It can be
970 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000971 */
uweeb26b6e2010-06-07 19:06:26 +0000972static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000973{
974 return nvidia_mcp_gpio_set(0x05, 1);
975}
976
uwee15beb92010-08-08 17:01:18 +0000977/*
978 * Suited for:
979 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000980 */
uweeb26b6e2010-06-07 19:06:26 +0000981static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000982{
983 return nvidia_mcp_gpio_set(0x08, 1);
984}
985
uwee15beb92010-08-08 17:01:18 +0000986/*
987 * Suited for:
988 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000989 */
mkarcherd291e752010-06-12 23:14:03 +0000990static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000991{
992 return nvidia_mcp_gpio_set(0x0c, 1);
993}
994
uwee15beb92010-08-08 17:01:18 +0000995/*
996 * Suited for:
997 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000998 */
999static int nvidia_mcp_gpio4_lower(void)
1000{
1001 return nvidia_mcp_gpio_set(0x04, 0);
1002}
1003
uwee15beb92010-08-08 17:01:18 +00001004/*
1005 * Suited for:
1006 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001007 */
uweeb26b6e2010-06-07 19:06:26 +00001008static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001009{
libv6db37e62009-12-03 12:25:34 +00001010 return nvidia_mcp_gpio_set(0x10, 1);
1011}
libv5ac6e5c2009-10-05 16:07:00 +00001012
uwee15beb92010-08-08 17:01:18 +00001013/*
1014 * Suited for:
1015 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001016 */
uweeb26b6e2010-06-07 19:06:26 +00001017static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001018{
1019 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001020}
1021
uwee15beb92010-08-08 17:01:18 +00001022/*
1023 * Suited for:
1024 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001025 */
uweeb26b6e2010-06-07 19:06:26 +00001026static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001027{
libv6db37e62009-12-03 12:25:34 +00001028 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001029}
libv5ac6e5c2009-10-05 16:07:00 +00001030
uwee15beb92010-08-08 17:01:18 +00001031/*
1032 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001033 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1034 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001035 */
1036static int nvidia_mcp_gpio3b_raise(void)
1037{
1038 return nvidia_mcp_gpio_set(0x3b, 1);
1039}
1040
1041/*
1042 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001043 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001044 */
uweeb26b6e2010-06-07 19:06:26 +00001045static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001046{
1047#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001048#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1049#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1050#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001051#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1052#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1053#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001054#define DBE6x_BOOT_LOC_FLASH 2
1055#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001056
stepanf251ff82009-08-12 18:25:24 +00001057 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001058 unsigned long boot_loc;
1059
stepanf251ff82009-08-12 18:25:24 +00001060 /* Geode only has a single core */
1061 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001062 return -1;
stepanf778f522008-02-20 11:11:18 +00001063
stepanf251ff82009-08-12 18:25:24 +00001064 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001065
stepanf251ff82009-08-12 18:25:24 +00001066 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001067 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1068 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1069 else
1070 boot_loc = DBE6x_BOOT_LOC_FLASH;
1071
stepanf251ff82009-08-12 18:25:24 +00001072 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1073 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001074 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001075
stepanf251ff82009-08-12 18:25:24 +00001076 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001077
stepanf251ff82009-08-12 18:25:24 +00001078 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001079
stepanf778f522008-02-20 11:11:18 +00001080 return 0;
1081}
1082
uwee15beb92010-08-08 17:01:18 +00001083/*
stefanctdda0e212011-05-17 13:31:55 +00001084 * Suited for:
1085 * - Asus A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
1086 * Datasheet(s) used:
1087 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1088 */
1089static int amd_sbxxx_gpio9_raise(void)
1090{
1091 struct pci_dev *dev;
1092 uint32_t reg;
1093
1094 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus Controller */
1095 if (!dev) {
1096 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1097 return -1;
1098 }
1099
1100 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1101 /* enable output (0: enable, 1: tristate):
1102 GPIO9 output enable is at bit 5 in 0xA9 */
1103 reg &= ~((uint32_t)1<<(8+5));
1104 /* raise:
1105 GPIO9 output register is at bit 5 in 0xA8 */
1106 reg |= (1<<5);
1107 pci_write_long(dev, 0xA8, reg);
1108
1109 return 0;
1110}
1111
1112/*
uwe3a3ab2f2010-03-25 23:18:41 +00001113 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001114 */
1115static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1116{
mkarcher681bc022010-02-24 00:00:21 +00001117 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001118 struct pci_dev *dev;
1119 uint32_t tmp, base;
1120
mkarcher6757a5e2010-08-15 22:35:31 +00001121 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1122
1123 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1124 {0},
1125 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1126 {0xB0, 0x0001, 0x0000},
1127 {0xB0, 0x0001, 0x0000},
1128 {0xB0, 0x0001, 0x0000},
1129 {0xB0, 0x0001, 0x0000},
1130 {0xB0, 0x0001, 0x0000},
1131 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1132 {0},
1133 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1134 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1135 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1136 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1137 {0x4E, 0x0100, 0x0000},
1138 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1139 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1140 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1141 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1142 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1143 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1144 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1145 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1146 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1147 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1148 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1149 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1150 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1151 {0},
1152 {0},
1153 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1154 {0}
1155 };
1156
1157
libv8d908612009-12-14 10:41:58 +00001158 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1159 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001160 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001161 return -1;
1162 }
1163
uwee15beb92010-08-08 17:01:18 +00001164 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001165 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001166 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001167 return -1;
1168 }
1169
mkarcher6757a5e2010-08-15 22:35:31 +00001170 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1171 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
stepancb90e162011-01-25 00:23:32 +00001172 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
mkarcher6757a5e2010-08-15 22:35:31 +00001173 return -1;
libv8d908612009-12-14 10:41:58 +00001174 }
1175
libv8d908612009-12-14 10:41:58 +00001176 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1177 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001178 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001179 return -1;
1180 }
1181
1182 /* PM IO base */
1183 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1184
mkarcher681bc022010-02-24 00:00:21 +00001185 gpo_byte = gpo >> 3;
1186 gpo_bit = gpo & 7;
1187 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001188 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001189 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001190 else
mkarcher681bc022010-02-24 00:00:21 +00001191 tmp &= ~(0x01 << gpo_bit);
1192 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001193
1194 return 0;
1195}
1196
uwee15beb92010-08-08 17:01:18 +00001197/*
1198 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001199 * - ASUS P2B-N
1200 */
1201static int intel_piix4_gpo18_lower(void)
1202{
1203 return intel_piix4_gpo_set(18, 0);
1204}
1205
1206/*
1207 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001208 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1209 */
1210static int intel_piix4_gpo14_raise(void)
1211{
1212 return intel_piix4_gpo_set(14, 1);
1213}
1214
1215/*
1216 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001217 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001218 */
mkarcher6757a5e2010-08-15 22:35:31 +00001219static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001220{
1221 return intel_piix4_gpo_set(22, 1);
1222}
1223
uwee15beb92010-08-08 17:01:18 +00001224/*
1225 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001226 * - abit BM6
1227 */
1228static int intel_piix4_gpo26_lower(void)
1229{
1230 return intel_piix4_gpo_set(26, 0);
1231}
1232
1233/*
1234 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001235 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001236 */
uweeb26b6e2010-06-07 19:06:26 +00001237static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001238{
uwee15beb92010-08-08 17:01:18 +00001239 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001240}
1241
uwee15beb92010-08-08 17:01:18 +00001242/*
mhm4f2a2b62010-10-05 21:32:29 +00001243 * Suited for:
1244 * - Dell OptiPlex GX1
1245 */
1246static int intel_piix4_gpo30_lower(void)
1247{
1248 return intel_piix4_gpo_set(30, 0);
1249}
1250
1251/*
uwe3a3ab2f2010-03-25 23:18:41 +00001252 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001253 */
libv5afe85c2009-11-28 18:07:51 +00001254static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001255{
uwe3a3ab2f2010-03-25 23:18:41 +00001256 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001257 static struct {
1258 uint16_t id;
1259 uint8_t base_reg;
1260 uint32_t bank0;
1261 uint32_t bank1;
1262 uint32_t bank2;
1263 } intel_ich_gpio_table[] = {
1264 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1265 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1266 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1267 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1268 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1269 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1270 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1271 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1272 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1273 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1274 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1275 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1276 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1277 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1278 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1279 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1280 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1281 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1282 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1283 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1284 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1285 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1286 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1287 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1288 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1289 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1290 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1291 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1292 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1293 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1294 {0, 0, 0, 0, 0} /* end marker */
1295 };
uwecc6ecc52008-05-22 21:19:38 +00001296
libv5afe85c2009-11-28 18:07:51 +00001297 struct pci_dev *dev;
1298 uint16_t base;
1299 uint32_t tmp;
1300 int i, allowed;
1301
1302 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001303 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001304 uint16_t device_class;
1305 /* libpci before version 2.2.4 does not store class info. */
1306 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001307 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001308 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001309 /* Is this device in our list? */
1310 for (i = 0; intel_ich_gpio_table[i].id; i++)
1311 if (dev->device_id == intel_ich_gpio_table[i].id)
1312 break;
1313
1314 if (intel_ich_gpio_table[i].id)
1315 break;
1316 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001317 }
libv5afe85c2009-11-28 18:07:51 +00001318
uwecc6ecc52008-05-22 21:19:38 +00001319 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001320 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001321 return -1;
1322 }
1323
uwee15beb92010-08-08 17:01:18 +00001324 /*
1325 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1326 * strapped to zero. From some mobile ICH9 version on, this becomes
1327 * 6:1. The mask below catches all.
1328 */
libv5afe85c2009-11-28 18:07:51 +00001329 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001330
uwee15beb92010-08-08 17:01:18 +00001331 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001332 if (gpio < 32)
1333 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1334 else if (gpio < 64)
1335 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1336 else
1337 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1338
1339 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001340 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001341 " setting GPIO%02d\n", gpio);
1342 return -1;
1343 }
1344
snelsone42c3802010-05-07 20:09:04 +00001345 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001346 raise ? "Rais" : "Dropp", gpio);
1347
1348 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001349 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001350 tmp = INL(base);
1351 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1352 if ((gpio == 28) &&
1353 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1354 tmp |= 1 << 27;
1355 else
1356 tmp |= 1 << gpio;
1357 OUTL(tmp, base);
1358
1359 /* As soon as we are talking to ICH8 and above, this register
1360 decides whether we can set the gpio or not. */
1361 if (dev->device_id > 0x2800) {
1362 tmp = INL(base);
1363 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001364 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001365 " does not allow setting GPIO%02d\n",
1366 gpio);
1367 return -1;
1368 }
1369 }
1370
uwee15beb92010-08-08 17:01:18 +00001371 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001372 tmp = INL(base + 0x04);
1373 tmp &= ~(1 << gpio);
1374 OUTL(tmp, base + 0x04);
1375
uwee15beb92010-08-08 17:01:18 +00001376 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001377 tmp = INL(base + 0x0C);
1378 if (raise)
1379 tmp |= 1 << gpio;
1380 else
1381 tmp &= ~(1 << gpio);
1382 OUTL(tmp, base + 0x0C);
1383 } else if (gpio < 64) {
1384 gpio -= 32;
1385
uwee15beb92010-08-08 17:01:18 +00001386 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001387 tmp = INL(base + 0x30);
1388 tmp |= 1 << gpio;
1389 OUTL(tmp, base + 0x30);
1390
1391 /* As soon as we are talking to ICH8 and above, this register
1392 decides whether we can set the gpio or not. */
1393 if (dev->device_id > 0x2800) {
1394 tmp = INL(base + 30);
1395 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001396 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001397 " does not allow setting GPIO%02d\n",
1398 gpio + 32);
1399 return -1;
1400 }
1401 }
1402
uwee15beb92010-08-08 17:01:18 +00001403 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001404 tmp = INL(base + 0x34);
1405 tmp &= ~(1 << gpio);
1406 OUTL(tmp, base + 0x34);
1407
uwee15beb92010-08-08 17:01:18 +00001408 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001409 tmp = INL(base + 0x38);
1410 if (raise)
1411 tmp |= 1 << gpio;
1412 else
1413 tmp &= ~(1 << gpio);
1414 OUTL(tmp, base + 0x38);
1415 } else {
1416 gpio -= 64;
1417
uwee15beb92010-08-08 17:01:18 +00001418 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001419 tmp = INL(base + 0x40);
1420 tmp |= 1 << gpio;
1421 OUTL(tmp, base + 0x40);
1422
1423 tmp = INL(base + 40);
1424 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001425 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001426 "not allow setting GPIO%02d\n", gpio + 64);
1427 return -1;
1428 }
1429
uwee15beb92010-08-08 17:01:18 +00001430 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001431 tmp = INL(base + 0x44);
1432 tmp &= ~(1 << gpio);
1433 OUTL(tmp, base + 0x44);
1434
uwee15beb92010-08-08 17:01:18 +00001435 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001436 tmp = INL(base + 0x48);
1437 if (raise)
1438 tmp |= 1 << gpio;
1439 else
1440 tmp &= ~(1 << gpio);
1441 OUTL(tmp, base + 0x48);
1442 }
uwecc6ecc52008-05-22 21:19:38 +00001443
1444 return 0;
1445}
1446
uwee15beb92010-08-08 17:01:18 +00001447/*
1448 * Suited for:
1449 * - abit IP35: Intel P35 + ICH9R
1450 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001451 */
uweeb26b6e2010-06-07 19:06:26 +00001452static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001453{
libv5afe85c2009-11-28 18:07:51 +00001454 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001455}
1456
uwee15beb92010-08-08 17:01:18 +00001457/*
1458 * Suited for:
1459 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001460 */
1461static int intel_ich_gpio18_raise(void)
1462{
1463 return intel_ich_gpio_set(18, 1);
1464}
1465
uwee15beb92010-08-08 17:01:18 +00001466/*
1467 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001468 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001469 */
uweeb26b6e2010-06-07 19:06:26 +00001470static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001471{
1472 return intel_ich_gpio_set(34, 1);
1473}
1474
uwee15beb92010-08-08 17:01:18 +00001475/*
1476 * Suited for:
1477 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001478 */
uweeb26b6e2010-06-07 19:06:26 +00001479static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001480{
libv5afe85c2009-11-28 18:07:51 +00001481 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001482}
1483
uwee15beb92010-08-08 17:01:18 +00001484/*
libvdc84fa32009-11-28 18:26:21 +00001485 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001486 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1487 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001488 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001489 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001490 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001491 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001492 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001493 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1494 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001495 */
uweeb26b6e2010-06-07 19:06:26 +00001496static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001497{
libv5afe85c2009-11-28 18:07:51 +00001498 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001499}
1500
uwee15beb92010-08-08 17:01:18 +00001501/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001502 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001503 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001504 * - ASUS P4B533-E: socket478 + 845E + ICH4
1505 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001506 */
uweeb26b6e2010-06-07 19:06:26 +00001507static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001508{
1509 return intel_ich_gpio_set(22, 1);
1510}
1511
uwee15beb92010-08-08 17:01:18 +00001512/*
1513 * Suited for:
1514 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001515 */
uweeb26b6e2010-06-07 19:06:26 +00001516static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001517{
uwee15beb92010-08-08 17:01:18 +00001518 int ret;
1519 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1520 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001521 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001522 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001523 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1524 return ret;
1525}
1526
1527/*
1528 * Suited for:
1529 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1530 */
1531static int board_hp_p2706t(void)
1532{
1533 int ret;
1534 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1535 if (!ret)
1536 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001537 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001538}
1539
uwee15beb92010-08-08 17:01:18 +00001540/*
libve42a7c62009-11-28 18:16:31 +00001541 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001542 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1543 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1544 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001545 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001546 */
uweeb26b6e2010-06-07 19:06:26 +00001547static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001548{
1549 return intel_ich_gpio_set(23, 1);
1550}
1551
uwee15beb92010-08-08 17:01:18 +00001552/*
1553 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001554 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001555 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001556 */
1557static int intel_ich_gpio25_raise(void)
1558{
1559 return intel_ich_gpio_set(25, 1);
1560}
1561
uwee15beb92010-08-08 17:01:18 +00001562/*
1563 * Suited for:
1564 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001565 */
uweeb26b6e2010-06-07 19:06:26 +00001566static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001567{
1568 return intel_ich_gpio_set(26, 1);
1569}
1570
uwee15beb92010-08-08 17:01:18 +00001571/*
1572 * Suited for:
1573 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001574 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001575 */
hailfinger531e79c2010-07-24 18:47:45 +00001576static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001577{
1578 return intel_ich_gpio_set(32, 1);
1579}
1580
uwee15beb92010-08-08 17:01:18 +00001581/*
1582 * Suited for:
1583 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001584 */
uweeb26b6e2010-06-07 19:06:26 +00001585static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001586{
1587 int ret;
1588
1589 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1590 ret = intel_ich_gpio_set(22, 1);
1591 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1592 ret = intel_ich_gpio_set(23, 1);
1593
1594 return ret;
1595}
1596
uwee15beb92010-08-08 17:01:18 +00001597/*
1598 * Suited for:
1599 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001600 */
uweeb26b6e2010-06-07 19:06:26 +00001601static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001602{
libv5afe85c2009-11-28 18:07:51 +00001603 int ret;
stepanb8361b92008-03-17 22:59:40 +00001604
libv5afe85c2009-11-28 18:07:51 +00001605 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1606 if (!ret)
1607 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001608
libv5afe85c2009-11-28 18:07:51 +00001609 return ret;
stepanb8361b92008-03-17 22:59:40 +00001610}
1611
uwee15beb92010-08-08 17:01:18 +00001612/*
1613 * Suited for:
1614 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001615 */
snelsonef86df92010-03-19 22:49:09 +00001616static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001617{
snelsonef86df92010-03-19 22:49:09 +00001618 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001619 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001620 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001621
1622 /* VT82C686 Power management */
1623 dev = pci_dev_find(0x1106, 0x3057);
1624 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001625 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001626 return -1;
1627 }
1628
snelsone42c3802010-05-07 20:09:04 +00001629 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001630 raise ? "Rais" : "Dropp", gpio);
1631
1632 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001633 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001634 switch(gpio)
1635 {
1636 case 0:
1637 tmp &= ~0x03;
1638 break;
1639 case 1:
1640 tmp |= 0x04;
1641 break;
1642 case 2:
1643 tmp |= 0x08;
1644 break;
1645 case 3:
1646 tmp |= 0x10;
1647 break;
1648 }
libv88cd3d22009-06-17 14:43:24 +00001649 pci_write_byte(dev, 0x54, tmp);
1650
1651 /* PM IO base */
1652 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1653
1654 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001655 tmp = INL(base + 0x4C);
1656 if (raise)
1657 tmp |= 1U << gpio;
1658 else
1659 tmp &= ~(1U << gpio);
1660 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001661
1662 return 0;
1663}
1664
uwee15beb92010-08-08 17:01:18 +00001665/*
1666 * Suited for:
1667 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001668 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001669 */
uweeb26b6e2010-06-07 19:06:26 +00001670static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001671{
1672 return via_apollo_gpo_set(4, 0);
1673}
1674
uwee15beb92010-08-08 17:01:18 +00001675/*
1676 * Suited for:
1677 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001678 */
uweeb26b6e2010-06-07 19:06:26 +00001679static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001680{
1681 return via_apollo_gpo_set(0, 0);
1682}
1683
uwee15beb92010-08-08 17:01:18 +00001684/*
mkarchercd460642010-01-09 17:36:06 +00001685 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001686 *
1687 * Suited for:
1688 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001689 */
uweeb26b6e2010-06-07 19:06:26 +00001690static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001691{
uwee15beb92010-08-08 17:01:18 +00001692 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001693 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001694
1695 dev = pci_dev_find(0x1039, 0x0962);
1696 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001697 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001698 return 1;
1699 }
1700
uwee15beb92010-08-08 17:01:18 +00001701 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001702 base = pci_read_word(dev, 0x74);
1703 temp = INW(base + 0x68);
1704 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001705 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001706
1707 temp = INW(base + 0x64);
1708 temp |= (1 << 0); /* Raise output? */
1709 OUTW(temp, base + 0x64);
1710
1711 w836xx_memw_enable(0x2E);
1712
1713 return 0;
1714}
1715
uwee15beb92010-08-08 17:01:18 +00001716/*
libv5bcbdea2009-06-19 13:00:24 +00001717 * Find the runtime registers of an SMSC Super I/O, after verifying its
1718 * chip ID.
1719 *
1720 * Returns the base port of the runtime register block, or 0 on error.
1721 */
1722static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1723 uint8_t logical_device)
1724{
1725 uint16_t rt_port = 0;
1726
1727 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001728 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001729 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001730 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001731 goto out;
1732 }
1733
1734 /* If the runtime block is active, get its address. */
1735 sio_write(sio_port, 0x07, logical_device);
1736 if (sio_read(sio_port, 0x30) & 1) {
1737 rt_port = (sio_read(sio_port, 0x60) << 8)
1738 | sio_read(sio_port, 0x61);
1739 }
1740
1741 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001742 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001743 "Super I/O runtime interface not available.\n");
1744 }
1745out:
uwe619a15a2009-06-28 23:26:37 +00001746 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001747 return rt_port;
1748}
1749
uwee15beb92010-08-08 17:01:18 +00001750/*
1751 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001752 * connected to GP30 on the Super I/O, and TBL# is always high.
1753 */
uweeb26b6e2010-06-07 19:06:26 +00001754static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001755{
1756 struct pci_dev *dev;
1757 uint16_t rt_port;
1758 uint8_t val;
1759
1760 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1761 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001762 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001763 return -1;
1764 }
1765
uwe619a15a2009-06-28 23:26:37 +00001766 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001767 if (rt_port == 0)
1768 return -1;
1769
1770 /* Configure the GPIO pin. */
1771 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001772 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001773 OUTB(val, rt_port + 0x33);
1774
1775 /* Disable write protection. */
1776 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001777 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001778 OUTB(val, rt_port + 0x4d);
1779
1780 return 0;
1781}
1782
uwee15beb92010-08-08 17:01:18 +00001783/*
1784 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001785 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001786 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001787 */
uwe5b4dd552010-09-14 23:20:35 +00001788static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001789{
1790 uint16_t id, base;
1791 uint8_t tmp;
1792
uwee15beb92010-08-08 17:01:18 +00001793 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001794 w836xx_ext_enter(0x2E);
1795 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1796 w836xx_ext_leave(0x2E);
1797
1798 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001799 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001800 return -1;
1801 }
1802
uwee15beb92010-08-08 17:01:18 +00001803 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001804 w836xx_ext_enter(0x2E);
1805 sio_write(0x2E, 0x07, 0x0C);
1806 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1807 w836xx_ext_leave(0x2E);
1808
1809 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001810 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001811 " Base.\n");
1812 return -1;
1813 }
1814
1815 /* Raise GP51. */
1816 tmp = INB(base);
1817 tmp |= 0x02;
1818 OUTB(tmp, base);
1819
1820 return 0;
1821}
1822
libv9c4d2b22009-09-01 21:22:23 +00001823/*
1824 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1825 * There is only some limited checking on the port numbers.
1826 */
uwef6f94d42010-03-13 17:28:29 +00001827static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001828{
1829 unsigned int port;
1830 uint16_t id, base;
1831 uint8_t tmp;
1832
1833 port = line / 10;
1834 port--;
1835 line %= 10;
1836
1837 /* Check line */
1838 if ((port > 4) || /* also catches unsigned -1 */
1839 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001840 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001841 return -1;
1842 }
1843
uwee15beb92010-08-08 17:01:18 +00001844 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001845 enter_conf_mode_ite(0x2E);
1846 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1847 exit_conf_mode_ite(0x2E);
1848
1849 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001850 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001851 return -1;
1852 }
1853
1854 /* Get the GPIO base */
1855 enter_conf_mode_ite(0x2E);
1856 sio_write(0x2E, 0x07, 0x07);
1857 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1858 exit_conf_mode_ite(0x2E);
1859
1860 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001861 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001862 " Base.\n");
1863 return -1;
1864 }
1865
1866 /* set GPIO. */
1867 tmp = INB(base + port);
1868 if (raise)
1869 tmp |= 1 << line;
1870 else
1871 tmp &= ~(1 << line);
1872 OUTB(tmp, base + port);
1873
1874 return 0;
1875}
1876
uwee15beb92010-08-08 17:01:18 +00001877/*
mkarchercccf1392010-03-09 16:57:06 +00001878 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001879 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1880 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001881 */
uweeb26b6e2010-06-07 19:06:26 +00001882static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001883{
1884 return it8712f_gpio_set(32, 1);
1885}
1886
hailfinger324a9cc2010-05-26 01:45:41 +00001887#endif
1888
uwee15beb92010-08-08 17:01:18 +00001889/*
uwec0751f42009-10-06 13:00:00 +00001890 * Below is the list of boards which need a special "board enable" code in
1891 * flashrom before their ROM chip can be accessed/written to.
1892 *
1893 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1894 * to the respective tables in print.c. Thanks!
1895 *
uwebe4477b2007-08-23 16:08:21 +00001896 * We use 2 sets of IDs here, you're free to choose which is which. This
1897 * is to provide a very high degree of certainty when matching a board on
1898 * the basis of subsystem/card IDs. As not every vendor handles
1899 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001900 *
stuge84659842009-04-20 12:38:17 +00001901 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001902 * NULLed if they don't identify the board fully and if you can't use DMI.
1903 * But please take care to provide an as complete set of pci ids as possible;
1904 * autodetection is the preferred behaviour and we would like to make sure that
1905 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001906 *
mkarcher803b4042010-01-20 14:14:11 +00001907 * If PCI IDs are not sufficient for board matching, the match can be further
1908 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001909 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001910 * substring match, unless it is anchored to the beginning (with a ^ in front)
1911 * or the end (with a $ at the end). Both anchors may be specified at the
1912 * same time to match the full field.
1913 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001914 * When a board is matched through DMI, the first and second main PCI IDs
1915 * and the first subsystem PCI ID have to match as well. If you specify the
1916 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1917 * subsystem ID of that device is indeed zero.
1918 *
stuge84659842009-04-20 12:38:17 +00001919 * The coreboot ids are used two fold. When running with a coreboot firmware,
1920 * the ids uniquely matches the coreboot board identification string. When a
1921 * legacy bios is installed and when autodetection is not possible, these ids
1922 * can be used to identify the board through the -m command line argument.
1923 *
1924 * When a board is identified through its coreboot ids (in both cases), the
1925 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001926 */
stepan927d4e22007-04-04 22:45:58 +00001927
uwec7f7eda2009-05-08 16:23:34 +00001928/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001929const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001930
hailfingere52e9f82011-05-05 07:12:40 +00001931 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001932#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00001933 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1934 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
1935 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1936 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1937 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1938 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1939 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1940 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
1941 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
1942 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
1943 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1944 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1945 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
1946 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1947 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
1948 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
1949 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1950 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
1951 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
1952 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
1953 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
1954 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
1955 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
stefanctdda0e212011-05-17 13:31:55 +00001956 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00001957 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
1958 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
1959 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, P3, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
1960 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
1961 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
1962 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1963 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
1964 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
1965 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1966 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
1967 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1968 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
1969 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1970 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
1971 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
1972 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
1973 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
1974 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
1975 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
1976 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
1977 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1978 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
1979 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
1980 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1981 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
1982 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
1983 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1984 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, NULL, NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
1985 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1986 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
1987 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
1988 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
1989 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
1990 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
1991 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
1992 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
1993 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
1994 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
1995 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
1996 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1997 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
1998 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
1999 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
2000 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2001 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2002 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2003 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2004 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2005 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2006 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2007 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2008 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
2009 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2010 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2011 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2012 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2013 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2014 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2015 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2016 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
2017 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
2018 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2019 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2020 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2021 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2022 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2023 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2024 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2025 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2026 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2027 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2028 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2029 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
2030 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2031 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
2032 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2033 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2034 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2035 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002036#endif
hailfingere52e9f82011-05-05 07:12:40 +00002037 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002038};
2039
uwee15beb92010-08-08 17:01:18 +00002040/*
stepan1037f6f2008-01-18 15:33:10 +00002041 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00002042 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00002043 */
hailfinger1ff33dc2010-07-03 11:02:10 +00002044static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00002045 const char *part)
stepan927d4e22007-04-04 22:45:58 +00002046{
hailfinger1ff33dc2010-07-03 11:02:10 +00002047 const struct board_pciid_enable *board = board_pciid_enables;
2048 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002049
uwe4b650af2009-05-09 00:47:04 +00002050 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00002051 if (vendor && (!board->lb_vendor
2052 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00002053 continue;
stepan927d4e22007-04-04 22:45:58 +00002054
stuge0c1005b2008-07-02 00:47:30 +00002055 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00002056 continue;
stepan927d4e22007-04-04 22:45:58 +00002057
uwef6641642007-05-09 10:17:44 +00002058 if (!pci_dev_find(board->first_vendor, board->first_device))
2059 continue;
stepan927d4e22007-04-04 22:45:58 +00002060
uwef6641642007-05-09 10:17:44 +00002061 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00002062 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00002063 continue;
stugeb9b411f2008-01-27 16:21:21 +00002064
2065 if (vendor)
2066 return board;
2067
2068 if (partmatch) {
2069 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002070 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2071 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00002072 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00002073 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002074 return NULL;
2075 }
2076 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002077 }
uwe6ed6d952007-12-04 21:49:06 +00002078
stugeb9b411f2008-01-27 16:21:21 +00002079 if (partmatch)
2080 return partmatch;
2081
stepan3370c892009-07-30 13:30:17 +00002082 if (!partvendor_from_cbtable) {
2083 /* Only warn if the mainboard type was not gathered from the
2084 * coreboot table. If it was, the coreboot implementor is
2085 * expected to fix flashrom, too.
2086 */
snelsone42c3802010-05-07 20:09:04 +00002087 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00002088 vendor, part);
2089 }
uwef6641642007-05-09 10:17:44 +00002090 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002091}
2092
uwee15beb92010-08-08 17:01:18 +00002093/*
uwebe4477b2007-08-23 16:08:21 +00002094 * Match boards on PCI IDs and subsystem IDs.
2095 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00002096 */
hailfingere52e9f82011-05-05 07:12:40 +00002097const static struct board_pciid_enable *board_match_pci_card_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002098{
hailfinger1ff33dc2010-07-03 11:02:10 +00002099 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00002100
uwe4b650af2009-05-09 00:47:04 +00002101 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002102 if ((!board->first_card_vendor || !board->first_card_device) &&
2103 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002104 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002105 if (board->phase != phase)
2106 continue;
stepan927d4e22007-04-04 22:45:58 +00002107
uwef6641642007-05-09 10:17:44 +00002108 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002109 board->first_card_vendor,
2110 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002111 continue;
stepan927d4e22007-04-04 22:45:58 +00002112
uwef6641642007-05-09 10:17:44 +00002113 if (board->second_vendor) {
2114 if (board->second_card_vendor) {
2115 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002116 board->second_device,
2117 board->second_card_vendor,
2118 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002119 continue;
2120 } else {
2121 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002122 board->second_device))
uwef6641642007-05-09 10:17:44 +00002123 continue;
2124 }
2125 }
stepan927d4e22007-04-04 22:45:58 +00002126
mkarcher803b4042010-01-20 14:14:11 +00002127 if (board->dmi_pattern) {
2128 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002129 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00002130 " DMI info unavailable.\n",
2131 board->vendor_name, board->board_name);
2132 continue;
2133 } else {
2134 if (!dmi_match(board->dmi_pattern))
2135 continue;
2136 }
2137 }
2138
uwef6641642007-05-09 10:17:44 +00002139 return board;
2140 }
stepan927d4e22007-04-04 22:45:58 +00002141
uwef6641642007-05-09 10:17:44 +00002142 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002143}
2144
hailfingere52e9f82011-05-05 07:12:40 +00002145static int unsafe_board_handler(const struct board_pciid_enable *board)
2146{
2147 if (!board)
2148 return 1;
2149
2150 if (board->status == OK)
2151 return 0;
2152
2153 if (!force_boardenable) {
2154 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
2155 "code has not been tested, and thus will not not be executed by default.\n"
2156 "Depending on your hardware environment, erasing, writing or even probing\n"
2157 "can fail without running the board specific code.\n\n"
2158 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2159 "\"internal programmer\") for details.\n",
2160 board->vendor_name, board->board_name);
2161 return 1;
2162 }
2163 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2164 "Please report success/failure to flashrom@flashrom.org\n"
2165 "with your board name and SUCCESS or FAILURE in the subject.\n");
2166 return 0;
2167}
2168
2169/* FIXME: Should this be identical to board_flash_enable? */
2170static int board_handle_phase(enum board_match_phase phase)
2171{
2172 const struct board_pciid_enable *board = NULL;
2173
2174 board = board_match_pci_card_ids(phase);
2175
2176 if (unsafe_board_handler(board))
2177 board = NULL;
2178
2179 if (!board)
2180 return 0;
2181
2182 if (!board->enable) {
2183 /* Not sure if there is a valid case for this. */
2184 msg_perr("Board match found, but nothing to do?\n");
2185 return 0;
2186 }
2187
2188 return board->enable();
2189}
2190
2191void board_handle_before_superio(void)
2192{
2193 board_handle_phase(P1);
2194}
2195
2196void board_handle_before_laptop(void)
2197{
2198 board_handle_phase(P2);
2199}
2200
uwe6ed6d952007-12-04 21:49:06 +00002201int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002202{
hailfinger1ff33dc2010-07-03 11:02:10 +00002203 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00002204 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002205
stugeb9b411f2008-01-27 16:21:21 +00002206 if (part)
stepan1037f6f2008-01-18 15:33:10 +00002207 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002208
uwef6641642007-05-09 10:17:44 +00002209 if (!board)
hailfingere52e9f82011-05-05 07:12:40 +00002210 board = board_match_pci_card_ids(P3);
stepan927d4e22007-04-04 22:45:58 +00002211
hailfingere52e9f82011-05-05 07:12:40 +00002212 if (unsafe_board_handler(board))
uwee15beb92010-08-08 17:01:18 +00002213 board = NULL;
mkarcher29a80852010-03-07 22:29:28 +00002214
uwef6641642007-05-09 10:17:44 +00002215 if (board) {
libve9b336e2010-01-20 14:45:03 +00002216 if (board->max_rom_decode_parallel)
2217 max_rom_decode.parallel =
2218 board->max_rom_decode_parallel * 1024;
2219
uwe0ec24c22010-01-28 19:02:36 +00002220 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002221 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002222 "board \"%s %s\"... ", board->vendor_name,
2223 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002224
uweeb26b6e2010-06-07 19:06:26 +00002225 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002226 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002227 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002228 else
snelsone42c3802010-05-07 20:09:04 +00002229 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002230 }
uwef6641642007-05-09 10:17:44 +00002231 }
stepan927d4e22007-04-04 22:45:58 +00002232
uwef6641642007-05-09 10:17:44 +00002233 return ret;
stepan927d4e22007-04-04 22:45:58 +00002234}