blob: 7a44e641cc41b579fd1f55f688119389cde484fc [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uwe6ab4b7b2009-05-09 14:26:04 +0000393 */
uweeb26b6e2010-06-07 19:06:26 +0000394static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000395{
libv53f58142009-12-23 00:54:26 +0000396 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000397
libv53f58142009-12-23 00:54:26 +0000398 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000399}
400
uwee15beb92010-08-08 17:01:18 +0000401/*
mkarchered00ee62010-03-21 13:36:20 +0000402 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000403 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000404 */
uweeb26b6e2010-06-07 19:06:26 +0000405static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000406{
407 w836xx_memw_enable(0x4E);
408
409 return 0;
410}
411
uwee15beb92010-08-08 17:01:18 +0000412/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000413 * Suited for all boards with ITE IT8705F.
414 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000415 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000416int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000417{
hailfingerc73ce6e2010-07-10 16:56:32 +0000418 uint8_t tmp;
419 int ret = 0;
420
libv71e95f52010-01-20 14:45:07 +0000421 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000422 tmp = sio_read(port, 0x24);
423 /* Check if at least one flash segment is enabled. */
424 if (tmp & 0xf0) {
425 /* The IT8705F will respond to LPC cycles and translate them. */
426 buses_supported = CHIP_BUSTYPE_PARALLEL;
427 /* Flash ROM I/F Writes Enable */
428 tmp |= 0x04;
429 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
430 if (tmp & 0x02) {
431 /* The data sheet contradicts itself about max size. */
432 max_rom_decode.parallel = 1024 * 1024;
433 msg_pinfo("IT8705F with very unusual settings. Please "
434 "send the output of \"flashrom -V\" to \n"
435 "flashrom@flashrom.org to help us finish "
436 "support for your Super I/O. Thanks.\n");
437 ret = 1;
438 } else if (tmp & 0x08) {
439 max_rom_decode.parallel = 512 * 1024;
440 } else {
441 max_rom_decode.parallel = 256 * 1024;
442 }
443 /* Safety checks. The data sheet is unclear here: Segments 1+3
444 * overlap, no segment seems to cover top - 1MB to top - 512kB.
445 * We assume that certain combinations make no sense.
446 */
447 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
448 (!(tmp & 0x10)) || /* 128 kB dis */
449 (!(tmp & 0x40))) { /* 256/512 kB dis */
450 msg_perr("Inconsistent IT8705F decode size!\n");
451 ret = 1;
452 }
453 if (sio_read(port, 0x25) != 0) {
454 msg_perr("IT8705F flash data pins disabled!\n");
455 ret = 1;
456 }
457 if (sio_read(port, 0x26) != 0) {
458 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
459 ret = 1;
460 }
461 if (sio_read(port, 0x27) != 0) {
462 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
463 ret = 1;
464 }
465 if ((sio_read(port, 0x29) & 0x10) != 0) {
466 msg_perr("IT8705F flash write enable pin disabled!\n");
467 ret = 1;
468 }
469 if ((sio_read(port, 0x29) & 0x08) != 0) {
470 msg_perr("IT8705F flash chip select pin disabled!\n");
471 ret = 1;
472 }
473 if ((sio_read(port, 0x29) & 0x04) != 0) {
474 msg_perr("IT8705F flash read strobe pin disabled!\n");
475 ret = 1;
476 }
477 if ((sio_read(port, 0x29) & 0x03) != 0) {
478 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
479 /* Not really an error if you use flash chips smaller
480 * than 256 kByte, but such a configuration is unlikely.
481 */
482 ret = 1;
483 }
484 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
485 max_rom_decode.parallel);
486 if (ret) {
487 msg_pinfo("Not enabling IT8705F flash write.\n");
488 } else {
489 sio_write(port, 0x24, tmp);
490 }
491 } else {
492 msg_pdbg("No IT8705F flash segment enabled.\n");
493 /* Not sure if this is an error or not. */
494 ret = 0;
495 }
libv71e95f52010-01-20 14:45:07 +0000496 exit_conf_mode_ite(port);
497
hailfingerc73ce6e2010-07-10 16:56:32 +0000498 return ret;
libv71e95f52010-01-20 14:45:07 +0000499}
libv53f58142009-12-23 00:54:26 +0000500
mhm0d4fa5f2010-09-13 19:39:25 +0000501/*
502 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
503 * It uses the Winbond command sequence to enter extended configuration
504 * mode and the ITE sequence to exit.
505 *
506 * Registers seems similar to the ones on ITE IT8710F.
507 */
508static int it8707f_write_enable(uint8_t port)
509{
510 uint8_t tmp;
511
512 w836xx_ext_enter(port);
513
514 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
515 tmp = sio_read(port, 0x23);
516 tmp |= (1 << 3);
517 sio_write(port, 0x23, tmp);
518
519 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
520 tmp = sio_read(port, 0x24);
521 tmp |= (1 << 2) | (1 << 3);
522 sio_write(port, 0x24, tmp);
523
524 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
525 tmp = sio_read(port, 0x23);
526 tmp &= ~(1 << 3);
527 sio_write(port, 0x23, tmp);
528
529 exit_conf_mode_ite(port);
530
531 return 0;
532}
533
534/*
535 * Suited for:
536 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
537 */
538static int it8707f_write_enable_2e(void)
539{
540 return it8707f_write_enable(0x2e);
541}
542
mkarcherb507b7b2010-02-27 18:35:54 +0000543static int pc87360_gpio_set(uint8_t gpio, int raise)
544{
uwee15beb92010-08-08 17:01:18 +0000545 static const int bankbase[] = {0, 4, 8, 10, 12};
546 int gpio_bank = gpio / 8;
547 int gpio_pin = gpio % 8;
548 uint16_t baseport;
549 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000550
uwee15beb92010-08-08 17:01:18 +0000551 if (gpio_bank > 4) {
552 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
553 return -1;
554 }
mkarcherb507b7b2010-02-27 18:35:54 +0000555
uwee15beb92010-08-08 17:01:18 +0000556 id = sio_read(0x2E, 0x20);
557 if (id != 0xE1) {
558 msg_perr("PC87360: unexpected ID %02x\n", id);
559 return -1;
560 }
mkarcherb507b7b2010-02-27 18:35:54 +0000561
uwee15beb92010-08-08 17:01:18 +0000562 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
563 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
564 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
565 msg_perr("PC87360: invalid GPIO base address %04x\n",
566 baseport);
567 return -1;
568 }
569 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
570 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
571 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000572
uwee15beb92010-08-08 17:01:18 +0000573 val = INB(baseport + bankbase[gpio_bank]);
574 if (raise)
575 val |= 1 << gpio_pin;
576 else
577 val &= ~(1 << gpio_pin);
578 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000579
uwee15beb92010-08-08 17:01:18 +0000580 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000581}
582
uwee15beb92010-08-08 17:01:18 +0000583/*
584 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000585 */
libv53f58142009-12-23 00:54:26 +0000586static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000587{
libv53f58142009-12-23 00:54:26 +0000588 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000589 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000590 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000591
libv53f58142009-12-23 00:54:26 +0000592 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
593 switch (dev->device_id) {
594 case 0x3177: /* VT8235 */
595 case 0x3227: /* VT8237R */
596 case 0x3337: /* VT8237A */
597 break;
598 default:
snelsone42c3802010-05-07 20:09:04 +0000599 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000600 return -1;
601 }
602
libv785ec422009-06-19 13:53:59 +0000603 if ((gpio >= 12) && (gpio <= 15)) {
604 /* GPIO12-15 -> output */
605 val = pci_read_byte(dev, 0xE4);
606 val |= 0x10;
607 pci_write_byte(dev, 0xE4, val);
608 } else if (gpio == 9) {
609 /* GPIO9 -> Output */
610 val = pci_read_byte(dev, 0xE4);
611 val |= 0x20;
612 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000613 } else if (gpio == 5) {
614 val = pci_read_byte(dev, 0xE4);
615 val |= 0x01;
616 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000617 } else {
snelsone42c3802010-05-07 20:09:04 +0000618 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000619 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000620 return -1;
uwef6641642007-05-09 10:17:44 +0000621 }
stepan927d4e22007-04-04 22:45:58 +0000622
uwe6ab4b7b2009-05-09 14:26:04 +0000623 /* We need the I/O Base Address for this board's flash enable. */
624 base = pci_read_word(dev, 0x88) & 0xff80;
625
libvc89fddc2009-12-09 07:53:01 +0000626 offset = 0x4C + gpio / 8;
627 bit = 0x01 << (gpio % 8);
628
629 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000630 if (raise)
631 val |= bit;
632 else
633 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000634 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000635
uwef6641642007-05-09 10:17:44 +0000636 return 0;
stepan927d4e22007-04-04 22:45:58 +0000637}
638
uwee15beb92010-08-08 17:01:18 +0000639/*
640 * Suited for:
641 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000642 */
uweeb26b6e2010-06-07 19:06:26 +0000643static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000644{
libv53f58142009-12-23 00:54:26 +0000645 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
646 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000647}
648
uwee15beb92010-08-08 17:01:18 +0000649/*
650 * Suited for:
651 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000652 */
uweeb26b6e2010-06-07 19:06:26 +0000653static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000654{
libv53f58142009-12-23 00:54:26 +0000655 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000656}
657
uwee15beb92010-08-08 17:01:18 +0000658/*
659 * Suited for:
660 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000661 *
662 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
663 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000664 */
uweeb26b6e2010-06-07 19:06:26 +0000665static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000666{
libv53f58142009-12-23 00:54:26 +0000667 return via_vt823x_gpio_set(15, 1);
668}
669
uwee15beb92010-08-08 17:01:18 +0000670/*
libv53f58142009-12-23 00:54:26 +0000671 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
672 *
673 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000674 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
675 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000676 */
uweeb26b6e2010-06-07 19:06:26 +0000677static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000678{
679 int ret;
680
681 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000682 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000683
libv53f58142009-12-23 00:54:26 +0000684 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000685}
686
uwee15beb92010-08-08 17:01:18 +0000687/*
688 * Suited for:
689 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000690 *
691 * This is rather nasty code, but there's no way to do this cleanly.
692 * We're basically talking to some unknown device on SMBus, my guess
693 * is that it is the Winbond W83781D that lives near the DIP BIOS.
694 */
uweeb26b6e2010-06-07 19:06:26 +0000695static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000696{
697 uint8_t tmp;
698 int i;
699
700#define ASUSP5A_LOOP 5000
701
hailfingere1f062f2008-05-22 13:22:45 +0000702 OUTB(0x00, 0xE807);
703 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000704
hailfingere1f062f2008-05-22 13:22:45 +0000705 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000706
707 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000708 OUTB(0xE1, 0xFF);
709 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000710 break;
711 }
712
713 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000714 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000715 return -1;
716 }
717
hailfingere1f062f2008-05-22 13:22:45 +0000718 OUTB(0x20, 0xE801);
719 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000720
hailfingere1f062f2008-05-22 13:22:45 +0000721 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000722
723 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000724 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000725 if (tmp & 0x70)
726 break;
727 }
728
729 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000730 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000731 return -1;
732 }
733
hailfingere1f062f2008-05-22 13:22:45 +0000734 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000735 tmp &= ~0x02;
736
hailfingere1f062f2008-05-22 13:22:45 +0000737 OUTB(0x00, 0xE807);
738 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000739
hailfingere1f062f2008-05-22 13:22:45 +0000740 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000741
hailfingere1f062f2008-05-22 13:22:45 +0000742 OUTB(0xFF, 0xE800);
743 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000744
hailfingere1f062f2008-05-22 13:22:45 +0000745 OUTB(0x20, 0xE801);
746 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000747
hailfingere1f062f2008-05-22 13:22:45 +0000748 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000749
750 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000751 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000752 if (tmp & 0x70)
753 break;
754 }
755
756 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000757 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000758 return -1;
759 }
760
761 return 0;
762}
763
libv6a74dbe2009-12-09 11:39:02 +0000764/*
765 * Set GPIO lines in the Broadcom HT-1000 southbridge.
766 *
uwee15beb92010-08-08 17:01:18 +0000767 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000768 */
uweeb26b6e2010-06-07 19:06:26 +0000769static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000770{
771 /* GPIO 0 reg from PM regs */
772 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
773 sio_mask(0xcd6, 0x44, 0x24, 0x24);
774
775 return 0;
776}
777
hailfinger08c281b2010-07-01 11:16:28 +0000778/*
779 * Set GPIO lines in the Broadcom HT-1000 southbridge.
780 *
uwee15beb92010-08-08 17:01:18 +0000781 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000782 */
783static int board_hp_dl165_g6_enable(void)
784{
785 /* Variant of DL145, with slightly different pin placement. */
786 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
787 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
788
789 return 0;
790}
791
uweeb26b6e2010-06-07 19:06:26 +0000792static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000793{
uwee15beb92010-08-08 17:01:18 +0000794 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000795 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000796
797 return 0;
798}
799
uwee15beb92010-08-08 17:01:18 +0000800/*
801 * Suited for:
802 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000803 */
uweeb26b6e2010-06-07 19:06:26 +0000804static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000805{
806 struct pci_dev *dev;
807
808 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
809 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000810 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000811 return -1;
812 }
813
814 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
815 pci_write_byte(dev, 0x92, 0);
816
817 return 0;
818}
819
uwee15beb92010-08-08 17:01:18 +0000820/*
libv6db37e62009-12-03 12:25:34 +0000821 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000822 */
libv6db37e62009-12-03 12:25:34 +0000823static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000824{
libv6db37e62009-12-03 12:25:34 +0000825 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000826 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000827 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000828 uint8_t tmp;
829
libv8068cf92009-12-22 13:04:13 +0000830 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000831 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000832 return -1;
833 }
834
libv8068cf92009-12-22 13:04:13 +0000835 /* First, check the ISA Bridge */
836 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000837 switch (dev->device_id) {
838 case 0x0030: /* CK804 */
839 case 0x0050: /* MCP04 */
840 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000841 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000842 break;
mkarcherbb421582010-06-01 16:09:06 +0000843 case 0x0260: /* MCP51 */
844 case 0x0364: /* MCP55 */
845 /* find SMBus controller on *this* southbridge */
846 /* The infamous Tyan S2915-E has two south bridges; they are
847 easily told apart from each other by the class of the
848 LPC bridge, but have the same SMBus bridge IDs */
849 if (dev->func != 0) {
850 msg_perr("MCP LPC bridge at unexpected function"
851 " number %d\n", dev->func);
852 return -1;
853 }
854
hailfinger86da8ff2010-07-17 22:28:05 +0000855#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000856 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000857#else
858 /* pciutils/libpci before version 2.2 is too old to support
859 * PCI domains. Such old machines usually don't have domains
860 * besides domain 0, so this is not a problem.
861 */
862 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
863#endif
mkarcherbb421582010-06-01 16:09:06 +0000864 if (!dev) {
865 msg_perr("MCP SMBus controller could not be found\n");
866 return -1;
867 }
868 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
869 if (devclass != 0x0C05) {
870 msg_perr("Unexpected device class %04x for SMBus"
871 " controller\n", devclass);
872 return -1;
873 }
libv8068cf92009-12-22 13:04:13 +0000874 break;
mkarcherbb421582010-06-01 16:09:06 +0000875 default:
snelsone42c3802010-05-07 20:09:04 +0000876 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000877 return -1;
878 }
879
880 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
881 base += 0xC0;
882
883 tmp = INB(base + gpio);
884 tmp &= ~0x0F; /* null lower nibble */
885 tmp |= 0x04; /* gpio -> output. */
886 if (raise)
887 tmp |= 0x01;
888 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000889
890 return 0;
891}
892
uwee15beb92010-08-08 17:01:18 +0000893/*
894 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000895 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000896 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000897 */
uweeb26b6e2010-06-07 19:06:26 +0000898static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000899{
900 return nvidia_mcp_gpio_set(0x00, 1);
901}
902
uwee15beb92010-08-08 17:01:18 +0000903/*
904 * Suited for:
905 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000906 */
uweeb26b6e2010-06-07 19:06:26 +0000907static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000908{
909 return nvidia_mcp_gpio_set(0x02, 0);
910}
911
uwee15beb92010-08-08 17:01:18 +0000912/*
913 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +0000914 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
915 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000916 */
uweeb26b6e2010-06-07 19:06:26 +0000917static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000918{
919 return nvidia_mcp_gpio_set(0x02, 1);
920}
921
uwee15beb92010-08-08 17:01:18 +0000922/*
923 * Suited for:
924 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
925 *
926 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
927 * board. We can't tell the SMBus logical devices apart, but we
928 * can tell the LPC bridge functions apart.
929 * We need to choose the SMBus bridge next to the LPC bridge with
930 * ID 0x364 and the "LPC bridge" class.
931 * b) #TBL is hardwired on that board to a pull-down. It can be
932 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000933 */
uweeb26b6e2010-06-07 19:06:26 +0000934static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000935{
936 return nvidia_mcp_gpio_set(0x05, 1);
937}
938
uwee15beb92010-08-08 17:01:18 +0000939/*
940 * Suited for:
941 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000942 */
uweeb26b6e2010-06-07 19:06:26 +0000943static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000944{
945 return nvidia_mcp_gpio_set(0x08, 1);
946}
947
uwee15beb92010-08-08 17:01:18 +0000948/*
949 * Suited for:
950 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000951 */
mkarcherd291e752010-06-12 23:14:03 +0000952static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000953{
954 return nvidia_mcp_gpio_set(0x0c, 1);
955}
956
uwee15beb92010-08-08 17:01:18 +0000957/*
958 * Suited for:
959 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000960 */
961static int nvidia_mcp_gpio4_lower(void)
962{
963 return nvidia_mcp_gpio_set(0x04, 0);
964}
965
uwee15beb92010-08-08 17:01:18 +0000966/*
967 * Suited for:
968 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +0000969 */
uweeb26b6e2010-06-07 19:06:26 +0000970static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000971{
libv6db37e62009-12-03 12:25:34 +0000972 return nvidia_mcp_gpio_set(0x10, 1);
973}
libv5ac6e5c2009-10-05 16:07:00 +0000974
uwee15beb92010-08-08 17:01:18 +0000975/*
976 * Suited for:
977 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +0000978 */
uweeb26b6e2010-06-07 19:06:26 +0000979static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000980{
981 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000982}
983
uwee15beb92010-08-08 17:01:18 +0000984/*
985 * Suited for:
986 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +0000987 */
uweeb26b6e2010-06-07 19:06:26 +0000988static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000989{
libv6db37e62009-12-03 12:25:34 +0000990 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000991}
libv5ac6e5c2009-10-05 16:07:00 +0000992
uwee15beb92010-08-08 17:01:18 +0000993/*
994 * Suited for:
uwe70640ba2010-09-07 17:52:09 +0000995 * - GIGABYTE GA-K8N51GMF-9
996 */
997static int nvidia_mcp_gpio3b_raise(void)
998{
999 return nvidia_mcp_gpio_set(0x3b, 1);
1000}
1001
1002/*
1003 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001004 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001005 */
uweeb26b6e2010-06-07 19:06:26 +00001006static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001007{
1008#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001009#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1010#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1011#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001012#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1013#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1014#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001015#define DBE6x_BOOT_LOC_FLASH 2
1016#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001017
stepanf251ff82009-08-12 18:25:24 +00001018 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001019 unsigned long boot_loc;
1020
stepanf251ff82009-08-12 18:25:24 +00001021 /* Geode only has a single core */
1022 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001023 return -1;
stepanf778f522008-02-20 11:11:18 +00001024
stepanf251ff82009-08-12 18:25:24 +00001025 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001026
stepanf251ff82009-08-12 18:25:24 +00001027 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001028 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1029 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1030 else
1031 boot_loc = DBE6x_BOOT_LOC_FLASH;
1032
stepanf251ff82009-08-12 18:25:24 +00001033 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1034 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001035 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001036
stepanf251ff82009-08-12 18:25:24 +00001037 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001038
stepanf251ff82009-08-12 18:25:24 +00001039 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001040
stepanf778f522008-02-20 11:11:18 +00001041 return 0;
1042}
1043
uwee15beb92010-08-08 17:01:18 +00001044/*
uwe3a3ab2f2010-03-25 23:18:41 +00001045 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001046 */
1047static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1048{
mkarcher681bc022010-02-24 00:00:21 +00001049 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001050 struct pci_dev *dev;
1051 uint32_t tmp, base;
1052
mkarcher6757a5e2010-08-15 22:35:31 +00001053 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1054
1055 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1056 {0},
1057 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1058 {0xB0, 0x0001, 0x0000},
1059 {0xB0, 0x0001, 0x0000},
1060 {0xB0, 0x0001, 0x0000},
1061 {0xB0, 0x0001, 0x0000},
1062 {0xB0, 0x0001, 0x0000},
1063 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1064 {0},
1065 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1066 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1067 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1068 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1069 {0x4E, 0x0100, 0x0000},
1070 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1071 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1072 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1073 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1074 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1075 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1076 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1077 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1078 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1079 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1080 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1081 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1082 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1083 {0},
1084 {0},
1085 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1086 {0}
1087 };
1088
1089
libv8d908612009-12-14 10:41:58 +00001090 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1091 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001092 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001093 return -1;
1094 }
1095
uwee15beb92010-08-08 17:01:18 +00001096 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001097 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001098 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001099 return -1;
1100 }
1101
mkarcher6757a5e2010-08-15 22:35:31 +00001102 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1103 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1104 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1105 return -1;
libv8d908612009-12-14 10:41:58 +00001106 }
1107
libv8d908612009-12-14 10:41:58 +00001108 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1109 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001110 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001111 return -1;
1112 }
1113
1114 /* PM IO base */
1115 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1116
mkarcher681bc022010-02-24 00:00:21 +00001117 gpo_byte = gpo >> 3;
1118 gpo_bit = gpo & 7;
1119 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001120 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001121 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001122 else
mkarcher681bc022010-02-24 00:00:21 +00001123 tmp &= ~(0x01 << gpo_bit);
1124 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001125
1126 return 0;
1127}
1128
uwee15beb92010-08-08 17:01:18 +00001129/*
1130 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001131 * - ASUS P2B-N
1132 */
1133static int intel_piix4_gpo18_lower(void)
1134{
1135 return intel_piix4_gpo_set(18, 0);
1136}
1137
1138/*
1139 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001140 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1141 */
1142static int intel_piix4_gpo14_raise(void)
1143{
1144 return intel_piix4_gpo_set(14, 1);
1145}
1146
1147/*
1148 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001149 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001150 */
mkarcher6757a5e2010-08-15 22:35:31 +00001151static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001152{
1153 return intel_piix4_gpo_set(22, 1);
1154}
1155
uwee15beb92010-08-08 17:01:18 +00001156/*
1157 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001158 * - abit BM6
1159 */
1160static int intel_piix4_gpo26_lower(void)
1161{
1162 return intel_piix4_gpo_set(26, 0);
1163}
1164
1165/*
1166 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001167 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001168 */
uweeb26b6e2010-06-07 19:06:26 +00001169static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001170{
uwee15beb92010-08-08 17:01:18 +00001171 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001172}
1173
uwee15beb92010-08-08 17:01:18 +00001174/*
uwe3a3ab2f2010-03-25 23:18:41 +00001175 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001176 */
libv5afe85c2009-11-28 18:07:51 +00001177static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001178{
uwe3a3ab2f2010-03-25 23:18:41 +00001179 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001180 static struct {
1181 uint16_t id;
1182 uint8_t base_reg;
1183 uint32_t bank0;
1184 uint32_t bank1;
1185 uint32_t bank2;
1186 } intel_ich_gpio_table[] = {
1187 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1188 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1189 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1190 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1191 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1192 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1193 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1194 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1195 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1196 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1197 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1198 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1199 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1200 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1201 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1202 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1203 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1204 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1205 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1206 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1207 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1208 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1209 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1210 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1211 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1212 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1213 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1214 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1215 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1216 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1217 {0, 0, 0, 0, 0} /* end marker */
1218 };
uwecc6ecc52008-05-22 21:19:38 +00001219
libv5afe85c2009-11-28 18:07:51 +00001220 struct pci_dev *dev;
1221 uint16_t base;
1222 uint32_t tmp;
1223 int i, allowed;
1224
1225 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001226 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001227 uint16_t device_class;
1228 /* libpci before version 2.2.4 does not store class info. */
1229 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001230 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001231 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001232 /* Is this device in our list? */
1233 for (i = 0; intel_ich_gpio_table[i].id; i++)
1234 if (dev->device_id == intel_ich_gpio_table[i].id)
1235 break;
1236
1237 if (intel_ich_gpio_table[i].id)
1238 break;
1239 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001240 }
libv5afe85c2009-11-28 18:07:51 +00001241
uwecc6ecc52008-05-22 21:19:38 +00001242 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001243 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001244 return -1;
1245 }
1246
uwee15beb92010-08-08 17:01:18 +00001247 /*
1248 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1249 * strapped to zero. From some mobile ICH9 version on, this becomes
1250 * 6:1. The mask below catches all.
1251 */
libv5afe85c2009-11-28 18:07:51 +00001252 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001253
uwee15beb92010-08-08 17:01:18 +00001254 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001255 if (gpio < 32)
1256 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1257 else if (gpio < 64)
1258 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1259 else
1260 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1261
1262 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001263 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001264 " setting GPIO%02d\n", gpio);
1265 return -1;
1266 }
1267
snelsone42c3802010-05-07 20:09:04 +00001268 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001269 raise ? "Rais" : "Dropp", gpio);
1270
1271 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001272 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001273 tmp = INL(base);
1274 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1275 if ((gpio == 28) &&
1276 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1277 tmp |= 1 << 27;
1278 else
1279 tmp |= 1 << gpio;
1280 OUTL(tmp, base);
1281
1282 /* As soon as we are talking to ICH8 and above, this register
1283 decides whether we can set the gpio or not. */
1284 if (dev->device_id > 0x2800) {
1285 tmp = INL(base);
1286 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001287 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001288 " does not allow setting GPIO%02d\n",
1289 gpio);
1290 return -1;
1291 }
1292 }
1293
uwee15beb92010-08-08 17:01:18 +00001294 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001295 tmp = INL(base + 0x04);
1296 tmp &= ~(1 << gpio);
1297 OUTL(tmp, base + 0x04);
1298
uwee15beb92010-08-08 17:01:18 +00001299 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001300 tmp = INL(base + 0x0C);
1301 if (raise)
1302 tmp |= 1 << gpio;
1303 else
1304 tmp &= ~(1 << gpio);
1305 OUTL(tmp, base + 0x0C);
1306 } else if (gpio < 64) {
1307 gpio -= 32;
1308
uwee15beb92010-08-08 17:01:18 +00001309 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001310 tmp = INL(base + 0x30);
1311 tmp |= 1 << gpio;
1312 OUTL(tmp, base + 0x30);
1313
1314 /* As soon as we are talking to ICH8 and above, this register
1315 decides whether we can set the gpio or not. */
1316 if (dev->device_id > 0x2800) {
1317 tmp = INL(base + 30);
1318 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001319 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001320 " does not allow setting GPIO%02d\n",
1321 gpio + 32);
1322 return -1;
1323 }
1324 }
1325
uwee15beb92010-08-08 17:01:18 +00001326 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001327 tmp = INL(base + 0x34);
1328 tmp &= ~(1 << gpio);
1329 OUTL(tmp, base + 0x34);
1330
uwee15beb92010-08-08 17:01:18 +00001331 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001332 tmp = INL(base + 0x38);
1333 if (raise)
1334 tmp |= 1 << gpio;
1335 else
1336 tmp &= ~(1 << gpio);
1337 OUTL(tmp, base + 0x38);
1338 } else {
1339 gpio -= 64;
1340
uwee15beb92010-08-08 17:01:18 +00001341 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001342 tmp = INL(base + 0x40);
1343 tmp |= 1 << gpio;
1344 OUTL(tmp, base + 0x40);
1345
1346 tmp = INL(base + 40);
1347 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001348 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001349 "not allow setting GPIO%02d\n", gpio + 64);
1350 return -1;
1351 }
1352
uwee15beb92010-08-08 17:01:18 +00001353 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001354 tmp = INL(base + 0x44);
1355 tmp &= ~(1 << gpio);
1356 OUTL(tmp, base + 0x44);
1357
uwee15beb92010-08-08 17:01:18 +00001358 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001359 tmp = INL(base + 0x48);
1360 if (raise)
1361 tmp |= 1 << gpio;
1362 else
1363 tmp &= ~(1 << gpio);
1364 OUTL(tmp, base + 0x48);
1365 }
uwecc6ecc52008-05-22 21:19:38 +00001366
1367 return 0;
1368}
1369
uwee15beb92010-08-08 17:01:18 +00001370/*
1371 * Suited for:
1372 * - abit IP35: Intel P35 + ICH9R
1373 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001374 */
uweeb26b6e2010-06-07 19:06:26 +00001375static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001376{
libv5afe85c2009-11-28 18:07:51 +00001377 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001378}
1379
uwee15beb92010-08-08 17:01:18 +00001380/*
1381 * Suited for:
1382 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001383 */
1384static int intel_ich_gpio18_raise(void)
1385{
1386 return intel_ich_gpio_set(18, 1);
1387}
1388
uwee15beb92010-08-08 17:01:18 +00001389/*
1390 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001391 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001392 */
uweeb26b6e2010-06-07 19:06:26 +00001393static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001394{
1395 return intel_ich_gpio_set(34, 1);
1396}
1397
uwee15beb92010-08-08 17:01:18 +00001398/*
1399 * Suited for:
1400 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001401 */
uweeb26b6e2010-06-07 19:06:26 +00001402static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001403{
libv5afe85c2009-11-28 18:07:51 +00001404 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001405}
1406
uwee15beb92010-08-08 17:01:18 +00001407/*
libvdc84fa32009-11-28 18:26:21 +00001408 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001409 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1410 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001411 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001412 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001413 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001414 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001415 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1416 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001417 */
uweeb26b6e2010-06-07 19:06:26 +00001418static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001419{
libv5afe85c2009-11-28 18:07:51 +00001420 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001421}
1422
uwee15beb92010-08-08 17:01:18 +00001423/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001424 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001425 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001426 * - ASUS P4B533-E: socket478 + 845E + ICH4
1427 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001428 */
uweeb26b6e2010-06-07 19:06:26 +00001429static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001430{
1431 return intel_ich_gpio_set(22, 1);
1432}
1433
uwee15beb92010-08-08 17:01:18 +00001434/*
1435 * Suited for:
1436 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001437 */
uweeb26b6e2010-06-07 19:06:26 +00001438static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001439{
uwee15beb92010-08-08 17:01:18 +00001440 int ret;
1441 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1442 if (!ret)
1443 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1444 if (!ret)
1445 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1446 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001447}
1448
uwee15beb92010-08-08 17:01:18 +00001449/*
libve42a7c62009-11-28 18:16:31 +00001450 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001451 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1452 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1453 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
libv5afe85c2009-11-28 18:07:51 +00001454 */
uweeb26b6e2010-06-07 19:06:26 +00001455static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001456{
1457 return intel_ich_gpio_set(23, 1);
1458}
1459
uwee15beb92010-08-08 17:01:18 +00001460/*
1461 * Suited for:
1462 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001463 */
1464static int intel_ich_gpio25_raise(void)
1465{
1466 return intel_ich_gpio_set(25, 1);
1467}
1468
uwee15beb92010-08-08 17:01:18 +00001469/*
1470 * Suited for:
1471 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001472 */
uweeb26b6e2010-06-07 19:06:26 +00001473static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001474{
1475 return intel_ich_gpio_set(26, 1);
1476}
1477
uwee15beb92010-08-08 17:01:18 +00001478/*
1479 * Suited for:
1480 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001481 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001482 */
hailfinger531e79c2010-07-24 18:47:45 +00001483static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001484{
1485 return intel_ich_gpio_set(32, 1);
1486}
1487
uwee15beb92010-08-08 17:01:18 +00001488/*
1489 * Suited for:
1490 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001491 */
uweeb26b6e2010-06-07 19:06:26 +00001492static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001493{
1494 int ret;
1495
1496 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1497 ret = intel_ich_gpio_set(22, 1);
1498 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1499 ret = intel_ich_gpio_set(23, 1);
1500
1501 return ret;
1502}
1503
uwee15beb92010-08-08 17:01:18 +00001504/*
1505 * Suited for:
1506 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001507 */
uweeb26b6e2010-06-07 19:06:26 +00001508static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001509{
libv5afe85c2009-11-28 18:07:51 +00001510 int ret;
stepanb8361b92008-03-17 22:59:40 +00001511
libv5afe85c2009-11-28 18:07:51 +00001512 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1513 if (!ret)
1514 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001515
libv5afe85c2009-11-28 18:07:51 +00001516 return ret;
stepanb8361b92008-03-17 22:59:40 +00001517}
1518
uwee15beb92010-08-08 17:01:18 +00001519/*
1520 * Suited for:
1521 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001522 */
snelsonef86df92010-03-19 22:49:09 +00001523static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001524{
snelsonef86df92010-03-19 22:49:09 +00001525 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001526 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001527 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001528
1529 /* VT82C686 Power management */
1530 dev = pci_dev_find(0x1106, 0x3057);
1531 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001532 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001533 return -1;
1534 }
1535
snelsone42c3802010-05-07 20:09:04 +00001536 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001537 raise ? "Rais" : "Dropp", gpio);
1538
1539 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001540 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001541 switch(gpio)
1542 {
1543 case 0:
1544 tmp &= ~0x03;
1545 break;
1546 case 1:
1547 tmp |= 0x04;
1548 break;
1549 case 2:
1550 tmp |= 0x08;
1551 break;
1552 case 3:
1553 tmp |= 0x10;
1554 break;
1555 }
libv88cd3d22009-06-17 14:43:24 +00001556 pci_write_byte(dev, 0x54, tmp);
1557
1558 /* PM IO base */
1559 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1560
1561 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001562 tmp = INL(base + 0x4C);
1563 if (raise)
1564 tmp |= 1U << gpio;
1565 else
1566 tmp &= ~(1U << gpio);
1567 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001568
1569 return 0;
1570}
1571
uwee15beb92010-08-08 17:01:18 +00001572/*
1573 * Suited for:
1574 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001575 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001576 */
uweeb26b6e2010-06-07 19:06:26 +00001577static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001578{
1579 return via_apollo_gpo_set(4, 0);
1580}
1581
uwee15beb92010-08-08 17:01:18 +00001582/*
1583 * Suited for:
1584 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001585 */
uweeb26b6e2010-06-07 19:06:26 +00001586static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001587{
1588 return via_apollo_gpo_set(0, 0);
1589}
1590
uwee15beb92010-08-08 17:01:18 +00001591/*
mkarchercd460642010-01-09 17:36:06 +00001592 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001593 *
1594 * Suited for:
1595 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001596 */
uweeb26b6e2010-06-07 19:06:26 +00001597static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001598{
uwee15beb92010-08-08 17:01:18 +00001599 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001600 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001601
1602 dev = pci_dev_find(0x1039, 0x0962);
1603 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001604 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001605 return 1;
1606 }
1607
uwee15beb92010-08-08 17:01:18 +00001608 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001609 base = pci_read_word(dev, 0x74);
1610 temp = INW(base + 0x68);
1611 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001612 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001613
1614 temp = INW(base + 0x64);
1615 temp |= (1 << 0); /* Raise output? */
1616 OUTW(temp, base + 0x64);
1617
1618 w836xx_memw_enable(0x2E);
1619
1620 return 0;
1621}
1622
uwee15beb92010-08-08 17:01:18 +00001623/*
libv5bcbdea2009-06-19 13:00:24 +00001624 * Find the runtime registers of an SMSC Super I/O, after verifying its
1625 * chip ID.
1626 *
1627 * Returns the base port of the runtime register block, or 0 on error.
1628 */
1629static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1630 uint8_t logical_device)
1631{
1632 uint16_t rt_port = 0;
1633
1634 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001635 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001636 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001637 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001638 goto out;
1639 }
1640
1641 /* If the runtime block is active, get its address. */
1642 sio_write(sio_port, 0x07, logical_device);
1643 if (sio_read(sio_port, 0x30) & 1) {
1644 rt_port = (sio_read(sio_port, 0x60) << 8)
1645 | sio_read(sio_port, 0x61);
1646 }
1647
1648 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001649 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001650 "Super I/O runtime interface not available.\n");
1651 }
1652out:
uwe619a15a2009-06-28 23:26:37 +00001653 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001654 return rt_port;
1655}
1656
uwee15beb92010-08-08 17:01:18 +00001657/*
1658 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001659 * connected to GP30 on the Super I/O, and TBL# is always high.
1660 */
uweeb26b6e2010-06-07 19:06:26 +00001661static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001662{
1663 struct pci_dev *dev;
1664 uint16_t rt_port;
1665 uint8_t val;
1666
1667 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1668 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001669 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001670 return -1;
1671 }
1672
uwe619a15a2009-06-28 23:26:37 +00001673 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001674 if (rt_port == 0)
1675 return -1;
1676
1677 /* Configure the GPIO pin. */
1678 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001679 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001680 OUTB(val, rt_port + 0x33);
1681
1682 /* Disable write protection. */
1683 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001684 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001685 OUTB(val, rt_port + 0x4d);
1686
1687 return 0;
1688}
1689
uwee15beb92010-08-08 17:01:18 +00001690/*
1691 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001692 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001693 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001694 */
uwe5b4dd552010-09-14 23:20:35 +00001695static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001696{
1697 uint16_t id, base;
1698 uint8_t tmp;
1699
uwee15beb92010-08-08 17:01:18 +00001700 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001701 w836xx_ext_enter(0x2E);
1702 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1703 w836xx_ext_leave(0x2E);
1704
1705 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001706 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001707 return -1;
1708 }
1709
uwee15beb92010-08-08 17:01:18 +00001710 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001711 w836xx_ext_enter(0x2E);
1712 sio_write(0x2E, 0x07, 0x0C);
1713 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1714 w836xx_ext_leave(0x2E);
1715
1716 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001717 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001718 " Base.\n");
1719 return -1;
1720 }
1721
1722 /* Raise GP51. */
1723 tmp = INB(base);
1724 tmp |= 0x02;
1725 OUTB(tmp, base);
1726
1727 return 0;
1728}
1729
libv9c4d2b22009-09-01 21:22:23 +00001730/*
1731 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1732 * There is only some limited checking on the port numbers.
1733 */
uwef6f94d42010-03-13 17:28:29 +00001734static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001735{
1736 unsigned int port;
1737 uint16_t id, base;
1738 uint8_t tmp;
1739
1740 port = line / 10;
1741 port--;
1742 line %= 10;
1743
1744 /* Check line */
1745 if ((port > 4) || /* also catches unsigned -1 */
1746 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001747 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001748 return -1;
1749 }
1750
uwee15beb92010-08-08 17:01:18 +00001751 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001752 enter_conf_mode_ite(0x2E);
1753 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1754 exit_conf_mode_ite(0x2E);
1755
1756 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001757 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001758 return -1;
1759 }
1760
1761 /* Get the GPIO base */
1762 enter_conf_mode_ite(0x2E);
1763 sio_write(0x2E, 0x07, 0x07);
1764 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1765 exit_conf_mode_ite(0x2E);
1766
1767 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001768 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001769 " Base.\n");
1770 return -1;
1771 }
1772
1773 /* set GPIO. */
1774 tmp = INB(base + port);
1775 if (raise)
1776 tmp |= 1 << line;
1777 else
1778 tmp &= ~(1 << line);
1779 OUTB(tmp, base + port);
1780
1781 return 0;
1782}
1783
uwee15beb92010-08-08 17:01:18 +00001784/*
mkarchercccf1392010-03-09 16:57:06 +00001785 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001786 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1787 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001788 */
uweeb26b6e2010-06-07 19:06:26 +00001789static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001790{
1791 return it8712f_gpio_set(32, 1);
1792}
1793
hailfinger324a9cc2010-05-26 01:45:41 +00001794#endif
1795
uwee15beb92010-08-08 17:01:18 +00001796/*
uwec0751f42009-10-06 13:00:00 +00001797 * Below is the list of boards which need a special "board enable" code in
1798 * flashrom before their ROM chip can be accessed/written to.
1799 *
1800 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1801 * to the respective tables in print.c. Thanks!
1802 *
uwebe4477b2007-08-23 16:08:21 +00001803 * We use 2 sets of IDs here, you're free to choose which is which. This
1804 * is to provide a very high degree of certainty when matching a board on
1805 * the basis of subsystem/card IDs. As not every vendor handles
1806 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001807 *
stuge84659842009-04-20 12:38:17 +00001808 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001809 * NULLed if they don't identify the board fully and if you can't use DMI.
1810 * But please take care to provide an as complete set of pci ids as possible;
1811 * autodetection is the preferred behaviour and we would like to make sure that
1812 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001813 *
mkarcher803b4042010-01-20 14:14:11 +00001814 * If PCI IDs are not sufficient for board matching, the match can be further
1815 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001816 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001817 * substring match, unless it is anchored to the beginning (with a ^ in front)
1818 * or the end (with a $ at the end). Both anchors may be specified at the
1819 * same time to match the full field.
1820 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001821 * When a board is matched through DMI, the first and second main PCI IDs
1822 * and the first subsystem PCI ID have to match as well. If you specify the
1823 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1824 * subsystem ID of that device is indeed zero.
1825 *
stuge84659842009-04-20 12:38:17 +00001826 * The coreboot ids are used two fold. When running with a coreboot firmware,
1827 * the ids uniquely matches the coreboot board identification string. When a
1828 * legacy bios is installed and when autodetection is not possible, these ids
1829 * can be used to identify the board through the -m command line argument.
1830 *
1831 * When a board is identified through its coreboot ids (in both cases), the
1832 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001833 */
stepan927d4e22007-04-04 22:45:58 +00001834
uwec7f7eda2009-05-08 16:23:34 +00001835/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001836const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001837
mkarcherf2620582010-02-28 01:33:48 +00001838 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001839#if defined(__i386__) || defined(__x86_64__)
uwee15beb92010-08-08 17:01:18 +00001840 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
uwe50d483e2010-09-13 23:00:57 +00001841 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
uwee15beb92010-08-08 17:01:18 +00001842 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1843 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1844 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1845 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1846 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1847 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchere68b8152010-08-15 22:43:23 +00001848 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
uwee15beb92010-08-08 17:01:18 +00001849 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001850 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001851 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001852 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001853 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1854 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001855 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001856 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001857 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001858 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
uwe5b4dd552010-09-14 23:20:35 +00001859 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
1860 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
mkarchercccf1392010-03-09 16:57:06 +00001861 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001862 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
uwe75074aa2010-08-15 14:36:18 +00001863 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001864 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
mkarcher5b19f1a2010-07-08 09:32:18 +00001865 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001866 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001867 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mhm4791ef92010-09-01 01:21:34 +00001868 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
mkarcherf2620582010-02-28 01:33:48 +00001869 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001870 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001871 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001872 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherd8c4e142010-09-10 14:54:18 +00001873 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001874 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mhm0d4fa5f2010-09-13 19:39:25 +00001875 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
mkarcher0b183572010-07-24 11:03:48 +00001876 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001877 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001878 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
mkarcher15ea7eb2010-09-10 14:46:46 +00001879 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
hailfinger45434bb2010-09-13 14:02:22 +00001880 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001881 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001882 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001883 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001884 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001885 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1886 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
mkarcher6757a5e2010-08-15 22:35:31 +00001887 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
uwee6dc3012010-05-26 22:26:44 +00001888 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001889 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf4016092010-08-13 12:49:01 +00001890 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
uwe70640ba2010-09-07 17:52:09 +00001891 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
mkarcherf2620582010-02-28 01:33:48 +00001892 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001893 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1894 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001895 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001896 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
uwe0b7a6ba2010-08-15 15:26:30 +00001897 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001898 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwee15beb92010-08-08 17:01:18 +00001899 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001900 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1901 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001902 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001903 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001904 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001905 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwe0b7a6ba2010-08-15 15:26:30 +00001906 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
mhmaac0fda2010-09-13 18:22:36 +00001907 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
uwec466f572010-09-11 15:25:48 +00001908 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
uwe0b7a6ba2010-08-15 15:26:30 +00001909 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001910 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001911 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001912 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
uwec1d86c42010-09-14 22:59:39 +00001913 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001914 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001915 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001916 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher7ad3c252010-08-15 10:21:29 +00001917 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
mkarcher51455562010-06-27 15:07:49 +00001918 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
uwe0b7a6ba2010-08-15 15:26:30 +00001919 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001920 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001921 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001922 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001923 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001924 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001925 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001926 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001927 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001928 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001929 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001930 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1931 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001932#endif
mkarcherf2620582010-02-28 01:33:48 +00001933 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001934};
1935
uwee15beb92010-08-08 17:01:18 +00001936/*
stepan1037f6f2008-01-18 15:33:10 +00001937 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001938 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001939 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001940static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001941 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001942{
hailfinger1ff33dc2010-07-03 11:02:10 +00001943 const struct board_pciid_enable *board = board_pciid_enables;
1944 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001945
uwe4b650af2009-05-09 00:47:04 +00001946 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001947 if (vendor && (!board->lb_vendor
1948 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001949 continue;
stepan927d4e22007-04-04 22:45:58 +00001950
stuge0c1005b2008-07-02 00:47:30 +00001951 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001952 continue;
stepan927d4e22007-04-04 22:45:58 +00001953
uwef6641642007-05-09 10:17:44 +00001954 if (!pci_dev_find(board->first_vendor, board->first_device))
1955 continue;
stepan927d4e22007-04-04 22:45:58 +00001956
uwef6641642007-05-09 10:17:44 +00001957 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001958 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001959 continue;
stugeb9b411f2008-01-27 16:21:21 +00001960
1961 if (vendor)
1962 return board;
1963
1964 if (partmatch) {
1965 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001966 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1967 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001968 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001969 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001970 return NULL;
1971 }
1972 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001973 }
uwe6ed6d952007-12-04 21:49:06 +00001974
stugeb9b411f2008-01-27 16:21:21 +00001975 if (partmatch)
1976 return partmatch;
1977
stepan3370c892009-07-30 13:30:17 +00001978 if (!partvendor_from_cbtable) {
1979 /* Only warn if the mainboard type was not gathered from the
1980 * coreboot table. If it was, the coreboot implementor is
1981 * expected to fix flashrom, too.
1982 */
snelsone42c3802010-05-07 20:09:04 +00001983 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001984 vendor, part);
1985 }
uwef6641642007-05-09 10:17:44 +00001986 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001987}
1988
uwee15beb92010-08-08 17:01:18 +00001989/*
uwebe4477b2007-08-23 16:08:21 +00001990 * Match boards on PCI IDs and subsystem IDs.
1991 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001992 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001993const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001994{
hailfinger1ff33dc2010-07-03 11:02:10 +00001995 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001996
uwe4b650af2009-05-09 00:47:04 +00001997 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001998 if ((!board->first_card_vendor || !board->first_card_device) &&
1999 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002000 continue;
stepan927d4e22007-04-04 22:45:58 +00002001
uwef6641642007-05-09 10:17:44 +00002002 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002003 board->first_card_vendor,
2004 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002005 continue;
stepan927d4e22007-04-04 22:45:58 +00002006
uwef6641642007-05-09 10:17:44 +00002007 if (board->second_vendor) {
2008 if (board->second_card_vendor) {
2009 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002010 board->second_device,
2011 board->second_card_vendor,
2012 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002013 continue;
2014 } else {
2015 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002016 board->second_device))
uwef6641642007-05-09 10:17:44 +00002017 continue;
2018 }
2019 }
stepan927d4e22007-04-04 22:45:58 +00002020
mkarcher803b4042010-01-20 14:14:11 +00002021 if (board->dmi_pattern) {
2022 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002023 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00002024 " DMI info unavailable.\n",
2025 board->vendor_name, board->board_name);
2026 continue;
2027 } else {
2028 if (!dmi_match(board->dmi_pattern))
2029 continue;
2030 }
2031 }
2032
uwef6641642007-05-09 10:17:44 +00002033 return board;
2034 }
stepan927d4e22007-04-04 22:45:58 +00002035
uwef6641642007-05-09 10:17:44 +00002036 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002037}
2038
uwe6ed6d952007-12-04 21:49:06 +00002039int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002040{
hailfinger1ff33dc2010-07-03 11:02:10 +00002041 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00002042 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002043
stugeb9b411f2008-01-27 16:21:21 +00002044 if (part)
stepan1037f6f2008-01-18 15:33:10 +00002045 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002046
uwef6641642007-05-09 10:17:44 +00002047 if (!board)
2048 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00002049
uwee15beb92010-08-08 17:01:18 +00002050 if (board && board->status == NT) {
2051 if (!force_boardenable) {
2052 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
2053 "code has not been tested, and thus will not not be executed by default.\n"
2054 "Depending on your hardware environment, erasing, writing or even probing\n"
2055 "can fail without running the board specific code.\n\n"
2056 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2057 "\"internal programmer\") for details.\n",
2058 board->vendor_name, board->board_name);
2059 board = NULL;
2060 } else {
2061 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2062 "Please report success/failure to flashrom@flashrom.org.\n");
uwef6f94d42010-03-13 17:28:29 +00002063 }
mkarcher29a80852010-03-07 22:29:28 +00002064 }
2065
uwef6641642007-05-09 10:17:44 +00002066 if (board) {
libve9b336e2010-01-20 14:45:03 +00002067 if (board->max_rom_decode_parallel)
2068 max_rom_decode.parallel =
2069 board->max_rom_decode_parallel * 1024;
2070
uwe0ec24c22010-01-28 19:02:36 +00002071 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002072 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002073 "board \"%s %s\"... ", board->vendor_name,
2074 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002075
uweeb26b6e2010-06-07 19:06:26 +00002076 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002077 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002078 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002079 else
snelsone42c3802010-05-07 20:09:04 +00002080 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002081 }
uwef6641642007-05-09 10:17:44 +00002082 }
stepan927d4e22007-04-04 22:45:58 +00002083
uwef6641642007-05-09 10:17:44 +00002084 return ret;
stepan927d4e22007-04-04 22:45:58 +00002085}