blob: 79b00beda2ab508cc0dc281d247c9023222b5ce7 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
stepan927d4e22007-04-04 22:45:58 +000018 */
19
20/*
21 * Contains the board specific flash enables.
22 */
23
stepan927d4e22007-04-04 22:45:58 +000024#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000025#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000026#include "programmer.h"
Mayur Panchalf4796862019-08-05 15:46:12 +100027#include "hwaccess.h"
stepan927d4e22007-04-04 22:45:58 +000028
hailfinger324a9cc2010-05-26 01:45:41 +000029#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000030/*
uwebe4477b2007-08-23 16:08:21 +000031 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000032 */
stuge04909772007-05-04 04:47:04 +000033/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000034void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000035{
hailfingere1f062f2008-05-22 13:22:45 +000036 OUTB(0x87, port);
37 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000038}
uwe23438a02007-05-03 10:09:23 +000039
stuge04909772007-05-04 04:47:04 +000040/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000041void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000042{
hailfingere1f062f2008-05-22 13:22:45 +000043 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000044}
uwe23438a02007-05-03 10:09:23 +000045
hailfinger7bac0e52009-05-25 23:26:50 +000046/* Generic Super I/O helper functions */
47uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000048{
hailfinger7bac0e52009-05-25 23:26:50 +000049 OUTB(reg, port);
50 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000051}
uwe23438a02007-05-03 10:09:23 +000052
hailfinger7bac0e52009-05-25 23:26:50 +000053void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000054{
hailfinger7bac0e52009-05-25 23:26:50 +000055 OUTB(reg, port);
56 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000057}
uwe23438a02007-05-03 10:09:23 +000058
hailfinger7bac0e52009-05-25 23:26:50 +000059void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000060{
rminnich6079a1c2007-10-12 21:22:40 +000061 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000062
hailfinger7bac0e52009-05-25 23:26:50 +000063 OUTB(reg, port);
64 tmp = INB(port + 1) & ~mask;
65 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000066}
67
hailfingerc236f9e2009-12-22 23:42:04 +000068/* Not used yet. */
69#if 0
70static int enable_flash_decode_superio(void)
71{
72 int ret;
73 uint8_t tmp;
74
75 switch (superio.vendor) {
76 case SUPERIO_VENDOR_NONE:
77 ret = -1;
78 break;
79 case SUPERIO_VENDOR_ITE:
80 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000081 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000082 tmp = sio_read(superio.port, 0x24);
83 tmp |= 0xfc;
84 sio_write(superio.port, 0x24, tmp);
85 exit_conf_mode_ite(superio.port);
86 ret = 0;
87 break;
88 default:
snelsone42c3802010-05-07 20:09:04 +000089 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000090 ret = -1;
91 break;
92 }
93 return ret;
94}
95#endif
96
uwee15beb92010-08-08 17:01:18 +000097/*
mkarcherb2505c02010-05-24 16:03:57 +000098 * SMSC FDC37B787: Raise GPIO50
99 */
uweeb26b6e2010-06-07 19:06:26 +0000100static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000101{
102 uint8_t id, val;
103
104 OUTB(0x55, port); /* enter conf mode */
105 id = sio_read(port, 0x20);
106 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000107 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000108 OUTB(0xAA, port); /* leave conf mode */
109 return -1;
110 }
111
112 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
113
114 val = sio_read(port, 0xC8); /* GP50 */
115 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
116 {
uweeb26b6e2010-06-07 19:06:26 +0000117 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000118 OUTB(0xAA, port);
119 return -1;
120 }
121
122 sio_mask(port, 0xF9, 0x01, 0x01);
123
124 OUTB(0xAA, port); /* Leave conf mode */
125 return 0;
126}
127
uwee15beb92010-08-08 17:01:18 +0000128/*
129 * Suited for:
130 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000131 */
uweeb26b6e2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000133{
uweeb26b6e2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000135}
136
mkarcher51455562010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000162 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000163 WINBOND_W83627THF_ID = 0x82,
164};
165
166static const struct winbond_mux w83627hf_port2_mux[8] = {
167 {0x2A, 0x01, 0x01}, /* or MIDI */
168 {0x2B, 0x80, 0x80}, /* or SPI */
169 {0x2B, 0x40, 0x40}, /* or SPI */
170 {0x2B, 0x20, 0x20}, /* or power LED */
171 {0x2B, 0x10, 0x10}, /* or watchdog */
172 {0x2B, 0x08, 0x08}, /* or infra red */
173 {0x2B, 0x04, 0x04}, /* or infra red */
174 {0x2B, 0x03, 0x03} /* or IRQ1 input */
175};
176
177static const struct winbond_port w83627hf[3] = {
178 UNIMPLEMENTED_PORT,
179 {w83627hf_port2_mux, 0x08, 0, 0xF0},
uwe8d342eb2011-07-28 08:13:25 +0000180 UNIMPLEMENTED_PORT,
mkarcher51455562010-06-27 15:07:49 +0000181};
182
mkarcher65f85742010-06-27 15:07:52 +0000183static const struct winbond_mux w83627ehf_port2_mux[8] = {
184 {0x29, 0x06, 0x02}, /* or MIDI */
185 {0x29, 0x06, 0x02},
186 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
187 {0x24, 0x02, 0x00},
188 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
189 {0x2A, 0x01, 0x01},
190 {0x2A, 0x01, 0x01},
uwe8d342eb2011-07-28 08:13:25 +0000191 {0x2A, 0x01, 0x01},
mkarcher65f85742010-06-27 15:07:52 +0000192};
193
194static const struct winbond_port w83627ehf[6] = {
195 UNIMPLEMENTED_PORT,
196 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
197 UNIMPLEMENTED_PORT,
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
uwe8d342eb2011-07-28 08:13:25 +0000200 UNIMPLEMENTED_PORT,
mkarcher65f85742010-06-27 15:07:52 +0000201};
202
mkarcher51455562010-06-27 15:07:49 +0000203static const struct winbond_mux w83627thf_port4_mux[8] = {
204 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
205 {0x2D, 0x02, 0x02}, /* or resume reset */
206 {0x2D, 0x04, 0x04}, /* or S3 input */
207 {0x2D, 0x08, 0x08}, /* or PSON# */
208 {0x2D, 0x10, 0x10}, /* or PWROK */
209 {0x2D, 0x20, 0x20}, /* or suspend LED */
210 {0x2D, 0x40, 0x40}, /* or panel switch input */
uwe8d342eb2011-07-28 08:13:25 +0000211 {0x2D, 0x80, 0x80}, /* or panel switch output */
mkarcher51455562010-06-27 15:07:49 +0000212};
213
214static const struct winbond_port w83627thf[5] = {
215 UNIMPLEMENTED_PORT, /* GPIO1 */
216 UNIMPLEMENTED_PORT, /* GPIO2 */
217 UNIMPLEMENTED_PORT, /* GPIO3 */
218 {w83627thf_port4_mux, 0x09, 1, 0xF4},
uwe8d342eb2011-07-28 08:13:25 +0000219 UNIMPLEMENTED_PORT, /* GPIO5 */
mkarcher51455562010-06-27 15:07:49 +0000220};
221
222static const struct winbond_chip winbond_chips[] = {
223 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000224 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000225 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
226};
227
uwee15beb92010-08-08 17:01:18 +0000228/*
229 * Detects which Winbond Super I/O is responding at the given base address,
230 * but takes no effort to make sure the chip is really a Winbond Super I/O.
231 */
232static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000233{
234 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000235 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000236 int i;
237
238 w836xx_ext_enter(base);
239 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000240
241 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
242 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000243 chip = &winbond_chips[i];
244 break;
245 }
uwee15beb92010-08-08 17:01:18 +0000246 }
247
mkarcher51455562010-06-27 15:07:49 +0000248 w836xx_ext_leave(base);
249 return chip;
250}
251
uwee15beb92010-08-08 17:01:18 +0000252/*
253 * The chipid parameter goes away as soon as we have Super I/O matching in the
254 * board enable table. The call to winbond_superio_detect() goes away as
255 * soon as we have generic Super I/O detection code.
256 */
mkarcher51455562010-06-27 15:07:49 +0000257static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
258 int pin, int raise)
259{
uwee15beb92010-08-08 17:01:18 +0000260 const struct winbond_chip *chip = NULL;
261 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000262 int port = pin / 10;
263 int bit = pin % 10;
264
265 chip = winbond_superio_detect(base);
266 if (!chip) {
267 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
268 return -1;
269 }
mkarcher87ee57f2010-06-29 14:44:40 +0000270 if (chip->device_id != chipid) {
271 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
272 "expected %x\n", chip->device_id, chipid);
273 return -1;
274 }
mkarcher51455562010-06-27 15:07:49 +0000275 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
276 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
277 pin);
278 return -1;
279 }
280
281 gpio = &chip->port[port - 1];
282
283 if (gpio->ldn == 0) {
284 msg_perr("\nERROR: GPIO%d is not supported yet on this"
285 " winbond chip\n", port);
286 return -1;
287 }
288
289 w836xx_ext_enter(base);
290
uwee15beb92010-08-08 17:01:18 +0000291 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000292 sio_write(base, 0x07, gpio->ldn);
293
294 /* Activate logical device. */
295 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
296
uwee15beb92010-08-08 17:01:18 +0000297 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000298 if (gpio->mux && gpio->mux[bit].reg)
299 sio_mask(base, gpio->mux[bit].reg,
300 gpio->mux[bit].data, gpio->mux[bit].mask);
301
uwee15beb92010-08-08 17:01:18 +0000302 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000303 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
304 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
305
306 w836xx_ext_leave(base);
307
308 return 0;
309}
310
uwee15beb92010-08-08 17:01:18 +0000311/*
uwebe4477b2007-08-23 16:08:21 +0000312 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000313 *
314 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000315 * - Agami Aruma
316 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000317 */
uwee15beb92010-08-08 17:01:18 +0000318static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000319{
mkarcher51455562010-06-27 15:07:49 +0000320 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000321}
322
uwee15beb92010-08-08 17:01:18 +0000323/*
mkarcher101a27a2010-08-07 21:49:11 +0000324 * Winbond W83627HF: Raise GPIO25.
325 *
326 * Suited for:
327 * - MSI MS-6577
328 */
uwee15beb92010-08-08 17:01:18 +0000329static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000330{
331 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
332}
333
uwee15beb92010-08-08 17:01:18 +0000334/*
stefanctbf8ef7d2011-07-20 16:34:18 +0000335 * Winbond W83627EHF: Raise GPIO22.
mkarcher65f85742010-06-27 15:07:52 +0000336 *
337 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000338 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000339 */
stefanctbf8ef7d2011-07-20 16:34:18 +0000340static int w83627ehf_gpio22_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000341{
stefanctbf8ef7d2011-07-20 16:34:18 +0000342 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
mkarcher65f85742010-06-27 15:07:52 +0000343}
344
uwee15beb92010-08-08 17:01:18 +0000345/*
mkarcher51455562010-06-27 15:07:49 +0000346 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000347 *
348 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000349 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000350 */
uwee15beb92010-08-08 17:01:18 +0000351static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000352{
mkarcher51455562010-06-27 15:07:49 +0000353 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000354}
355
uwee15beb92010-08-08 17:01:18 +0000356/*
mkarcher51455562010-06-27 15:07:49 +0000357 * Winbond W83627THF: Raise GPIO 44.
358 *
359 * Suited for:
360 * - MSI K8N Neo3
361 */
uwee15beb92010-08-08 17:01:18 +0000362static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000363{
mkarcher51455562010-06-27 15:07:49 +0000364 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000365}
uwe6ed6d952007-12-04 21:49:06 +0000366
uwee15beb92010-08-08 17:01:18 +0000367/*
mkarcher20636ae2010-08-02 08:29:34 +0000368 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000369 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000370 */
hailfinger7bac0e52009-05-25 23:26:50 +0000371static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000372{
hailfinger7bac0e52009-05-25 23:26:50 +0000373 w836xx_ext_enter(port);
374 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000375 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000376 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000377 }
hailfinger7bac0e52009-05-25 23:26:50 +0000378 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000379}
380
uwee15beb92010-08-08 17:01:18 +0000381/*
libv53f58142009-12-23 00:54:26 +0000382 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000383 * - EPoX EP-8K5A2: VIA KT333 + VT8235
384 * - Albatron PM266A Pro: VIA P4M266A + VT8235
385 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
386 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
387 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000388 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000389 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000390 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000391 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe0e214692011-06-19 16:52:48 +0000392 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000393 */
uweeb26b6e2010-06-07 19:06:26 +0000394static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000395{
libv53f58142009-12-23 00:54:26 +0000396 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000397
libv53f58142009-12-23 00:54:26 +0000398 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000399}
400
uwee15beb92010-08-08 17:01:18 +0000401/*
mkarchered00ee62010-03-21 13:36:20 +0000402 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000403 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000404 */
uweeb26b6e2010-06-07 19:06:26 +0000405static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000406{
407 w836xx_memw_enable(0x4E);
408
409 return 0;
410}
411
uwee15beb92010-08-08 17:01:18 +0000412/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000413 * Suited for all boards with ITE IT8705F.
414 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000415 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000416int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000417{
hailfingerc73ce6e2010-07-10 16:56:32 +0000418 uint8_t tmp;
419 int ret = 0;
420
libv71e95f52010-01-20 14:45:07 +0000421 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000422 tmp = sio_read(port, 0x24);
423 /* Check if at least one flash segment is enabled. */
424 if (tmp & 0xf0) {
425 /* The IT8705F will respond to LPC cycles and translate them. */
hailfinger76bb7e92011-11-09 23:40:00 +0000426 internal_buses_supported = BUS_PARALLEL;
hailfingerc73ce6e2010-07-10 16:56:32 +0000427 /* Flash ROM I/F Writes Enable */
428 tmp |= 0x04;
429 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
430 if (tmp & 0x02) {
431 /* The data sheet contradicts itself about max size. */
432 max_rom_decode.parallel = 1024 * 1024;
433 msg_pinfo("IT8705F with very unusual settings. Please "
434 "send the output of \"flashrom -V\" to \n"
hailfinger5bae2332010-10-08 11:03:02 +0000435 "flashrom@flashrom.org with "
436 "IT8705: your board name: flashrom -V\n"
437 "as the subject to help us finish "
hailfingerc73ce6e2010-07-10 16:56:32 +0000438 "support for your Super I/O. Thanks.\n");
439 ret = 1;
440 } else if (tmp & 0x08) {
441 max_rom_decode.parallel = 512 * 1024;
442 } else {
443 max_rom_decode.parallel = 256 * 1024;
444 }
445 /* Safety checks. The data sheet is unclear here: Segments 1+3
446 * overlap, no segment seems to cover top - 1MB to top - 512kB.
447 * We assume that certain combinations make no sense.
448 */
449 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
450 (!(tmp & 0x10)) || /* 128 kB dis */
451 (!(tmp & 0x40))) { /* 256/512 kB dis */
452 msg_perr("Inconsistent IT8705F decode size!\n");
453 ret = 1;
454 }
455 if (sio_read(port, 0x25) != 0) {
456 msg_perr("IT8705F flash data pins disabled!\n");
457 ret = 1;
458 }
459 if (sio_read(port, 0x26) != 0) {
460 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
461 ret = 1;
462 }
463 if (sio_read(port, 0x27) != 0) {
464 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
465 ret = 1;
466 }
467 if ((sio_read(port, 0x29) & 0x10) != 0) {
468 msg_perr("IT8705F flash write enable pin disabled!\n");
469 ret = 1;
470 }
471 if ((sio_read(port, 0x29) & 0x08) != 0) {
472 msg_perr("IT8705F flash chip select pin disabled!\n");
473 ret = 1;
474 }
475 if ((sio_read(port, 0x29) & 0x04) != 0) {
476 msg_perr("IT8705F flash read strobe pin disabled!\n");
477 ret = 1;
478 }
479 if ((sio_read(port, 0x29) & 0x03) != 0) {
480 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
481 /* Not really an error if you use flash chips smaller
482 * than 256 kByte, but such a configuration is unlikely.
483 */
484 ret = 1;
485 }
486 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
487 max_rom_decode.parallel);
488 if (ret) {
489 msg_pinfo("Not enabling IT8705F flash write.\n");
490 } else {
491 sio_write(port, 0x24, tmp);
492 }
493 } else {
494 msg_pdbg("No IT8705F flash segment enabled.\n");
David Hendricks5e79c9f2013-11-04 22:05:08 -0800495 ret = 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000496 }
libv71e95f52010-01-20 14:45:07 +0000497 exit_conf_mode_ite(port);
498
hailfingerc73ce6e2010-07-10 16:56:32 +0000499 return ret;
libv71e95f52010-01-20 14:45:07 +0000500}
libv53f58142009-12-23 00:54:26 +0000501
mhm0d4fa5f2010-09-13 19:39:25 +0000502/*
503 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
504 * It uses the Winbond command sequence to enter extended configuration
505 * mode and the ITE sequence to exit.
506 *
507 * Registers seems similar to the ones on ITE IT8710F.
508 */
509static int it8707f_write_enable(uint8_t port)
510{
511 uint8_t tmp;
512
513 w836xx_ext_enter(port);
514
515 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
516 tmp = sio_read(port, 0x23);
517 tmp |= (1 << 3);
518 sio_write(port, 0x23, tmp);
519
520 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
521 tmp = sio_read(port, 0x24);
522 tmp |= (1 << 2) | (1 << 3);
523 sio_write(port, 0x24, tmp);
524
525 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
526 tmp = sio_read(port, 0x23);
527 tmp &= ~(1 << 3);
528 sio_write(port, 0x23, tmp);
529
530 exit_conf_mode_ite(port);
531
532 return 0;
533}
534
535/*
536 * Suited for:
537 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
538 */
539static int it8707f_write_enable_2e(void)
540{
541 return it8707f_write_enable(0x2e);
542}
543
mkarcherfc0a1e12011-03-06 12:07:19 +0000544#define PC87360_ID 0xE1
545#define PC87364_ID 0xE4
546
547static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000548{
uwee15beb92010-08-08 17:01:18 +0000549 static const int bankbase[] = {0, 4, 8, 10, 12};
550 int gpio_bank = gpio / 8;
551 int gpio_pin = gpio % 8;
552 uint16_t baseport;
553 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000554
uwee15beb92010-08-08 17:01:18 +0000555 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000556 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000557 return -1;
558 }
mkarcherb507b7b2010-02-27 18:35:54 +0000559
uwee15beb92010-08-08 17:01:18 +0000560 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000561 if (id != chipid) {
uwe8d342eb2011-07-28 08:13:25 +0000562 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
563 id, chipid);
uwee15beb92010-08-08 17:01:18 +0000564 return -1;
565 }
mkarcherb507b7b2010-02-27 18:35:54 +0000566
uwee15beb92010-08-08 17:01:18 +0000567 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
568 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
569 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
570 msg_perr("PC87360: invalid GPIO base address %04x\n",
571 baseport);
572 return -1;
573 }
574 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
575 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
576 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000577
uwee15beb92010-08-08 17:01:18 +0000578 val = INB(baseport + bankbase[gpio_bank]);
579 if (raise)
580 val |= 1 << gpio_pin;
581 else
582 val &= ~(1 << gpio_pin);
583 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000584
uwee15beb92010-08-08 17:01:18 +0000585 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000586}
587
uwee15beb92010-08-08 17:01:18 +0000588/*
589 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000590 */
libv53f58142009-12-23 00:54:26 +0000591static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000592{
libv53f58142009-12-23 00:54:26 +0000593 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000594 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000595 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000596
libv53f58142009-12-23 00:54:26 +0000597 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
598 switch (dev->device_id) {
599 case 0x3177: /* VT8235 */
600 case 0x3227: /* VT8237R */
601 case 0x3337: /* VT8237A */
602 break;
603 default:
snelsone42c3802010-05-07 20:09:04 +0000604 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000605 return -1;
606 }
607
libv785ec422009-06-19 13:53:59 +0000608 if ((gpio >= 12) && (gpio <= 15)) {
609 /* GPIO12-15 -> output */
610 val = pci_read_byte(dev, 0xE4);
611 val |= 0x10;
612 pci_write_byte(dev, 0xE4, val);
613 } else if (gpio == 9) {
614 /* GPIO9 -> Output */
615 val = pci_read_byte(dev, 0xE4);
616 val |= 0x20;
617 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000618 } else if (gpio == 5) {
619 val = pci_read_byte(dev, 0xE4);
620 val |= 0x01;
621 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000622 } else {
snelsone42c3802010-05-07 20:09:04 +0000623 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000624 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000625 return -1;
uwef6641642007-05-09 10:17:44 +0000626 }
stepan927d4e22007-04-04 22:45:58 +0000627
uwe6ab4b7b2009-05-09 14:26:04 +0000628 /* We need the I/O Base Address for this board's flash enable. */
629 base = pci_read_word(dev, 0x88) & 0xff80;
630
libvc89fddc2009-12-09 07:53:01 +0000631 offset = 0x4C + gpio / 8;
632 bit = 0x01 << (gpio % 8);
633
634 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000635 if (raise)
636 val |= bit;
637 else
638 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000639 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000640
uwef6641642007-05-09 10:17:44 +0000641 return 0;
stepan927d4e22007-04-04 22:45:58 +0000642}
643
uwee15beb92010-08-08 17:01:18 +0000644/*
645 * Suited for:
646 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000647 */
uweeb26b6e2010-06-07 19:06:26 +0000648static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000649{
libv53f58142009-12-23 00:54:26 +0000650 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
651 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000652}
653
uwee15beb92010-08-08 17:01:18 +0000654/*
655 * Suited for:
656 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000657 */
uweeb26b6e2010-06-07 19:06:26 +0000658static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000659{
libv53f58142009-12-23 00:54:26 +0000660 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000661}
662
uwee15beb92010-08-08 17:01:18 +0000663/*
664 * Suited for:
665 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000666 *
667 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
668 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000669 */
uweeb26b6e2010-06-07 19:06:26 +0000670static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000671{
libv53f58142009-12-23 00:54:26 +0000672 return via_vt823x_gpio_set(15, 1);
673}
674
uwee15beb92010-08-08 17:01:18 +0000675/*
libv53f58142009-12-23 00:54:26 +0000676 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
677 *
678 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000679 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
680 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000681 */
uweeb26b6e2010-06-07 19:06:26 +0000682static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000683{
684 int ret;
685
686 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000687 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000688
libv53f58142009-12-23 00:54:26 +0000689 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000690}
691
uwee15beb92010-08-08 17:01:18 +0000692/*
693 * Suited for:
694 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000695 *
696 * This is rather nasty code, but there's no way to do this cleanly.
697 * We're basically talking to some unknown device on SMBus, my guess
698 * is that it is the Winbond W83781D that lives near the DIP BIOS.
699 */
uweeb26b6e2010-06-07 19:06:26 +0000700static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000701{
702 uint8_t tmp;
703 int i;
704
705#define ASUSP5A_LOOP 5000
706
hailfingere1f062f2008-05-22 13:22:45 +0000707 OUTB(0x00, 0xE807);
708 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000709
hailfingere1f062f2008-05-22 13:22:45 +0000710 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000711
712 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000713 OUTB(0xE1, 0xFF);
714 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000715 break;
716 }
717
718 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000719 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000720 return -1;
721 }
722
hailfingere1f062f2008-05-22 13:22:45 +0000723 OUTB(0x20, 0xE801);
724 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000725
hailfingere1f062f2008-05-22 13:22:45 +0000726 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000727
728 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000729 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000730 if (tmp & 0x70)
731 break;
732 }
733
734 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000735 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000736 return -1;
737 }
738
hailfingere1f062f2008-05-22 13:22:45 +0000739 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000740 tmp &= ~0x02;
741
hailfingere1f062f2008-05-22 13:22:45 +0000742 OUTB(0x00, 0xE807);
743 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000744
hailfingere1f062f2008-05-22 13:22:45 +0000745 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000746
hailfingere1f062f2008-05-22 13:22:45 +0000747 OUTB(0xFF, 0xE800);
748 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000749
hailfingere1f062f2008-05-22 13:22:45 +0000750 OUTB(0x20, 0xE801);
751 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000752
hailfingere1f062f2008-05-22 13:22:45 +0000753 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000754
755 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000756 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000757 if (tmp & 0x70)
758 break;
759 }
760
761 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000762 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000763 return -1;
764 }
765
766 return 0;
767}
768
libv6a74dbe2009-12-09 11:39:02 +0000769/*
770 * Set GPIO lines in the Broadcom HT-1000 southbridge.
771 *
uwee15beb92010-08-08 17:01:18 +0000772 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000773 */
uweeb26b6e2010-06-07 19:06:26 +0000774static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000775{
776 /* GPIO 0 reg from PM regs */
777 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
778 sio_mask(0xcd6, 0x44, 0x24, 0x24);
779
780 return 0;
781}
782
hailfinger08c281b2010-07-01 11:16:28 +0000783/*
784 * Set GPIO lines in the Broadcom HT-1000 southbridge.
785 *
uwee15beb92010-08-08 17:01:18 +0000786 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000787 */
788static int board_hp_dl165_g6_enable(void)
789{
790 /* Variant of DL145, with slightly different pin placement. */
791 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
792 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
793
794 return 0;
795}
796
uweeb26b6e2010-06-07 19:06:26 +0000797static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000798{
uwee15beb92010-08-08 17:01:18 +0000799 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000800 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000801
802 return 0;
803}
804
uwee15beb92010-08-08 17:01:18 +0000805/*
806 * Suited for:
807 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000808 */
uweeb26b6e2010-06-07 19:06:26 +0000809static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000810{
811 struct pci_dev *dev;
812
uwe8d342eb2011-07-28 08:13:25 +0000813 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
libvb13ceec2009-10-21 12:05:50 +0000814 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000815 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000816 return -1;
817 }
818
uwe8d342eb2011-07-28 08:13:25 +0000819 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
libvb13ceec2009-10-21 12:05:50 +0000820 pci_write_byte(dev, 0x92, 0);
821
822 return 0;
823}
824
uwee15beb92010-08-08 17:01:18 +0000825/*
mhmbf2aff92010-09-16 22:09:18 +0000826 * Suited for:
827 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
828 */
mhmbf2aff92010-09-16 22:09:18 +0000829static int board_ecs_geforce6100sm_m(void)
830{
831 struct pci_dev *dev;
832 uint32_t tmp;
833
834 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
835 if (!dev) {
836 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
837 return -1;
838 }
839
840 tmp = pci_read_byte(dev, 0xE0);
841 tmp &= ~(1 << 3);
842 pci_write_byte(dev, 0xE0, tmp);
843
844 return 0;
845}
846
847/*
libv6db37e62009-12-03 12:25:34 +0000848 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000849 */
libv6db37e62009-12-03 12:25:34 +0000850static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000851{
libv6db37e62009-12-03 12:25:34 +0000852 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +0000853 uint16_t base, devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000854 uint8_t tmp;
855
libv8068cf92009-12-22 13:04:13 +0000856 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000857 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000858 return -1;
859 }
860
hailfingerb91c08c2011-08-15 19:54:20 +0000861 /* Check for the ISA bridge first. */
libv8068cf92009-12-22 13:04:13 +0000862 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000863 switch (dev->device_id) {
864 case 0x0030: /* CK804 */
865 case 0x0050: /* MCP04 */
866 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000867 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000868 break;
mkarcherbb421582010-06-01 16:09:06 +0000869 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +0000870 case 0x0261: /* MCP51 */
mkarcherbb421582010-06-01 16:09:06 +0000871 case 0x0364: /* MCP55 */
872 /* find SMBus controller on *this* southbridge */
873 /* The infamous Tyan S2915-E has two south bridges; they are
874 easily told apart from each other by the class of the
875 LPC bridge, but have the same SMBus bridge IDs */
876 if (dev->func != 0) {
877 msg_perr("MCP LPC bridge at unexpected function"
878 " number %d\n", dev->func);
879 return -1;
880 }
881
hailfinger86da8ff2010-07-17 22:28:05 +0000882#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000883 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000884#else
885 /* pciutils/libpci before version 2.2 is too old to support
886 * PCI domains. Such old machines usually don't have domains
887 * besides domain 0, so this is not a problem.
888 */
889 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
890#endif
mkarcherbb421582010-06-01 16:09:06 +0000891 if (!dev) {
892 msg_perr("MCP SMBus controller could not be found\n");
893 return -1;
894 }
895 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
896 if (devclass != 0x0C05) {
897 msg_perr("Unexpected device class %04x for SMBus"
898 " controller\n", devclass);
899 return -1;
900 }
libv8068cf92009-12-22 13:04:13 +0000901 break;
mkarcherbb421582010-06-01 16:09:06 +0000902 default:
snelsone42c3802010-05-07 20:09:04 +0000903 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000904 return -1;
905 }
906
907 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
908 base += 0xC0;
909
910 tmp = INB(base + gpio);
911 tmp &= ~0x0F; /* null lower nibble */
912 tmp |= 0x04; /* gpio -> output. */
913 if (raise)
914 tmp |= 0x01;
915 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000916
917 return 0;
918}
919
uwee15beb92010-08-08 17:01:18 +0000920/*
921 * Suited for:
stefanctd7a27782011-08-07 13:17:20 +0000922 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
uwe75074aa2010-08-15 14:36:18 +0000923 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000924 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000925 */
uweeb26b6e2010-06-07 19:06:26 +0000926static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000927{
928 return nvidia_mcp_gpio_set(0x00, 1);
929}
930
uwee15beb92010-08-08 17:01:18 +0000931/*
932 * Suited for:
933 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000934 */
uweeb26b6e2010-06-07 19:06:26 +0000935static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000936{
937 return nvidia_mcp_gpio_set(0x02, 0);
938}
939
uwee15beb92010-08-08 17:01:18 +0000940/*
941 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +0000942 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
uwe0b7a6ba2010-08-15 15:26:30 +0000943 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
944 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000945 */
uweeb26b6e2010-06-07 19:06:26 +0000946static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000947{
948 return nvidia_mcp_gpio_set(0x02, 1);
949}
950
uwee15beb92010-08-08 17:01:18 +0000951/*
952 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +0000953 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +0000954 */
955static int nvidia_mcp_gpio4_raise(void)
956{
957 return nvidia_mcp_gpio_set(0x04, 1);
958}
959
960/*
961 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000962 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
963 *
964 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
965 * board. We can't tell the SMBus logical devices apart, but we
966 * can tell the LPC bridge functions apart.
967 * We need to choose the SMBus bridge next to the LPC bridge with
968 * ID 0x364 and the "LPC bridge" class.
969 * b) #TBL is hardwired on that board to a pull-down. It can be
970 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000971 */
uweeb26b6e2010-06-07 19:06:26 +0000972static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000973{
974 return nvidia_mcp_gpio_set(0x05, 1);
975}
976
uwee15beb92010-08-08 17:01:18 +0000977/*
978 * Suited for:
979 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000980 */
uweeb26b6e2010-06-07 19:06:26 +0000981static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000982{
983 return nvidia_mcp_gpio_set(0x08, 1);
984}
985
uwee15beb92010-08-08 17:01:18 +0000986/*
987 * Suited for:
stefanct371e7e82011-07-07 19:56:58 +0000988 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
stefanct8fb644d2011-06-13 16:58:54 +0000989 */
990static int nvidia_mcp_gpio0a_raise(void)
991{
992 return nvidia_mcp_gpio_set(0x0a, 1);
993}
994
995/*
996 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000997 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000998 */
mkarcherd291e752010-06-12 23:14:03 +0000999static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +00001000{
1001 return nvidia_mcp_gpio_set(0x0c, 1);
1002}
1003
uwee15beb92010-08-08 17:01:18 +00001004/*
1005 * Suited for:
1006 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +00001007 */
1008static int nvidia_mcp_gpio4_lower(void)
1009{
1010 return nvidia_mcp_gpio_set(0x04, 0);
1011}
1012
uwee15beb92010-08-08 17:01:18 +00001013/*
1014 * Suited for:
1015 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001016 */
uweeb26b6e2010-06-07 19:06:26 +00001017static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001018{
libv6db37e62009-12-03 12:25:34 +00001019 return nvidia_mcp_gpio_set(0x10, 1);
1020}
libv5ac6e5c2009-10-05 16:07:00 +00001021
uwee15beb92010-08-08 17:01:18 +00001022/*
1023 * Suited for:
1024 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001025 */
uweeb26b6e2010-06-07 19:06:26 +00001026static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001027{
1028 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001029}
1030
uwee15beb92010-08-08 17:01:18 +00001031/*
1032 * Suited for:
1033 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001034 */
uweeb26b6e2010-06-07 19:06:26 +00001035static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001036{
libv6db37e62009-12-03 12:25:34 +00001037 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001038}
libv5ac6e5c2009-10-05 16:07:00 +00001039
uwee15beb92010-08-08 17:01:18 +00001040/*
1041 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001042 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1043 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001044 */
1045static int nvidia_mcp_gpio3b_raise(void)
1046{
1047 return nvidia_mcp_gpio_set(0x3b, 1);
1048}
1049
1050/*
1051 * Suited for:
stefanct634adc82011-11-02 14:31:18 +00001052 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1053 */
1054static int board_sun_ultra_40_m2(void)
1055{
1056 int ret;
1057 uint8_t reg;
1058 uint16_t base;
1059 struct pci_dev *dev;
1060
1061 ret = nvidia_mcp_gpio4_lower();
1062 if (ret)
1063 return ret;
1064
1065 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1066 if (!dev) {
1067 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1068 return -1;
1069 }
1070
1071 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1072 if (!base)
1073 return -1;
1074
1075 reg = INB(base + 0x4b);
1076 reg |= 0x10;
1077 OUTB(reg, base + 0x4b);
1078
1079 return 0;
1080}
1081
1082/*
1083 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001084 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001085 */
uweeb26b6e2010-06-07 19:06:26 +00001086static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001087{
1088#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001089#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1090#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1091#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001092#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1093#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1094#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001095#define DBE6x_BOOT_LOC_FLASH 2
1096#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001097
stepanf251ff82009-08-12 18:25:24 +00001098 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001099 unsigned long boot_loc;
1100
stepanf251ff82009-08-12 18:25:24 +00001101 /* Geode only has a single core */
1102 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001103 return -1;
stepanf778f522008-02-20 11:11:18 +00001104
stepanf251ff82009-08-12 18:25:24 +00001105 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001106
stepanf251ff82009-08-12 18:25:24 +00001107 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001108 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1109 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1110 else
1111 boot_loc = DBE6x_BOOT_LOC_FLASH;
1112
stepanf251ff82009-08-12 18:25:24 +00001113 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1114 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001115 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001116
stepanf251ff82009-08-12 18:25:24 +00001117 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001118
stepanf251ff82009-08-12 18:25:24 +00001119 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001120
stepanf778f522008-02-20 11:11:18 +00001121 return 0;
1122}
1123
uwee15beb92010-08-08 17:01:18 +00001124/*
stefanctdda0e212011-05-17 13:31:55 +00001125 * Suited for:
uwe8d342eb2011-07-28 08:13:25 +00001126 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
stefanctdda0e212011-05-17 13:31:55 +00001127 * Datasheet(s) used:
1128 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1129 */
1130static int amd_sbxxx_gpio9_raise(void)
1131{
1132 struct pci_dev *dev;
1133 uint32_t reg;
1134
uwe8d342eb2011-07-28 08:13:25 +00001135 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
stefanctdda0e212011-05-17 13:31:55 +00001136 if (!dev) {
1137 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1138 return -1;
1139 }
1140
1141 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1142 /* enable output (0: enable, 1: tristate):
1143 GPIO9 output enable is at bit 5 in 0xA9 */
1144 reg &= ~((uint32_t)1<<(8+5));
1145 /* raise:
1146 GPIO9 output register is at bit 5 in 0xA8 */
1147 reg |= (1<<5);
1148 pci_write_long(dev, 0xA8, reg);
1149
1150 return 0;
1151}
1152
1153/*
uwe3a3ab2f2010-03-25 23:18:41 +00001154 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001155 */
1156static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1157{
mkarcher681bc022010-02-24 00:00:21 +00001158 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001159 struct pci_dev *dev;
1160 uint32_t tmp, base;
1161
hailfingerb91c08c2011-08-15 19:54:20 +00001162 /* GPO{0,8,27,28,30} are always available. */
1163 static const uint32_t nonmuxed_gpos = 0x58000101;
mkarcher6757a5e2010-08-15 22:35:31 +00001164
1165 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
uwe8d342eb2011-07-28 08:13:25 +00001166 {0},
1167 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1168 {0xB0, 0x0001, 0x0000},
1169 {0xB0, 0x0001, 0x0000},
1170 {0xB0, 0x0001, 0x0000},
1171 {0xB0, 0x0001, 0x0000},
1172 {0xB0, 0x0001, 0x0000},
1173 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1174 {0},
1175 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1176 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1177 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1178 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1179 {0x4E, 0x0100, 0x0000},
1180 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1181 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1182 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1183 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1184 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1185 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1186 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1187 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1188 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1189 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1190 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1191 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1192 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1193 {0},
1194 {0},
1195 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1196 {0}
mkarcher6757a5e2010-08-15 22:35:31 +00001197 };
1198
libv8d908612009-12-14 10:41:58 +00001199 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1200 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001201 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001202 return -1;
1203 }
1204
uwee15beb92010-08-08 17:01:18 +00001205 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001206 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001207 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001208 return -1;
1209 }
1210
uwe8d342eb2011-07-28 08:13:25 +00001211 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
hailfingerb91c08c2011-08-15 19:54:20 +00001212 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1213 piix4_gpo[gpo].value)) {
1214 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
uwe8d342eb2011-07-28 08:13:25 +00001215 return -1;
libv8d908612009-12-14 10:41:58 +00001216 }
1217
libv8d908612009-12-14 10:41:58 +00001218 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1219 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001220 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001221 return -1;
1222 }
1223
1224 /* PM IO base */
1225 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1226
mkarcher681bc022010-02-24 00:00:21 +00001227 gpo_byte = gpo >> 3;
1228 gpo_bit = gpo & 7;
1229 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001230 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001231 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001232 else
mkarcher681bc022010-02-24 00:00:21 +00001233 tmp &= ~(0x01 << gpo_bit);
1234 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001235
1236 return 0;
1237}
1238
uwee15beb92010-08-08 17:01:18 +00001239/*
1240 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001241 * - ASUS P2B-N
1242 */
1243static int intel_piix4_gpo18_lower(void)
1244{
1245 return intel_piix4_gpo_set(18, 0);
1246}
1247
1248/*
1249 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001250 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1251 */
1252static int intel_piix4_gpo14_raise(void)
1253{
1254 return intel_piix4_gpo_set(14, 1);
1255}
1256
1257/*
1258 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001259 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001260 */
mkarcher6757a5e2010-08-15 22:35:31 +00001261static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001262{
1263 return intel_piix4_gpo_set(22, 1);
1264}
1265
uwee15beb92010-08-08 17:01:18 +00001266/*
1267 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001268 * - abit BM6
1269 */
1270static int intel_piix4_gpo26_lower(void)
1271{
1272 return intel_piix4_gpo_set(26, 0);
1273}
1274
1275/*
1276 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001277 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001278 */
uweeb26b6e2010-06-07 19:06:26 +00001279static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001280{
uwee15beb92010-08-08 17:01:18 +00001281 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001282}
1283
uwee15beb92010-08-08 17:01:18 +00001284/*
mhm4f2a2b62010-10-05 21:32:29 +00001285 * Suited for:
1286 * - Dell OptiPlex GX1
1287 */
1288static int intel_piix4_gpo30_lower(void)
1289{
1290 return intel_piix4_gpo_set(30, 0);
1291}
1292
1293/*
uwe3a3ab2f2010-03-25 23:18:41 +00001294 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001295 */
libv5afe85c2009-11-28 18:07:51 +00001296static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001297{
uwe3a3ab2f2010-03-25 23:18:41 +00001298 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001299 static struct {
1300 uint16_t id;
1301 uint8_t base_reg;
1302 uint32_t bank0;
1303 uint32_t bank1;
1304 uint32_t bank2;
1305 } intel_ich_gpio_table[] = {
1306 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1307 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1308 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1309 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1310 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1311 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1312 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1313 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1314 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1315 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1316 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1317 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1318 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1319 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1320 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1321 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1322 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1323 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1324 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1325 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1326 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1327 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1328 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1329 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1330 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1331 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1332 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1333 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1334 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1335 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1336 {0, 0, 0, 0, 0} /* end marker */
1337 };
uwecc6ecc52008-05-22 21:19:38 +00001338
libv5afe85c2009-11-28 18:07:51 +00001339 struct pci_dev *dev;
1340 uint16_t base;
1341 uint32_t tmp;
1342 int i, allowed;
1343
1344 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001345 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001346 uint16_t device_class;
1347 /* libpci before version 2.2.4 does not store class info. */
1348 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001349 if ((dev->vendor_id == 0x8086) &&
uwe8d342eb2011-07-28 08:13:25 +00001350 (device_class == 0x0601)) { /* ISA bridge */
libv5afe85c2009-11-28 18:07:51 +00001351 /* Is this device in our list? */
1352 for (i = 0; intel_ich_gpio_table[i].id; i++)
1353 if (dev->device_id == intel_ich_gpio_table[i].id)
1354 break;
1355
1356 if (intel_ich_gpio_table[i].id)
1357 break;
1358 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001359 }
libv5afe85c2009-11-28 18:07:51 +00001360
uwecc6ecc52008-05-22 21:19:38 +00001361 if (!dev) {
uwe8d342eb2011-07-28 08:13:25 +00001362 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001363 return -1;
1364 }
1365
uwee15beb92010-08-08 17:01:18 +00001366 /*
1367 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1368 * strapped to zero. From some mobile ICH9 version on, this becomes
1369 * 6:1. The mask below catches all.
1370 */
libv5afe85c2009-11-28 18:07:51 +00001371 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001372
uwee15beb92010-08-08 17:01:18 +00001373 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001374 if (gpio < 32)
1375 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1376 else if (gpio < 64)
1377 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1378 else
1379 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1380
1381 if (!allowed) {
uwe8d342eb2011-07-28 08:13:25 +00001382 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1383 " setting GPIO%02d\n", gpio);
libv5afe85c2009-11-28 18:07:51 +00001384 return -1;
1385 }
1386
uwe8d342eb2011-07-28 08:13:25 +00001387 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1388 raise ? "Rais" : "Dropp", gpio);
libv5afe85c2009-11-28 18:07:51 +00001389
1390 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001391 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001392 tmp = INL(base);
1393 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1394 if ((gpio == 28) &&
1395 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1396 tmp |= 1 << 27;
1397 else
1398 tmp |= 1 << gpio;
1399 OUTL(tmp, base);
1400
1401 /* As soon as we are talking to ICH8 and above, this register
1402 decides whether we can set the gpio or not. */
1403 if (dev->device_id > 0x2800) {
1404 tmp = INL(base);
1405 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001406 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001407 " does not allow setting GPIO%02d\n",
1408 gpio);
1409 return -1;
1410 }
1411 }
1412
uwee15beb92010-08-08 17:01:18 +00001413 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001414 tmp = INL(base + 0x04);
1415 tmp &= ~(1 << gpio);
1416 OUTL(tmp, base + 0x04);
1417
uwee15beb92010-08-08 17:01:18 +00001418 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001419 tmp = INL(base + 0x0C);
1420 if (raise)
1421 tmp |= 1 << gpio;
1422 else
1423 tmp &= ~(1 << gpio);
1424 OUTL(tmp, base + 0x0C);
1425 } else if (gpio < 64) {
1426 gpio -= 32;
1427
uwee15beb92010-08-08 17:01:18 +00001428 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001429 tmp = INL(base + 0x30);
1430 tmp |= 1 << gpio;
1431 OUTL(tmp, base + 0x30);
1432
1433 /* As soon as we are talking to ICH8 and above, this register
1434 decides whether we can set the gpio or not. */
1435 if (dev->device_id > 0x2800) {
1436 tmp = INL(base + 30);
1437 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001438 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001439 " does not allow setting GPIO%02d\n",
1440 gpio + 32);
1441 return -1;
1442 }
1443 }
1444
uwee15beb92010-08-08 17:01:18 +00001445 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001446 tmp = INL(base + 0x34);
1447 tmp &= ~(1 << gpio);
1448 OUTL(tmp, base + 0x34);
1449
uwee15beb92010-08-08 17:01:18 +00001450 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001451 tmp = INL(base + 0x38);
1452 if (raise)
1453 tmp |= 1 << gpio;
1454 else
1455 tmp &= ~(1 << gpio);
1456 OUTL(tmp, base + 0x38);
1457 } else {
1458 gpio -= 64;
1459
uwee15beb92010-08-08 17:01:18 +00001460 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001461 tmp = INL(base + 0x40);
1462 tmp |= 1 << gpio;
1463 OUTL(tmp, base + 0x40);
1464
1465 tmp = INL(base + 40);
1466 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001467 msg_perr("\nERROR: This Intel LPC bridge does "
libv5afe85c2009-11-28 18:07:51 +00001468 "not allow setting GPIO%02d\n", gpio + 64);
1469 return -1;
1470 }
1471
uwee15beb92010-08-08 17:01:18 +00001472 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001473 tmp = INL(base + 0x44);
1474 tmp &= ~(1 << gpio);
1475 OUTL(tmp, base + 0x44);
1476
uwee15beb92010-08-08 17:01:18 +00001477 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001478 tmp = INL(base + 0x48);
1479 if (raise)
1480 tmp |= 1 << gpio;
1481 else
1482 tmp &= ~(1 << gpio);
1483 OUTL(tmp, base + 0x48);
1484 }
uwecc6ecc52008-05-22 21:19:38 +00001485
1486 return 0;
1487}
1488
uwee15beb92010-08-08 17:01:18 +00001489/*
1490 * Suited for:
1491 * - abit IP35: Intel P35 + ICH9R
1492 * - abit IP35 Pro: Intel P35 + ICH9R
stefanct275b2532011-08-11 04:21:34 +00001493 * - ASUS P5LD2
uwecc6ecc52008-05-22 21:19:38 +00001494 */
uweeb26b6e2010-06-07 19:06:26 +00001495static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001496{
libv5afe85c2009-11-28 18:07:51 +00001497 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001498}
1499
uwee15beb92010-08-08 17:01:18 +00001500/*
1501 * Suited for:
1502 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001503 */
1504static int intel_ich_gpio18_raise(void)
1505{
1506 return intel_ich_gpio_set(18, 1);
1507}
1508
uwee15beb92010-08-08 17:01:18 +00001509/*
1510 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001511 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001512 */
uweeb26b6e2010-06-07 19:06:26 +00001513static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001514{
libv5afe85c2009-11-28 18:07:51 +00001515 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001516}
1517
uwee15beb92010-08-08 17:01:18 +00001518/*
libvdc84fa32009-11-28 18:26:21 +00001519 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001520 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1521 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001522 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001523 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001524 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001525 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
stefanctdbca6752011-08-11 05:47:32 +00001526 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001527 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001528 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1529 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001530 */
uweeb26b6e2010-06-07 19:06:26 +00001531static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001532{
libv5afe85c2009-11-28 18:07:51 +00001533 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001534}
1535
uwee15beb92010-08-08 17:01:18 +00001536/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001537 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001538 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001539 * - ASUS P4B533-E: socket478 + 845E + ICH4
1540 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Rudolf Marek1d455e22016-08-04 18:14:47 -07001541 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
libv5afe85c2009-11-28 18:07:51 +00001542 */
uweeb26b6e2010-06-07 19:06:26 +00001543static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001544{
1545 return intel_ich_gpio_set(22, 1);
1546}
1547
uwee15beb92010-08-08 17:01:18 +00001548/*
1549 * Suited for:
stefanctdfd58832011-07-25 20:38:52 +00001550 * - ASUS A8Jm (laptop): Intel 945 + ICH7
stefanct950bded2011-08-25 14:06:50 +00001551 * - ASUS P5LP-LE used in ...
1552 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1553 * - Epson Endeavor MT7700
stefanctdfd58832011-07-25 20:38:52 +00001554 */
1555static int intel_ich_gpio34_raise(void)
1556{
1557 return intel_ich_gpio_set(34, 1);
1558}
1559
1560/*
1561 * Suited for:
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001562 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Stefan Tauner718d1eb2016-08-18 18:00:53 -07001563 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001564 */
1565static int intel_ich_gpio38_raise(void)
1566{
1567 return intel_ich_gpio_set(38, 1);
1568}
1569
1570/*
1571 * Suited for:
stefanct58c2d772011-07-09 19:46:53 +00001572 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1573 */
1574static int intel_ich_gpio43_raise(void)
1575{
1576 return intel_ich_gpio_set(43, 1);
1577}
1578
1579/*
1580 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001581 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001582 */
uweeb26b6e2010-06-07 19:06:26 +00001583static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001584{
uwee15beb92010-08-08 17:01:18 +00001585 int ret;
1586 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1587 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001588 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001589 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001590 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1591 return ret;
1592}
1593
1594/*
1595 * Suited for:
1596 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1597 */
1598static int board_hp_p2706t(void)
1599{
1600 int ret;
1601 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1602 if (!ret)
1603 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001604 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001605}
1606
uwee15beb92010-08-08 17:01:18 +00001607/*
libve42a7c62009-11-28 18:16:31 +00001608 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001609 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1610 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1611 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001612 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001613 */
uweeb26b6e2010-06-07 19:06:26 +00001614static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001615{
1616 return intel_ich_gpio_set(23, 1);
1617}
1618
uwee15beb92010-08-08 17:01:18 +00001619/*
1620 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001621 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001622 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001623 */
1624static int intel_ich_gpio25_raise(void)
1625{
1626 return intel_ich_gpio_set(25, 1);
1627}
1628
uwee15beb92010-08-08 17:01:18 +00001629/*
1630 * Suited for:
1631 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001632 */
uweeb26b6e2010-06-07 19:06:26 +00001633static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001634{
1635 return intel_ich_gpio_set(26, 1);
1636}
1637
uwee15beb92010-08-08 17:01:18 +00001638/*
1639 * Suited for:
1640 * - P4SD-LA (HP OEM): i865 + ICH5
stefanct2ecec882011-06-13 16:59:01 +00001641 * - GIGABYTE GA-8IP775: 865P + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001642 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
hailfinger344569c2011-06-09 20:59:30 +00001643 * - MSI MS-6788-40 (aka 848P Neo-V)
mkarcher0b183572010-07-24 11:03:48 +00001644 */
hailfinger531e79c2010-07-24 18:47:45 +00001645static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001646{
1647 return intel_ich_gpio_set(32, 1);
1648}
1649
uwee15beb92010-08-08 17:01:18 +00001650/*
1651 * Suited for:
stefanctf1c118f2011-05-18 01:32:16 +00001652 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1653 */
1654static int board_aopen_i975xa_ydg(void)
1655{
1656 int ret;
1657
uwe8d342eb2011-07-28 08:13:25 +00001658 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
stefanctf1c118f2011-05-18 01:32:16 +00001659 * or perhaps it's not needed at all?
uwe8d342eb2011-07-28 08:13:25 +00001660 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1661 * were in the right LDN, it would have to be GPIO1 or GPIO3.
stefanctf1c118f2011-05-18 01:32:16 +00001662 */
1663/*
1664 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1665 if (!ret)
1666*/
1667 ret = intel_ich_gpio_set(33, 1);
1668
1669 return ret;
1670}
1671
1672/*
1673 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001674 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001675 */
uweeb26b6e2010-06-07 19:06:26 +00001676static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001677{
1678 int ret;
1679
1680 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1681 ret = intel_ich_gpio_set(22, 1);
1682 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1683 ret = intel_ich_gpio_set(23, 1);
1684
1685 return ret;
1686}
1687
uwee15beb92010-08-08 17:01:18 +00001688/*
1689 * Suited for:
1690 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001691 */
uweeb26b6e2010-06-07 19:06:26 +00001692static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001693{
libv5afe85c2009-11-28 18:07:51 +00001694 int ret;
stepanb8361b92008-03-17 22:59:40 +00001695
libv5afe85c2009-11-28 18:07:51 +00001696 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1697 if (!ret)
1698 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001699
libv5afe85c2009-11-28 18:07:51 +00001700 return ret;
stepanb8361b92008-03-17 22:59:40 +00001701}
1702
uwee15beb92010-08-08 17:01:18 +00001703/*
1704 * Suited for:
1705 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001706 */
snelsonef86df92010-03-19 22:49:09 +00001707static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001708{
snelsonef86df92010-03-19 22:49:09 +00001709 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001710 uint32_t base, tmp;
libv88cd3d22009-06-17 14:43:24 +00001711
uwe8d342eb2011-07-28 08:13:25 +00001712 /* VT82C686 power management */
libv88cd3d22009-06-17 14:43:24 +00001713 dev = pci_dev_find(0x1106, 0x3057);
1714 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001715 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001716 return -1;
1717 }
1718
snelsone42c3802010-05-07 20:09:04 +00001719 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
uwe8d342eb2011-07-28 08:13:25 +00001720 raise ? "Rais" : "Dropp", gpio);
snelsonef86df92010-03-19 22:49:09 +00001721
uwe8d342eb2011-07-28 08:13:25 +00001722 /* Select GPO function on multiplexed pins. */
libv88cd3d22009-06-17 14:43:24 +00001723 tmp = pci_read_byte(dev, 0x54);
uwe8d342eb2011-07-28 08:13:25 +00001724 switch (gpio) {
1725 case 0:
1726 tmp &= ~0x03;
1727 break;
1728 case 1:
1729 tmp |= 0x04;
1730 break;
1731 case 2:
1732 tmp |= 0x08;
1733 break;
1734 case 3:
1735 tmp |= 0x10;
1736 break;
snelsonef86df92010-03-19 22:49:09 +00001737 }
libv88cd3d22009-06-17 14:43:24 +00001738 pci_write_byte(dev, 0x54, tmp);
1739
1740 /* PM IO base */
1741 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1742
1743 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001744 tmp = INL(base + 0x4C);
1745 if (raise)
1746 tmp |= 1U << gpio;
1747 else
1748 tmp &= ~(1U << gpio);
1749 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001750
1751 return 0;
1752}
1753
uwee15beb92010-08-08 17:01:18 +00001754/*
1755 * Suited for:
1756 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001757 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001758 */
uweeb26b6e2010-06-07 19:06:26 +00001759static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001760{
1761 return via_apollo_gpo_set(4, 0);
1762}
1763
uwee15beb92010-08-08 17:01:18 +00001764/*
1765 * Suited for:
1766 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001767 */
uweeb26b6e2010-06-07 19:06:26 +00001768static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001769{
1770 return via_apollo_gpo_set(0, 0);
1771}
1772
uwee15beb92010-08-08 17:01:18 +00001773/*
mkarcher2b630cf2011-07-25 17:25:24 +00001774 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
uwee15beb92010-08-08 17:01:18 +00001775 *
1776 * Suited for:
1777 * - MSI 651M-L: SiS651 / SiS962
mkarcher2b630cf2011-07-25 17:25:24 +00001778 * - GIGABYTE GA-8SIMLH
mkarchercd460642010-01-09 17:36:06 +00001779 */
mkarcher2b630cf2011-07-25 17:25:24 +00001780static int sis_gpio0_raise_and_w836xx_memw(void)
mkarchercd460642010-01-09 17:36:06 +00001781{
uwee15beb92010-08-08 17:01:18 +00001782 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001783 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001784
1785 dev = pci_dev_find(0x1039, 0x0962);
1786 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001787 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001788 return 1;
1789 }
1790
mkarchercd460642010-01-09 17:36:06 +00001791 base = pci_read_word(dev, 0x74);
1792 temp = INW(base + 0x68);
1793 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001794 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001795
1796 temp = INW(base + 0x64);
1797 temp |= (1 << 0); /* Raise output? */
1798 OUTW(temp, base + 0x64);
1799
1800 w836xx_memw_enable(0x2E);
1801
1802 return 0;
1803}
1804
uwee15beb92010-08-08 17:01:18 +00001805/*
libv5bcbdea2009-06-19 13:00:24 +00001806 * Find the runtime registers of an SMSC Super I/O, after verifying its
1807 * chip ID.
1808 *
1809 * Returns the base port of the runtime register block, or 0 on error.
1810 */
1811static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1812 uint8_t logical_device)
1813{
1814 uint16_t rt_port = 0;
1815
1816 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001817 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001818 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001819 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001820 goto out;
1821 }
1822
1823 /* If the runtime block is active, get its address. */
1824 sio_write(sio_port, 0x07, logical_device);
1825 if (sio_read(sio_port, 0x30) & 1) {
1826 rt_port = (sio_read(sio_port, 0x60) << 8)
1827 | sio_read(sio_port, 0x61);
1828 }
1829
1830 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001831 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001832 "Super I/O runtime interface not available.\n");
1833 }
1834out:
uwe619a15a2009-06-28 23:26:37 +00001835 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001836 return rt_port;
1837}
1838
uwee15beb92010-08-08 17:01:18 +00001839/*
1840 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001841 * connected to GP30 on the Super I/O, and TBL# is always high.
1842 */
uweeb26b6e2010-06-07 19:06:26 +00001843static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001844{
1845 struct pci_dev *dev;
1846 uint16_t rt_port;
1847 uint8_t val;
1848
1849 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1850 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001851 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001852 return -1;
1853 }
1854
uwe619a15a2009-06-28 23:26:37 +00001855 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001856 if (rt_port == 0)
1857 return -1;
1858
1859 /* Configure the GPIO pin. */
1860 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001861 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001862 OUTB(val, rt_port + 0x33);
1863
1864 /* Disable write protection. */
1865 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001866 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001867 OUTB(val, rt_port + 0x4d);
1868
1869 return 0;
1870}
1871
uwee15beb92010-08-08 17:01:18 +00001872/*
1873 * Suited for:
stefanctcfc2c392011-10-21 13:20:11 +00001874 * - abit AV8: Socket939 + K8T800Pro + VT8237
1875 */
1876static int board_abit_av8(void)
1877{
1878 uint8_t val;
1879
1880 /* Raise GPO pins GP22 & GP23 */
1881 val = INB(0x404E);
1882 val |= 0xC0;
1883 OUTB(val, 0x404E);
1884
1885 return 0;
1886}
1887
1888/*
1889 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001890 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001891 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001892 */
uwe5b4dd552010-09-14 23:20:35 +00001893static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001894{
1895 uint16_t id, base;
1896 uint8_t tmp;
1897
uwee15beb92010-08-08 17:01:18 +00001898 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001899 w836xx_ext_enter(0x2E);
1900 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1901 w836xx_ext_leave(0x2E);
1902
1903 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001904 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001905 return -1;
1906 }
1907
uwee15beb92010-08-08 17:01:18 +00001908 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001909 w836xx_ext_enter(0x2E);
1910 sio_write(0x2E, 0x07, 0x0C);
1911 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1912 w836xx_ext_leave(0x2E);
1913
1914 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001915 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001916 " Base.\n");
1917 return -1;
1918 }
1919
1920 /* Raise GP51. */
1921 tmp = INB(base);
1922 tmp |= 0x02;
1923 OUTB(tmp, base);
1924
1925 return 0;
1926}
1927
libv9c4d2b22009-09-01 21:22:23 +00001928/*
stefanct54a39ee2011-11-14 13:00:12 +00001929 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
libv9c4d2b22009-09-01 21:22:23 +00001930 */
stefanct54a39ee2011-11-14 13:00:12 +00001931static int it87_gpio_set(unsigned int gpio, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001932{
stefanct54a39ee2011-11-14 13:00:12 +00001933 int allowed, sio;
libv9c4d2b22009-09-01 21:22:23 +00001934 unsigned int port;
stefanct54a39ee2011-11-14 13:00:12 +00001935 uint16_t base, sioport;
libv9c4d2b22009-09-01 21:22:23 +00001936 uint8_t tmp;
1937
stefanct54a39ee2011-11-14 13:00:12 +00001938 /* IT87 GPIO configuration table */
1939 static const struct it87cfg {
1940 uint16_t id;
1941 uint8_t base_reg;
1942 uint32_t bank0;
1943 uint32_t bank1;
1944 uint32_t bank2;
1945 } it87_gpio_table[] = {
1946 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
1947 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
1948 {0, 0, 0, 0, 0} /* end marker */
1949 };
1950 const struct it87cfg *cfg = NULL;
libv9c4d2b22009-09-01 21:22:23 +00001951
stefanct54a39ee2011-11-14 13:00:12 +00001952 /* Find the Super I/O in the probed list */
1953 for (sio = 0; sio < superio_count; sio++) {
1954 int i;
1955 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
1956 continue;
1957
1958 /* Is this device in our list? */
1959 for (i = 0; it87_gpio_table[i].id; i++)
1960 if (superios[sio].model == it87_gpio_table[i].id) {
1961 cfg = &it87_gpio_table[i];
1962 goto found;
1963 }
1964 }
1965
1966 if (cfg == NULL) {
1967 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
1968 "found.\n");
uwe8d342eb2011-07-28 08:13:25 +00001969 return -1;
libv9c4d2b22009-09-01 21:22:23 +00001970 }
1971
stefanct54a39ee2011-11-14 13:00:12 +00001972found:
1973 /* Check whether the gpio is allowed. */
1974 if (gpio < 32)
1975 allowed = (cfg->bank0 >> gpio) & 0x01;
1976 else if (gpio < 64)
1977 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
1978 else if (gpio < 96)
1979 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
1980 else
1981 allowed = 0;
libv9c4d2b22009-09-01 21:22:23 +00001982
stefanct54a39ee2011-11-14 13:00:12 +00001983 if (!allowed) {
1984 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
1985 cfg->id, gpio);
libv9c4d2b22009-09-01 21:22:23 +00001986 return -1;
1987 }
1988
stefanct54a39ee2011-11-14 13:00:12 +00001989 /* Read the Simple I/O Base Address Register */
1990 sioport = superios[sio].port;
1991 enter_conf_mode_ite(sioport);
1992 sio_write(sioport, 0x07, 0x07);
1993 base = (sio_read(sioport, cfg->base_reg) << 8) |
1994 sio_read(sioport, cfg->base_reg + 1);
1995 exit_conf_mode_ite(sioport);
libv9c4d2b22009-09-01 21:22:23 +00001996
1997 if (!base) {
stefanct54a39ee2011-11-14 13:00:12 +00001998 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
libv9c4d2b22009-09-01 21:22:23 +00001999 return -1;
2000 }
2001
stefanct54a39ee2011-11-14 13:00:12 +00002002 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2003
2004 port = gpio / 10 - 1;
2005 gpio %= 10;
2006
2007 /* set GPIO. */
libv9c4d2b22009-09-01 21:22:23 +00002008 tmp = INB(base + port);
2009 if (raise)
stefanct54a39ee2011-11-14 13:00:12 +00002010 tmp |= 1 << gpio;
libv9c4d2b22009-09-01 21:22:23 +00002011 else
stefanct54a39ee2011-11-14 13:00:12 +00002012 tmp &= ~(1 << gpio);
libv9c4d2b22009-09-01 21:22:23 +00002013 OUTB(tmp, base + port);
2014
2015 return 0;
2016}
2017
uwee15beb92010-08-08 17:01:18 +00002018/*
mkarchercccf1392010-03-09 16:57:06 +00002019 * Suited for:
stefanctdbdba192011-11-19 19:31:17 +00002020 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2021 */
2022static int it8712f_gpio12_raise(void)
2023{
2024 return it87_gpio_set(12, 1);
2025}
2026
2027/*
2028 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00002029 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2030 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00002031 */
stefanct54a39ee2011-11-14 13:00:12 +00002032static int it8712f_gpio31_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00002033{
stefanct54a39ee2011-11-14 13:00:12 +00002034 return it87_gpio_set(32, 1);
2035}
2036
2037/*
2038 * Suited for:
2039 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2040 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2041 */
2042static int it8718f_gpio63_raise(void)
2043{
2044 return it87_gpio_set(63, 1);
libv9c4d2b22009-09-01 21:22:23 +00002045}
2046
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002047/*
2048 * Suited for all boards with ambiguous DMI chassis information, which should be
2049 * whitelisted because they are known to work:
2050 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2051 */
2052static int p2_not_a_laptop(void)
2053{
2054 /* label this board as not a laptop */
2055 is_laptop = 0;
2056 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2057 return 0;
2058}
2059
hailfinger324a9cc2010-05-26 01:45:41 +00002060#endif
2061
uwee15beb92010-08-08 17:01:18 +00002062/*
uwec0751f42009-10-06 13:00:00 +00002063 * Below is the list of boards which need a special "board enable" code in
2064 * flashrom before their ROM chip can be accessed/written to.
2065 *
2066 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2067 * to the respective tables in print.c. Thanks!
2068 *
uwebe4477b2007-08-23 16:08:21 +00002069 * We use 2 sets of IDs here, you're free to choose which is which. This
2070 * is to provide a very high degree of certainty when matching a board on
2071 * the basis of subsystem/card IDs. As not every vendor handles
2072 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00002073 *
stuge84659842009-04-20 12:38:17 +00002074 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00002075 * NULLed if they don't identify the board fully and if you can't use DMI.
2076 * But please take care to provide an as complete set of pci ids as possible;
2077 * autodetection is the preferred behaviour and we would like to make sure that
2078 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00002079 *
mkarcher803b4042010-01-20 14:14:11 +00002080 * If PCI IDs are not sufficient for board matching, the match can be further
2081 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00002082 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00002083 * substring match, unless it is anchored to the beginning (with a ^ in front)
2084 * or the end (with a $ at the end). Both anchors may be specified at the
2085 * same time to match the full field.
2086 *
hailfinger7fcb5b72010-02-04 11:12:04 +00002087 * When a board is matched through DMI, the first and second main PCI IDs
2088 * and the first subsystem PCI ID have to match as well. If you specify the
2089 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2090 * subsystem ID of that device is indeed zero.
2091 *
stuge84659842009-04-20 12:38:17 +00002092 * The coreboot ids are used two fold. When running with a coreboot firmware,
2093 * the ids uniquely matches the coreboot board identification string. When a
2094 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002095 * can be used to identify the board through the -p internal:mainboard=
2096 * programmer parameter.
stuge84659842009-04-20 12:38:17 +00002097 *
2098 * When a board is identified through its coreboot ids (in both cases), the
2099 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00002100 */
stepan927d4e22007-04-04 22:45:58 +00002101
uwec7f7eda2009-05-08 16:23:34 +00002102/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger4640bdb2011-08-31 16:19:50 +00002103const struct board_match board_matches[] = {
uwe869efa02009-06-21 20:50:22 +00002104
hailfingere52e9f82011-05-05 07:12:40 +00002105 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00002106#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00002107 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
stefanctcfc2c392011-10-21 13:20:11 +00002108 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
hailfingere52e9f82011-05-05 07:12:40 +00002109 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2110 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2111 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2112 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
2113 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2114 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Stefan Tauner718d1eb2016-08-18 18:00:53 -07002115 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002116 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2117 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2118 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
2119 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
2120 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2121 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2122 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002123 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
stefanctf1c118f2011-05-18 01:32:16 +00002124 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
stefanct1bf61862011-11-16 22:08:11 +00002125 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002126 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwe0e214692011-06-19 16:52:48 +00002127 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002128 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2129 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
stefanctdbdba192011-11-19 19:31:17 +00002130 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002131 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002132 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2133 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2134 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002135 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
stefanctdda0e212011-05-17 13:31:55 +00002136 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002137 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
stefanctd7a27782011-08-07 13:17:20 +00002138 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002139 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
stefanct577a1a52011-08-06 16:16:45 +00002140 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, "^A8N-SLI DELUXE", NULL, NULL, P3, "ASUS", "A8N-SLI Deluxe", 0, NT, board_shuttle_fn25},
stefanctbf8ef7d2011-07-20 16:34:18 +00002141 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002142 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2143 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
stefanct58c2d772011-07-09 19:46:53 +00002144 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002145 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2146 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2147 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2148 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
stefanct1d40d862011-11-15 08:08:15 +00002149 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002150 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2151 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
stefanctd6efe1a2011-09-03 11:22:27 +00002152 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D3, 0x1043, 0x80A6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002153 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2154 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2155 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2156 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2157 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
stefanct26b40f22011-10-22 22:01:09 +00002158 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2159 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2160 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
stefanctdbca6752011-08-11 05:47:32 +00002161 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
stefanct26b40f22011-10-22 22:01:09 +00002162 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2163 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2164 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
stefanct950bded2011-08-25 14:06:50 +00002165 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2166 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
stefanctdbca6752011-08-11 05:47:32 +00002167 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, NT, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002168 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002169 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2170 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002171 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
2172 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2173 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2174 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2175 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2176 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
stefanctf5689f92011-08-06 16:16:33 +00002177 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2178 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002179 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2180 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2181 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2182 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2183 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
stefanct2ecec882011-06-13 16:59:01 +00002184 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002185 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2186 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
stefanctdfd58832011-07-25 20:38:52 +00002187 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002188 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2189 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002190 {0x10de, 0x00e4, 0x1458, 0x0c11, 0x10de, 0x00e0, 0x1458, 0x0c11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS Pro-939", 0, NT, nvidia_mcp_gpio0a_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002191 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002192 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
hailfingere52e9f82011-05-05 07:12:40 +00002193 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2194 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2195 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002196 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
hailfingere52e9f82011-05-05 07:12:40 +00002197 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2198 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2199 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2200 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2201 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2202 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2203 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2204 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2205 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002206 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0x0000, 0x0000, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002207 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2208 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2209 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2210 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2211 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2212 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2213 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2214 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
hailfinger344569c2011-06-09 20:59:30 +00002215 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
mkarcher2b630cf2011-07-25 17:25:24 +00002216 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002217 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2218 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2219 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2220 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2221 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2222 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2223 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2224 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2225 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2226 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2227 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2228 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
stefanct634adc82011-11-02 14:31:18 +00002229 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
hailfingere52e9f82011-05-05 07:12:40 +00002230 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2231 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Rudolf Marek1d455e22016-08-04 18:14:47 -07002232 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002233 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2234 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2235 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2236 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002237#endif
hailfingere52e9f82011-05-05 07:12:40 +00002238 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002239};
2240
uwee15beb92010-08-08 17:01:18 +00002241/*
stepan1037f6f2008-01-18 15:33:10 +00002242 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00002243 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00002244 */
hailfinger4640bdb2011-08-31 16:19:50 +00002245static const struct board_match *board_match_cbname(const char *vendor,
2246 const char *part)
stepan927d4e22007-04-04 22:45:58 +00002247{
hailfinger4640bdb2011-08-31 16:19:50 +00002248 const struct board_match *board = board_matches;
2249 const struct board_match *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002250
uwe4b650af2009-05-09 00:47:04 +00002251 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00002252 if (vendor && (!board->lb_vendor
2253 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00002254 continue;
stepan927d4e22007-04-04 22:45:58 +00002255
stuge0c1005b2008-07-02 00:47:30 +00002256 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00002257 continue;
stepan927d4e22007-04-04 22:45:58 +00002258
uwef6641642007-05-09 10:17:44 +00002259 if (!pci_dev_find(board->first_vendor, board->first_device))
2260 continue;
stepan927d4e22007-04-04 22:45:58 +00002261
uwef6641642007-05-09 10:17:44 +00002262 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00002263 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00002264 continue;
stugeb9b411f2008-01-27 16:21:21 +00002265
2266 if (vendor)
2267 return board;
2268
2269 if (partmatch) {
2270 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002271 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2272 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwe8d342eb2011-07-28 08:13:25 +00002273 partmatch->lb_vendor, board->lb_vendor);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002274 msg_perr("Please use the full -p internal:mainboard=vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002275 return NULL;
2276 }
2277 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002278 }
uwe6ed6d952007-12-04 21:49:06 +00002279
stugeb9b411f2008-01-27 16:21:21 +00002280 if (partmatch)
2281 return partmatch;
2282
stepan3370c892009-07-30 13:30:17 +00002283 if (!partvendor_from_cbtable) {
2284 /* Only warn if the mainboard type was not gathered from the
2285 * coreboot table. If it was, the coreboot implementor is
2286 * expected to fix flashrom, too.
2287 */
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002288 msg_perr("\nUnknown vendor:board from -p internal:mainboard= programmer parameter:\n%s:%s\n\n",
uwe8d342eb2011-07-28 08:13:25 +00002289 vendor, part);
stepan3370c892009-07-30 13:30:17 +00002290 }
uwef6641642007-05-09 10:17:44 +00002291 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002292}
2293
uwee15beb92010-08-08 17:01:18 +00002294/*
uwebe4477b2007-08-23 16:08:21 +00002295 * Match boards on PCI IDs and subsystem IDs.
hailfinger4640bdb2011-08-31 16:19:50 +00002296 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
stepan927d4e22007-04-04 22:45:58 +00002297 */
hailfinger4640bdb2011-08-31 16:19:50 +00002298const static struct board_match *board_match_pci_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002299{
hailfinger4640bdb2011-08-31 16:19:50 +00002300 const struct board_match *board = board_matches;
stepan927d4e22007-04-04 22:45:58 +00002301
uwe4b650af2009-05-09 00:47:04 +00002302 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002303 if ((!board->first_card_vendor || !board->first_card_device) &&
2304 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002305 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002306 if (board->phase != phase)
2307 continue;
stepan927d4e22007-04-04 22:45:58 +00002308
uwef6641642007-05-09 10:17:44 +00002309 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002310 board->first_card_vendor,
2311 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002312 continue;
stepan927d4e22007-04-04 22:45:58 +00002313
uwef6641642007-05-09 10:17:44 +00002314 if (board->second_vendor) {
2315 if (board->second_card_vendor) {
2316 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002317 board->second_device,
2318 board->second_card_vendor,
2319 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002320 continue;
2321 } else {
2322 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002323 board->second_device))
uwef6641642007-05-09 10:17:44 +00002324 continue;
2325 }
2326 }
stepan927d4e22007-04-04 22:45:58 +00002327
mkarcher803b4042010-01-20 14:14:11 +00002328 if (board->dmi_pattern) {
2329 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002330 msg_perr("WARNING: Can't autodetect %s %s,"
uwe8d342eb2011-07-28 08:13:25 +00002331 " DMI info unavailable.\n",
2332 board->vendor_name, board->board_name);
mkarcher803b4042010-01-20 14:14:11 +00002333 continue;
2334 } else {
2335 if (!dmi_match(board->dmi_pattern))
2336 continue;
2337 }
2338 }
2339
uwef6641642007-05-09 10:17:44 +00002340 return board;
2341 }
stepan927d4e22007-04-04 22:45:58 +00002342
uwef6641642007-05-09 10:17:44 +00002343 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002344}
2345
hailfinger4640bdb2011-08-31 16:19:50 +00002346static int unsafe_board_handler(const struct board_match *board)
hailfingere52e9f82011-05-05 07:12:40 +00002347{
2348 if (!board)
2349 return 1;
2350
2351 if (board->status == OK)
2352 return 0;
2353
2354 if (!force_boardenable) {
2355 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
uwe8d342eb2011-07-28 08:13:25 +00002356 "code has not been tested, and thus will not be executed by default.\n"
2357 "Depending on your hardware environment, erasing, writing or even probing\n"
2358 "can fail without running the board specific code.\n\n"
2359 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2360 "\"internal programmer\") for details.\n",
2361 board->vendor_name, board->board_name);
hailfingere52e9f82011-05-05 07:12:40 +00002362 return 1;
2363 }
2364 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2365 "Please report success/failure to flashrom@flashrom.org\n"
2366 "with your board name and SUCCESS or FAILURE in the subject.\n");
2367 return 0;
2368}
2369
2370/* FIXME: Should this be identical to board_flash_enable? */
2371static int board_handle_phase(enum board_match_phase phase)
2372{
hailfinger4640bdb2011-08-31 16:19:50 +00002373 const struct board_match *board = NULL;
hailfingere52e9f82011-05-05 07:12:40 +00002374
hailfinger4640bdb2011-08-31 16:19:50 +00002375 board = board_match_pci_ids(phase);
hailfingere52e9f82011-05-05 07:12:40 +00002376
2377 if (unsafe_board_handler(board))
2378 board = NULL;
2379
2380 if (!board)
2381 return 0;
2382
2383 if (!board->enable) {
2384 /* Not sure if there is a valid case for this. */
2385 msg_perr("Board match found, but nothing to do?\n");
2386 return 0;
2387 }
2388
2389 return board->enable();
2390}
2391
2392void board_handle_before_superio(void)
2393{
2394 board_handle_phase(P1);
2395}
2396
2397void board_handle_before_laptop(void)
2398{
2399 board_handle_phase(P2);
2400}
2401
uwe6ed6d952007-12-04 21:49:06 +00002402int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002403{
hailfinger4640bdb2011-08-31 16:19:50 +00002404 const struct board_match *board = NULL;
uwef6641642007-05-09 10:17:44 +00002405 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002406
stugeb9b411f2008-01-27 16:21:21 +00002407 if (part)
hailfinger4640bdb2011-08-31 16:19:50 +00002408 board = board_match_cbname(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002409
uwef6641642007-05-09 10:17:44 +00002410 if (!board)
hailfinger4640bdb2011-08-31 16:19:50 +00002411 board = board_match_pci_ids(P3);
stepan927d4e22007-04-04 22:45:58 +00002412
hailfingere52e9f82011-05-05 07:12:40 +00002413 if (unsafe_board_handler(board))
uwee15beb92010-08-08 17:01:18 +00002414 board = NULL;
mkarcher29a80852010-03-07 22:29:28 +00002415
uwef6641642007-05-09 10:17:44 +00002416 if (board) {
libve9b336e2010-01-20 14:45:03 +00002417 if (board->max_rom_decode_parallel)
2418 max_rom_decode.parallel =
2419 board->max_rom_decode_parallel * 1024;
2420
uwe0ec24c22010-01-28 19:02:36 +00002421 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002422 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002423 "board \"%s %s\"... ", board->vendor_name,
2424 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002425
uweeb26b6e2010-06-07 19:06:26 +00002426 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002427 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002428 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002429 else
snelsone42c3802010-05-07 20:09:04 +00002430 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002431 }
uwef6641642007-05-09 10:17:44 +00002432 }
stepan927d4e22007-04-04 22:45:58 +00002433
uwef6641642007-05-09 10:17:44 +00002434 return ret;
stepan927d4e22007-04-04 22:45:58 +00002435}