blob: 2c9050a8dffead81cc3d49350dfebf87f0afe5b1 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwebe4477b2007-08-23 16:08:21 +000099/**
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
130/**
131 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
132 */
uweeb26b6e2010-06-07 19:06:26 +0000133static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000134{
uweeb26b6e2010-06-07 19:06:26 +0000135 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000136}
137
mkarcher51455562010-06-27 15:07:49 +0000138struct winbond_mux {
139 uint8_t reg; /* 0 if the corresponding pin is not muxed */
140 uint8_t data; /* reg/data/mask may be directly ... */
141 uint8_t mask; /* ... passed to sio_mask */
142};
143
144struct winbond_port {
145 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
146 uint8_t ldn; /* LDN this GPIO register is located in */
147 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
148 the GPIO port */
149 uint8_t base; /* base register in that LDN for the port */
150};
151
152struct winbond_chip {
153 uint8_t device_id; /* reg 0x20 of the expected w83626x */
154 uint8_t gpio_port_count;
155 const struct winbond_port *port;
156};
157
158
159#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
160
161enum winbond_id {
162 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000163 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000164 WINBOND_W83627THF_ID = 0x82,
165};
166
167static const struct winbond_mux w83627hf_port2_mux[8] = {
168 {0x2A, 0x01, 0x01}, /* or MIDI */
169 {0x2B, 0x80, 0x80}, /* or SPI */
170 {0x2B, 0x40, 0x40}, /* or SPI */
171 {0x2B, 0x20, 0x20}, /* or power LED */
172 {0x2B, 0x10, 0x10}, /* or watchdog */
173 {0x2B, 0x08, 0x08}, /* or infra red */
174 {0x2B, 0x04, 0x04}, /* or infra red */
175 {0x2B, 0x03, 0x03} /* or IRQ1 input */
176};
177
178static const struct winbond_port w83627hf[3] = {
179 UNIMPLEMENTED_PORT,
180 {w83627hf_port2_mux, 0x08, 0, 0xF0},
181 UNIMPLEMENTED_PORT
182};
183
mkarcher65f85742010-06-27 15:07:52 +0000184static const struct winbond_mux w83627ehf_port2_mux[8] = {
185 {0x29, 0x06, 0x02}, /* or MIDI */
186 {0x29, 0x06, 0x02},
187 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
188 {0x24, 0x02, 0x00},
189 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01}
193};
194
195static const struct winbond_port w83627ehf[6] = {
196 UNIMPLEMENTED_PORT,
197 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT
202};
203
mkarcher51455562010-06-27 15:07:49 +0000204static const struct winbond_mux w83627thf_port4_mux[8] = {
205 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
206 {0x2D, 0x02, 0x02}, /* or resume reset */
207 {0x2D, 0x04, 0x04}, /* or S3 input */
208 {0x2D, 0x08, 0x08}, /* or PSON# */
209 {0x2D, 0x10, 0x10}, /* or PWROK */
210 {0x2D, 0x20, 0x20}, /* or suspend LED */
211 {0x2D, 0x40, 0x40}, /* or panel switch input */
212 {0x2D, 0x80, 0x80} /* or panel switch output */
213};
214
215static const struct winbond_port w83627thf[5] = {
216 UNIMPLEMENTED_PORT, /* GPIO1 */
217 UNIMPLEMENTED_PORT, /* GPIO2 */
218 UNIMPLEMENTED_PORT, /* GPIO3 */
219 {w83627thf_port4_mux, 0x09, 1, 0xF4},
220 UNIMPLEMENTED_PORT /* GPIO5 */
221};
222
223static const struct winbond_chip winbond_chips[] = {
224 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000225 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000226 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
227};
228
229/* Detects which Winbond Super I/O is responding at the given base
230 address, but takes no effort to make sure the chip is really a
231 Winbond Super I/O */
232
233static const struct winbond_chip * winbond_superio_detect(uint16_t base)
234{
235 uint8_t chipid;
236 const struct winbond_chip * chip = NULL;
237 int i;
238
239 w836xx_ext_enter(base);
240 chipid = sio_read(base, 0x20);
241 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
242 if (winbond_chips[i].device_id == chipid)
243 {
244 chip = &winbond_chips[i];
245 break;
246 }
247
248 w836xx_ext_leave(base);
249 return chip;
250}
251
252/* The chipid parameter goes away as soon as we have Super I/O matching in the
253 board enable table. The call to winbond_superio_detect goes away as
254 soon as we have generic Super I/O detection code. */
255static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
256 int pin, int raise)
257{
258 const struct winbond_chip * chip = NULL;
259 const struct winbond_port * gpio;
260 int port = pin / 10;
261 int bit = pin % 10;
262
263 chip = winbond_superio_detect(base);
264 if (!chip) {
265 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
266 return -1;
267 }
mkarcher87ee57f2010-06-29 14:44:40 +0000268 if (chip->device_id != chipid) {
269 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
270 "expected %x\n", chip->device_id, chipid);
271 return -1;
272 }
mkarcher51455562010-06-27 15:07:49 +0000273 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
274 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
275 pin);
276 return -1;
277 }
278
279 gpio = &chip->port[port - 1];
280
281 if (gpio->ldn == 0) {
282 msg_perr("\nERROR: GPIO%d is not supported yet on this"
283 " winbond chip\n", port);
284 return -1;
285 }
286
287 w836xx_ext_enter(base);
288
289 /* Select logical device */
290 sio_write(base, 0x07, gpio->ldn);
291
292 /* Activate logical device. */
293 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
294
295 /* Select GPIO function of that pin */
296 if (gpio->mux && gpio->mux[bit].reg)
297 sio_mask(base, gpio->mux[bit].reg,
298 gpio->mux[bit].data, gpio->mux[bit].mask);
299
300 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
301 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
302 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
303
304 w836xx_ext_leave(base);
305
306 return 0;
307}
308
mkarcherb2505c02010-05-24 16:03:57 +0000309/**
uwebe4477b2007-08-23 16:08:21 +0000310 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000311 *
312 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000313 * - Agami Aruma
314 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000315 */
mkarcher51455562010-06-27 15:07:49 +0000316static int w83627hf_gpio24_raise_2e()
stepan927d4e22007-04-04 22:45:58 +0000317{
mkarcher51455562010-06-27 15:07:49 +0000318 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000319}
320
321/**
mkarcher65f85742010-06-27 15:07:52 +0000322 * Winbond W83627EHF: Raise GPIO24.
323 *
324 * Suited for:
mkarcher5b19f1a2010-07-08 09:32:18 +0000325 * - Asus A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51.
mkarcher65f85742010-06-27 15:07:52 +0000326 */
327static int w83627ehf_gpio24_raise_2e()
328{
329 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
330}
331
332/**
mkarcher51455562010-06-27 15:07:49 +0000333 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000334 *
335 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000336 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000337 */
mkarcher51455562010-06-27 15:07:49 +0000338static int w83627thf_gpio44_raise_2e()
rminnich6079a1c2007-10-12 21:22:40 +0000339{
mkarcher51455562010-06-27 15:07:49 +0000340 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000341}
342
mkarcher51455562010-06-27 15:07:49 +0000343/**
344 * Winbond W83627THF: Raise GPIO 44.
345 *
346 * Suited for:
347 * - MSI K8N Neo3
348 */
349static int w83627thf_gpio44_raise_4e()
stugea1efa0e2008-07-21 17:48:40 +0000350{
mkarcher51455562010-06-27 15:07:49 +0000351 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000352}
uwe6ed6d952007-12-04 21:49:06 +0000353
uwebe4477b2007-08-23 16:08:21 +0000354/**
uwe6ab4b7b2009-05-09 14:26:04 +0000355 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000356 */
hailfinger7bac0e52009-05-25 23:26:50 +0000357static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000358{
hailfinger7bac0e52009-05-25 23:26:50 +0000359 w836xx_ext_enter(port);
360 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000361 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000362 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000363 }
hailfinger7bac0e52009-05-25 23:26:50 +0000364 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000365}
366
367/**
libv53f58142009-12-23 00:54:26 +0000368 * Suited for:
369 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
370 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
371 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
372 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
373 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000374 */
uweeb26b6e2010-06-07 19:06:26 +0000375static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000376{
libv53f58142009-12-23 00:54:26 +0000377 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000378
libv53f58142009-12-23 00:54:26 +0000379 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000380}
381
libv71e95f52010-01-20 14:45:07 +0000382/**
mkarchered00ee62010-03-21 13:36:20 +0000383 * Suited for:
384 * - Termtek TK-3370 (rev. 2.5b)
385 */
uweeb26b6e2010-06-07 19:06:26 +0000386static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000387{
388 w836xx_memw_enable(0x4E);
389
390 return 0;
391}
392
393/**
hailfingerc73ce6e2010-07-10 16:56:32 +0000394 * Suited for all boards with ITE IT8705F.
395 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000396 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000397int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000398{
hailfingerc73ce6e2010-07-10 16:56:32 +0000399 uint8_t tmp;
400 int ret = 0;
401
libv71e95f52010-01-20 14:45:07 +0000402 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000403 tmp = sio_read(port, 0x24);
404 /* Check if at least one flash segment is enabled. */
405 if (tmp & 0xf0) {
406 /* The IT8705F will respond to LPC cycles and translate them. */
407 buses_supported = CHIP_BUSTYPE_PARALLEL;
408 /* Flash ROM I/F Writes Enable */
409 tmp |= 0x04;
410 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
411 if (tmp & 0x02) {
412 /* The data sheet contradicts itself about max size. */
413 max_rom_decode.parallel = 1024 * 1024;
414 msg_pinfo("IT8705F with very unusual settings. Please "
415 "send the output of \"flashrom -V\" to \n"
416 "flashrom@flashrom.org to help us finish "
417 "support for your Super I/O. Thanks.\n");
418 ret = 1;
419 } else if (tmp & 0x08) {
420 max_rom_decode.parallel = 512 * 1024;
421 } else {
422 max_rom_decode.parallel = 256 * 1024;
423 }
424 /* Safety checks. The data sheet is unclear here: Segments 1+3
425 * overlap, no segment seems to cover top - 1MB to top - 512kB.
426 * We assume that certain combinations make no sense.
427 */
428 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
429 (!(tmp & 0x10)) || /* 128 kB dis */
430 (!(tmp & 0x40))) { /* 256/512 kB dis */
431 msg_perr("Inconsistent IT8705F decode size!\n");
432 ret = 1;
433 }
434 if (sio_read(port, 0x25) != 0) {
435 msg_perr("IT8705F flash data pins disabled!\n");
436 ret = 1;
437 }
438 if (sio_read(port, 0x26) != 0) {
439 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
440 ret = 1;
441 }
442 if (sio_read(port, 0x27) != 0) {
443 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
444 ret = 1;
445 }
446 if ((sio_read(port, 0x29) & 0x10) != 0) {
447 msg_perr("IT8705F flash write enable pin disabled!\n");
448 ret = 1;
449 }
450 if ((sio_read(port, 0x29) & 0x08) != 0) {
451 msg_perr("IT8705F flash chip select pin disabled!\n");
452 ret = 1;
453 }
454 if ((sio_read(port, 0x29) & 0x04) != 0) {
455 msg_perr("IT8705F flash read strobe pin disabled!\n");
456 ret = 1;
457 }
458 if ((sio_read(port, 0x29) & 0x03) != 0) {
459 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
460 /* Not really an error if you use flash chips smaller
461 * than 256 kByte, but such a configuration is unlikely.
462 */
463 ret = 1;
464 }
465 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
466 max_rom_decode.parallel);
467 if (ret) {
468 msg_pinfo("Not enabling IT8705F flash write.\n");
469 } else {
470 sio_write(port, 0x24, tmp);
471 }
472 } else {
473 msg_pdbg("No IT8705F flash segment enabled.\n");
474 /* Not sure if this is an error or not. */
475 ret = 0;
476 }
libv71e95f52010-01-20 14:45:07 +0000477 exit_conf_mode_ite(port);
478
hailfingerc73ce6e2010-07-10 16:56:32 +0000479 return ret;
libv71e95f52010-01-20 14:45:07 +0000480}
libv53f58142009-12-23 00:54:26 +0000481
mkarcherb507b7b2010-02-27 18:35:54 +0000482static int pc87360_gpio_set(uint8_t gpio, int raise)
483{
484 static const int bankbase[] = {0, 4, 8, 10, 12};
485 int gpio_bank = gpio / 8;
486 int gpio_pin = gpio % 8;
487 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000488 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000489
uwef6f94d42010-03-13 17:28:29 +0000490 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000491 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000492 return -1;
493 }
494
495 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000496 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000497 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000498 return -1;
499 }
500
uwef6f94d42010-03-13 17:28:29 +0000501 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000502 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000503 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000504 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000505 baseport);
506 return -1;
507 }
508 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000509 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000510 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
511
512 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000513 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000514 val |= 1 << gpio_pin;
515 else
516 val &= ~(1 << gpio_pin);
517 OUTB(val, baseport + bankbase[gpio_bank]);
518
519 return 0;
520}
521
uwe6ab4b7b2009-05-09 14:26:04 +0000522/**
523 * VT823x: Set one of the GPIO pins.
524 */
libv53f58142009-12-23 00:54:26 +0000525static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000526{
libv53f58142009-12-23 00:54:26 +0000527 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000528 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000529 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000530
libv53f58142009-12-23 00:54:26 +0000531 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
532 switch (dev->device_id) {
533 case 0x3177: /* VT8235 */
534 case 0x3227: /* VT8237R */
535 case 0x3337: /* VT8237A */
536 break;
537 default:
snelsone42c3802010-05-07 20:09:04 +0000538 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000539 return -1;
540 }
541
libv785ec422009-06-19 13:53:59 +0000542 if ((gpio >= 12) && (gpio <= 15)) {
543 /* GPIO12-15 -> output */
544 val = pci_read_byte(dev, 0xE4);
545 val |= 0x10;
546 pci_write_byte(dev, 0xE4, val);
547 } else if (gpio == 9) {
548 /* GPIO9 -> Output */
549 val = pci_read_byte(dev, 0xE4);
550 val |= 0x20;
551 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000552 } else if (gpio == 5) {
553 val = pci_read_byte(dev, 0xE4);
554 val |= 0x01;
555 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000556 } else {
snelsone42c3802010-05-07 20:09:04 +0000557 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000558 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000559 return -1;
uwef6641642007-05-09 10:17:44 +0000560 }
stepan927d4e22007-04-04 22:45:58 +0000561
uwe6ab4b7b2009-05-09 14:26:04 +0000562 /* We need the I/O Base Address for this board's flash enable. */
563 base = pci_read_word(dev, 0x88) & 0xff80;
564
libvc89fddc2009-12-09 07:53:01 +0000565 offset = 0x4C + gpio / 8;
566 bit = 0x01 << (gpio % 8);
567
568 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000569 if (raise)
570 val |= bit;
571 else
572 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000573 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000574
uwef6641642007-05-09 10:17:44 +0000575 return 0;
stepan927d4e22007-04-04 22:45:58 +0000576}
577
uwebe4477b2007-08-23 16:08:21 +0000578/**
uwe3a3ab2f2010-03-25 23:18:41 +0000579 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000580 */
uweeb26b6e2010-06-07 19:06:26 +0000581static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000582{
libv53f58142009-12-23 00:54:26 +0000583 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
584 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000585}
586
587/**
mkarcher12e731f2010-06-12 17:27:44 +0000588 * Suited for VIA EPIA EK & N & NL.
libv785ec422009-06-19 13:53:59 +0000589 */
uweeb26b6e2010-06-07 19:06:26 +0000590static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000591{
libv53f58142009-12-23 00:54:26 +0000592 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000593}
594
595/**
uwe3a3ab2f2010-03-25 23:18:41 +0000596 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000597 *
598 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
599 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000600 */
uweeb26b6e2010-06-07 19:06:26 +0000601static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000602{
libv53f58142009-12-23 00:54:26 +0000603 return via_vt823x_gpio_set(15, 1);
604}
605
606/**
607 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
608 *
609 * Suited for:
610 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
611 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
612 */
uweeb26b6e2010-06-07 19:06:26 +0000613static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000614{
615 int ret;
616
617 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000618 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000619
libv53f58142009-12-23 00:54:26 +0000620 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000621}
622
623/**
uwe691ddb62007-05-20 16:16:13 +0000624 * Suited for ASUS P5A.
625 *
626 * This is rather nasty code, but there's no way to do this cleanly.
627 * We're basically talking to some unknown device on SMBus, my guess
628 * is that it is the Winbond W83781D that lives near the DIP BIOS.
629 */
uweeb26b6e2010-06-07 19:06:26 +0000630static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000631{
632 uint8_t tmp;
633 int i;
634
635#define ASUSP5A_LOOP 5000
636
hailfingere1f062f2008-05-22 13:22:45 +0000637 OUTB(0x00, 0xE807);
638 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000639
hailfingere1f062f2008-05-22 13:22:45 +0000640 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000641
642 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000643 OUTB(0xE1, 0xFF);
644 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000645 break;
646 }
647
648 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000649 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000650 return -1;
651 }
652
hailfingere1f062f2008-05-22 13:22:45 +0000653 OUTB(0x20, 0xE801);
654 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000655
hailfingere1f062f2008-05-22 13:22:45 +0000656 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000657
658 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000659 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000660 if (tmp & 0x70)
661 break;
662 }
663
664 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000665 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000666 return -1;
667 }
668
hailfingere1f062f2008-05-22 13:22:45 +0000669 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000670 tmp &= ~0x02;
671
hailfingere1f062f2008-05-22 13:22:45 +0000672 OUTB(0x00, 0xE807);
673 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000674
hailfingere1f062f2008-05-22 13:22:45 +0000675 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000676
hailfingere1f062f2008-05-22 13:22:45 +0000677 OUTB(0xFF, 0xE800);
678 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000679
hailfingere1f062f2008-05-22 13:22:45 +0000680 OUTB(0x20, 0xE801);
681 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000682
hailfingere1f062f2008-05-22 13:22:45 +0000683 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000684
685 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000686 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000687 if (tmp & 0x70)
688 break;
689 }
690
691 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000692 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000693 return -1;
694 }
695
696 return 0;
697}
698
libv6a74dbe2009-12-09 11:39:02 +0000699/*
700 * Set GPIO lines in the Broadcom HT-1000 southbridge.
701 *
702 * It's not a Super I/O but it uses the same index/data port method.
703 */
uweeb26b6e2010-06-07 19:06:26 +0000704static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000705{
706 /* GPIO 0 reg from PM regs */
707 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
708 sio_mask(0xcd6, 0x44, 0x24, 0x24);
709
710 return 0;
711}
712
hailfinger08c281b2010-07-01 11:16:28 +0000713/*
714 * Set GPIO lines in the Broadcom HT-1000 southbridge.
715 *
716 * It's not a Super I/O but it uses the same index/data port method.
717 */
718static int board_hp_dl165_g6_enable(void)
719{
720 /* Variant of DL145, with slightly different pin placement. */
721 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
722 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
723
724 return 0;
725}
726
uweeb26b6e2010-06-07 19:06:26 +0000727static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000728{
libv6a74dbe2009-12-09 11:39:02 +0000729 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000730 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000731
732 return 0;
733}
734
libv5736b072009-06-03 07:50:39 +0000735/**
uwe3a3ab2f2010-03-25 23:18:41 +0000736 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000737 */
uweeb26b6e2010-06-07 19:06:26 +0000738static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000739{
740 struct pci_dev *dev;
741
742 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
743 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000744 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000745 return -1;
746 }
747
748 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
749 pci_write_byte(dev, 0x92, 0);
750
751 return 0;
752}
753
754/**
libv6db37e62009-12-03 12:25:34 +0000755 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000756 */
libv6db37e62009-12-03 12:25:34 +0000757static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000758{
libv6db37e62009-12-03 12:25:34 +0000759 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000760 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000761 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000762 uint8_t tmp;
763
libv8068cf92009-12-22 13:04:13 +0000764 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000765 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000766 return -1;
767 }
768
libv8068cf92009-12-22 13:04:13 +0000769 /* First, check the ISA Bridge */
770 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000771 switch (dev->device_id) {
772 case 0x0030: /* CK804 */
773 case 0x0050: /* MCP04 */
774 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000775 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000776 break;
mkarcherbb421582010-06-01 16:09:06 +0000777 case 0x0260: /* MCP51 */
778 case 0x0364: /* MCP55 */
779 /* find SMBus controller on *this* southbridge */
780 /* The infamous Tyan S2915-E has two south bridges; they are
781 easily told apart from each other by the class of the
782 LPC bridge, but have the same SMBus bridge IDs */
783 if (dev->func != 0) {
784 msg_perr("MCP LPC bridge at unexpected function"
785 " number %d\n", dev->func);
786 return -1;
787 }
788
hailfinger86da8ff2010-07-17 22:28:05 +0000789#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000790 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000791#else
792 /* pciutils/libpci before version 2.2 is too old to support
793 * PCI domains. Such old machines usually don't have domains
794 * besides domain 0, so this is not a problem.
795 */
796 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
797#endif
mkarcherbb421582010-06-01 16:09:06 +0000798 if (!dev) {
799 msg_perr("MCP SMBus controller could not be found\n");
800 return -1;
801 }
802 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
803 if (devclass != 0x0C05) {
804 msg_perr("Unexpected device class %04x for SMBus"
805 " controller\n", devclass);
806 return -1;
807 }
libv8068cf92009-12-22 13:04:13 +0000808 break;
mkarcherbb421582010-06-01 16:09:06 +0000809 default:
snelsone42c3802010-05-07 20:09:04 +0000810 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000811 return -1;
812 }
813
814 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
815 base += 0xC0;
816
817 tmp = INB(base + gpio);
818 tmp &= ~0x0F; /* null lower nibble */
819 tmp |= 0x04; /* gpio -> output. */
820 if (raise)
821 tmp |= 0x01;
822 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000823
824 return 0;
825}
826
libv5ac6e5c2009-10-05 16:07:00 +0000827/**
snelsonedf5a882010-03-19 22:58:15 +0000828 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000829 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000830 */
uweeb26b6e2010-06-07 19:06:26 +0000831static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000832{
833 return nvidia_mcp_gpio_set(0x00, 1);
834}
835
836/**
snelsone1eaba92010-03-19 22:37:29 +0000837 * Suited for Abit KN8 Ultra: nVidia CK804.
838 */
uweeb26b6e2010-06-07 19:06:26 +0000839static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000840{
841 return nvidia_mcp_gpio_set(0x02, 0);
842}
843
844/**
uwe3a3ab2f2010-03-25 23:18:41 +0000845 * Suited for MSI K8N Neo4: NVIDIA CK804.
846 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000847 */
uweeb26b6e2010-06-07 19:06:26 +0000848static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000849{
850 return nvidia_mcp_gpio_set(0x02, 1);
851}
852
mkarcherbb421582010-06-01 16:09:06 +0000853
854/**
855 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
856 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
857 * board. We can't tell the SMBus logical devices apart, but we
858 * can tell the LPC bridge functions apart.
859 * We need to choose the SMBus bridge next to the LPC bridge with
860 * ID 0x364 and the "LPC bridge" class.
861 * b) #TBL is hardwired on that board to a pull-down. It can be
862 * overridden by connecting the two solder points next to F2.
863 */
uweeb26b6e2010-06-07 19:06:26 +0000864static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000865{
866 return nvidia_mcp_gpio_set(0x05, 1);
867}
868
libv64ace522009-12-23 03:01:36 +0000869/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000870 * Suited for Abit NF7-S: NVIDIA CK804.
871 */
uweeb26b6e2010-06-07 19:06:26 +0000872static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000873{
874 return nvidia_mcp_gpio_set(0x08, 1);
875}
876
877/**
mkarcherd2189b42010-06-12 23:07:26 +0000878 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
879 */
mkarcherd291e752010-06-12 23:14:03 +0000880static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000881{
882 return nvidia_mcp_gpio_set(0x0c, 1);
883}
884
885/**
mkarcher00131382010-07-24 22:50:54 +0000886 * Suited for abit NF-M2 nView: Socket AM2 + NVIDIA MCP51.
887 */
888static int nvidia_mcp_gpio4_lower(void)
889{
890 return nvidia_mcp_gpio_set(0x04, 0);
891}
892
893/**
libv5ac6e5c2009-10-05 16:07:00 +0000894 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
895 */
uweeb26b6e2010-06-07 19:06:26 +0000896static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000897{
libv6db37e62009-12-03 12:25:34 +0000898 return nvidia_mcp_gpio_set(0x10, 1);
899}
libv5ac6e5c2009-10-05 16:07:00 +0000900
libv6db37e62009-12-03 12:25:34 +0000901/**
902 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
903 */
uweeb26b6e2010-06-07 19:06:26 +0000904static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000905{
906 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000907}
908
libvb8043812009-10-05 18:46:35 +0000909/**
910 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
911 */
uweeb26b6e2010-06-07 19:06:26 +0000912static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000913{
libv6db37e62009-12-03 12:25:34 +0000914 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000915}
libv5ac6e5c2009-10-05 16:07:00 +0000916
uwe0b88fc32007-08-11 16:59:11 +0000917/**
stepanf778f522008-02-20 11:11:18 +0000918 * Suited for Artec Group DBE61 and DBE62.
919 */
uweeb26b6e2010-06-07 19:06:26 +0000920static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000921{
922#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
923#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
924#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
925#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
926#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
927#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
928#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
929#define DBE6x_BOOT_LOC_FLASH (2)
930#define DBE6x_BOOT_LOC_FWHUB (3)
931
stepanf251ff82009-08-12 18:25:24 +0000932 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000933 unsigned long boot_loc;
934
stepanf251ff82009-08-12 18:25:24 +0000935 /* Geode only has a single core */
936 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000937 return -1;
stepanf778f522008-02-20 11:11:18 +0000938
stepanf251ff82009-08-12 18:25:24 +0000939 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000940
stepanf251ff82009-08-12 18:25:24 +0000941 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000942 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
943 boot_loc = DBE6x_BOOT_LOC_FWHUB;
944 else
945 boot_loc = DBE6x_BOOT_LOC_FLASH;
946
stepanf251ff82009-08-12 18:25:24 +0000947 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
948 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000949 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000950
stepanf251ff82009-08-12 18:25:24 +0000951 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000952
stepanf251ff82009-08-12 18:25:24 +0000953 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000954
stepanf778f522008-02-20 11:11:18 +0000955 return 0;
956}
957
uwecc6ecc52008-05-22 21:19:38 +0000958/**
uwe3a3ab2f2010-03-25 23:18:41 +0000959 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000960 */
961static int intel_piix4_gpo_set(unsigned int gpo, int raise)
962{
mkarcher681bc022010-02-24 00:00:21 +0000963 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000964 struct pci_dev *dev;
965 uint32_t tmp, base;
966
967 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
968 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000969 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000970 return -1;
971 }
972
973 /* sanity check */
974 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000975 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000976 return -1;
977 }
978
979 /* these are dual function pins which are most likely in use already */
980 if (((gpo >= 1) && (gpo <= 7)) ||
981 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000982 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000983 return -1;
984 }
985
986 /* dual function that need special enable. */
987 if ((gpo >= 22) && (gpo <= 26)) {
988 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
989 switch (gpo) {
990 case 22: /* XBUS: XDIR#/GPO22 */
991 case 23: /* XBUS: XOE#/GPO23 */
992 tmp |= 1 << 28;
993 break;
994 case 24: /* RTCSS#/GPO24 */
995 tmp |= 1 << 29;
996 break;
997 case 25: /* RTCALE/GPO25 */
998 tmp |= 1 << 30;
999 break;
1000 case 26: /* KBCSS#/GPO26 */
1001 tmp |= 1 << 31;
1002 break;
1003 }
1004 pci_write_long(dev, 0xB0, tmp);
1005 }
1006
1007 /* GPO {0,8,27,28,30} are always available. */
1008
1009 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1010 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001011 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001012 return -1;
1013 }
1014
1015 /* PM IO base */
1016 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1017
mkarcher681bc022010-02-24 00:00:21 +00001018 gpo_byte = gpo >> 3;
1019 gpo_bit = gpo & 7;
1020 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001021 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001022 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001023 else
mkarcher681bc022010-02-24 00:00:21 +00001024 tmp &= ~(0x01 << gpo_bit);
1025 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001026
1027 return 0;
1028}
1029
1030/**
1031 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
1032 */
uweeb26b6e2010-06-07 19:06:26 +00001033static int board_epox_ep_bx3(void)
libv8d908612009-12-14 10:41:58 +00001034{
1035 return intel_piix4_gpo_set(22, 1);
1036}
1037
1038/**
snelsonaa2f3d92010-03-19 22:35:21 +00001039 * Suited for Intel SE440BX-2
1040 */
uweeb26b6e2010-06-07 19:06:26 +00001041static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001042{
1043 return intel_piix4_gpo_set(27, 0);
1044}
1045
1046/**
uwe3a3ab2f2010-03-25 23:18:41 +00001047 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001048 */
libv5afe85c2009-11-28 18:07:51 +00001049static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001050{
uwe3a3ab2f2010-03-25 23:18:41 +00001051 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001052 static struct {
1053 uint16_t id;
1054 uint8_t base_reg;
1055 uint32_t bank0;
1056 uint32_t bank1;
1057 uint32_t bank2;
1058 } intel_ich_gpio_table[] = {
1059 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1060 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1061 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1062 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1063 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1064 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1065 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1066 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1067 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1068 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1069 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1070 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1071 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1072 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1073 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1074 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1075 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1076 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1077 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1078 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1079 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1080 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1081 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1082 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1083 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1084 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1085 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1086 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1087 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1088 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1089 {0, 0, 0, 0, 0} /* end marker */
1090 };
uwecc6ecc52008-05-22 21:19:38 +00001091
libv5afe85c2009-11-28 18:07:51 +00001092 struct pci_dev *dev;
1093 uint16_t base;
1094 uint32_t tmp;
1095 int i, allowed;
1096
1097 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001098 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001099 uint16_t device_class;
1100 /* libpci before version 2.2.4 does not store class info. */
1101 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001102 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001103 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001104 /* Is this device in our list? */
1105 for (i = 0; intel_ich_gpio_table[i].id; i++)
1106 if (dev->device_id == intel_ich_gpio_table[i].id)
1107 break;
1108
1109 if (intel_ich_gpio_table[i].id)
1110 break;
1111 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001112 }
libv5afe85c2009-11-28 18:07:51 +00001113
uwecc6ecc52008-05-22 21:19:38 +00001114 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001115 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001116 return -1;
1117 }
1118
uwe3a3ab2f2010-03-25 23:18:41 +00001119 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1120 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +00001121 6:1. The mask below catches all. */
1122 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001123
libv5afe85c2009-11-28 18:07:51 +00001124 /* check whether the line is allowed */
1125 if (gpio < 32)
1126 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1127 else if (gpio < 64)
1128 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1129 else
1130 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1131
1132 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001133 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001134 " setting GPIO%02d\n", gpio);
1135 return -1;
1136 }
1137
snelsone42c3802010-05-07 20:09:04 +00001138 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001139 raise ? "Rais" : "Dropp", gpio);
1140
1141 if (gpio < 32) {
1142 /* Set line to GPIO */
1143 tmp = INL(base);
1144 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1145 if ((gpio == 28) &&
1146 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1147 tmp |= 1 << 27;
1148 else
1149 tmp |= 1 << gpio;
1150 OUTL(tmp, base);
1151
1152 /* As soon as we are talking to ICH8 and above, this register
1153 decides whether we can set the gpio or not. */
1154 if (dev->device_id > 0x2800) {
1155 tmp = INL(base);
1156 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001157 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001158 " does not allow setting GPIO%02d\n",
1159 gpio);
1160 return -1;
1161 }
1162 }
1163
1164 /* Set GPIO to OUTPUT */
1165 tmp = INL(base + 0x04);
1166 tmp &= ~(1 << gpio);
1167 OUTL(tmp, base + 0x04);
1168
1169 /* Raise GPIO line */
1170 tmp = INL(base + 0x0C);
1171 if (raise)
1172 tmp |= 1 << gpio;
1173 else
1174 tmp &= ~(1 << gpio);
1175 OUTL(tmp, base + 0x0C);
1176 } else if (gpio < 64) {
1177 gpio -= 32;
1178
1179 /* Set line to GPIO */
1180 tmp = INL(base + 0x30);
1181 tmp |= 1 << gpio;
1182 OUTL(tmp, base + 0x30);
1183
1184 /* As soon as we are talking to ICH8 and above, this register
1185 decides whether we can set the gpio or not. */
1186 if (dev->device_id > 0x2800) {
1187 tmp = INL(base + 30);
1188 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001189 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001190 " does not allow setting GPIO%02d\n",
1191 gpio + 32);
1192 return -1;
1193 }
1194 }
1195
1196 /* Set GPIO to OUTPUT */
1197 tmp = INL(base + 0x34);
1198 tmp &= ~(1 << gpio);
1199 OUTL(tmp, base + 0x34);
1200
1201 /* Raise GPIO line */
1202 tmp = INL(base + 0x38);
1203 if (raise)
1204 tmp |= 1 << gpio;
1205 else
1206 tmp &= ~(1 << gpio);
1207 OUTL(tmp, base + 0x38);
1208 } else {
1209 gpio -= 64;
1210
1211 /* Set line to GPIO */
1212 tmp = INL(base + 0x40);
1213 tmp |= 1 << gpio;
1214 OUTL(tmp, base + 0x40);
1215
1216 tmp = INL(base + 40);
1217 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001218 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001219 "not allow setting GPIO%02d\n", gpio + 64);
1220 return -1;
1221 }
1222
1223 /* Set GPIO to OUTPUT */
1224 tmp = INL(base + 0x44);
1225 tmp &= ~(1 << gpio);
1226 OUTL(tmp, base + 0x44);
1227
1228 /* Raise GPIO line */
1229 tmp = INL(base + 0x48);
1230 if (raise)
1231 tmp |= 1 << gpio;
1232 else
1233 tmp &= ~(1 << gpio);
1234 OUTL(tmp, base + 0x48);
1235 }
uwecc6ecc52008-05-22 21:19:38 +00001236
1237 return 0;
1238}
1239
1240/**
libv5afe85c2009-11-28 18:07:51 +00001241 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001242 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001243 */
uweeb26b6e2010-06-07 19:06:26 +00001244static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001245{
libv5afe85c2009-11-28 18:07:51 +00001246 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001247}
1248
stuge81664dd2009-02-02 22:55:26 +00001249/**
mkarcher5f3a7e12010-07-24 11:14:37 +00001250 * Suited for HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6.
1251 */
1252static int intel_ich_gpio18_raise(void)
1253{
1254 return intel_ich_gpio_set(18, 1);
1255}
1256
1257/**
snelson0a9016e2010-03-19 22:39:24 +00001258 * Suited for ASUS A8JM: Intel 945 + ICH7
1259 */
uweeb26b6e2010-06-07 19:06:26 +00001260static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001261{
1262 return intel_ich_gpio_set(34, 1);
1263}
1264
1265/**
libv5afe85c2009-11-28 18:07:51 +00001266 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001267 */
uweeb26b6e2010-06-07 19:06:26 +00001268static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001269{
libv5afe85c2009-11-28 18:07:51 +00001270 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001271}
1272
1273/**
libvdc84fa32009-11-28 18:26:21 +00001274 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001275 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1276 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1277 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
mkarcherfaba2712010-07-24 10:41:42 +00001278 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5.
mkarcher7da6b542010-07-24 22:36:01 +00001279 * - Samsung Polaris 32: socket478 + 865P + ICH5.
stuge81664dd2009-02-02 22:55:26 +00001280 */
uweeb26b6e2010-06-07 19:06:26 +00001281static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001282{
libv5afe85c2009-11-28 18:07:51 +00001283 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001284}
1285
libv5afe85c2009-11-28 18:07:51 +00001286/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001287 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001288 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1289 * - ASUS P4B533-E: socket478 + 845E + ICH4
1290 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001291 */
uweeb26b6e2010-06-07 19:06:26 +00001292static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001293{
1294 return intel_ich_gpio_set(22, 1);
1295}
1296
1297/**
mkarcherb507b7b2010-02-27 18:35:54 +00001298 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1299 */
1300
uweeb26b6e2010-06-07 19:06:26 +00001301static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001302{
1303 int ret;
1304 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1305 if (!ret)
1306 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1307 if (!ret)
1308 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1309 return ret;
1310}
1311
1312/**
libve42a7c62009-11-28 18:16:31 +00001313 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001314 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001315 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001316 */
uweeb26b6e2010-06-07 19:06:26 +00001317static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001318{
1319 return intel_ich_gpio_set(23, 1);
1320}
1321
1322/**
mkarcher31a4bd42010-07-24 22:27:29 +00001323 * Suited for Gigabyte GA-8IRML: Intel Socket478 + i845 + ICH2.
1324 */
1325static int intel_ich_gpio25_raise(void)
1326{
1327 return intel_ich_gpio_set(25, 1);
1328}
1329
1330/**
snelson4e249922010-03-19 23:01:34 +00001331 * Suited for IBase MB899: i945GM + ICH7.
1332 */
uweeb26b6e2010-06-07 19:06:26 +00001333static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001334{
1335 return intel_ich_gpio_set(26, 1);
1336}
1337
1338/**
mkarcher0b183572010-07-24 11:03:48 +00001339 * Suited for P4SD-LA (HP OEM): i865 + ICH5
1340 */
hailfinger531e79c2010-07-24 18:47:45 +00001341static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001342{
1343 return intel_ich_gpio_set(32, 1);
1344}
1345
1346/**
libv5afe85c2009-11-28 18:07:51 +00001347 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1348 */
uweeb26b6e2010-06-07 19:06:26 +00001349static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001350{
1351 int ret;
1352
1353 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1354 ret = intel_ich_gpio_set(22, 1);
1355 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1356 ret = intel_ich_gpio_set(23, 1);
1357
1358 return ret;
1359}
1360
1361/**
1362 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1363 */
uweeb26b6e2010-06-07 19:06:26 +00001364static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001365{
libv5afe85c2009-11-28 18:07:51 +00001366 int ret;
stepanb8361b92008-03-17 22:59:40 +00001367
libv5afe85c2009-11-28 18:07:51 +00001368 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1369 if (!ret)
1370 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001371
libv5afe85c2009-11-28 18:07:51 +00001372 return ret;
stepanb8361b92008-03-17 22:59:40 +00001373}
1374
stepanf778f522008-02-20 11:11:18 +00001375/**
libv88cd3d22009-06-17 14:43:24 +00001376 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1377 */
snelsonef86df92010-03-19 22:49:09 +00001378static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001379{
snelsonef86df92010-03-19 22:49:09 +00001380 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001381 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001382 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001383
1384 /* VT82C686 Power management */
1385 dev = pci_dev_find(0x1106, 0x3057);
1386 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001387 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001388 return -1;
1389 }
1390
snelsone42c3802010-05-07 20:09:04 +00001391 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001392 raise ? "Rais" : "Dropp", gpio);
1393
1394 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001395 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001396 switch(gpio)
1397 {
1398 case 0:
1399 tmp &= ~0x03;
1400 break;
1401 case 1:
1402 tmp |= 0x04;
1403 break;
1404 case 2:
1405 tmp |= 0x08;
1406 break;
1407 case 3:
1408 tmp |= 0x10;
1409 break;
1410 }
libv88cd3d22009-06-17 14:43:24 +00001411 pci_write_byte(dev, 0x54, tmp);
1412
1413 /* PM IO base */
1414 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1415
1416 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001417 tmp = INL(base + 0x4C);
1418 if (raise)
1419 tmp |= 1U << gpio;
1420 else
1421 tmp &= ~(1U << gpio);
1422 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001423
1424 return 0;
1425}
1426
mkarchercd460642010-01-09 17:36:06 +00001427/**
mkarchera95f8882010-03-24 22:55:56 +00001428 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001429 */
uweeb26b6e2010-06-07 19:06:26 +00001430static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001431{
1432 return via_apollo_gpo_set(4, 0);
1433}
1434
1435/**
snelsonef86df92010-03-19 22:49:09 +00001436 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1437 */
uweeb26b6e2010-06-07 19:06:26 +00001438static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001439{
1440 return via_apollo_gpo_set(0, 0);
1441}
1442
1443/**
mkarchercd460642010-01-09 17:36:06 +00001444 * Enable some GPIO pin on SiS southbridge.
1445 * Suited for MSI 651M-L: SiS651 / SiS962
1446 */
uweeb26b6e2010-06-07 19:06:26 +00001447static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001448{
1449 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001450 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001451
1452 dev = pci_dev_find(0x1039, 0x0962);
1453 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001454 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001455 return 1;
1456 }
1457
1458 /* Registers 68 and 64 seem like bitmaps */
1459 base = pci_read_word(dev, 0x74);
1460 temp = INW(base + 0x68);
1461 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001462 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001463
1464 temp = INW(base + 0x64);
1465 temp |= (1 << 0); /* Raise output? */
1466 OUTW(temp, base + 0x64);
1467
1468 w836xx_memw_enable(0x2E);
1469
1470 return 0;
1471}
1472
libv88cd3d22009-06-17 14:43:24 +00001473/**
libv5bcbdea2009-06-19 13:00:24 +00001474 * Find the runtime registers of an SMSC Super I/O, after verifying its
1475 * chip ID.
1476 *
1477 * Returns the base port of the runtime register block, or 0 on error.
1478 */
1479static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1480 uint8_t logical_device)
1481{
1482 uint16_t rt_port = 0;
1483
1484 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001485 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001486 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001487 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001488 goto out;
1489 }
1490
1491 /* If the runtime block is active, get its address. */
1492 sio_write(sio_port, 0x07, logical_device);
1493 if (sio_read(sio_port, 0x30) & 1) {
1494 rt_port = (sio_read(sio_port, 0x60) << 8)
1495 | sio_read(sio_port, 0x61);
1496 }
1497
1498 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001499 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001500 "Super I/O runtime interface not available.\n");
1501 }
1502out:
uwe619a15a2009-06-28 23:26:37 +00001503 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001504 return rt_port;
1505}
1506
1507/**
1508 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1509 * connected to GP30 on the Super I/O, and TBL# is always high.
1510 */
uweeb26b6e2010-06-07 19:06:26 +00001511static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001512{
1513 struct pci_dev *dev;
1514 uint16_t rt_port;
1515 uint8_t val;
1516
1517 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1518 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001519 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001520 return -1;
1521 }
1522
uwe619a15a2009-06-28 23:26:37 +00001523 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001524 if (rt_port == 0)
1525 return -1;
1526
1527 /* Configure the GPIO pin. */
1528 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001529 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001530 OUTB(val, rt_port + 0x33);
1531
1532 /* Disable write protection. */
1533 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001534 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001535 OUTB(val, rt_port + 0x4d);
1536
1537 return 0;
1538}
1539
1540/**
uwe3a3ab2f2010-03-25 23:18:41 +00001541 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001542 */
uweeb26b6e2010-06-07 19:06:26 +00001543static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001544{
1545 uint16_t id, base;
1546 uint8_t tmp;
1547
1548 /* find the IT8703F */
1549 w836xx_ext_enter(0x2E);
1550 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1551 w836xx_ext_leave(0x2E);
1552
1553 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001554 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001555 return -1;
1556 }
1557
1558 /* Get the GP567 IO base */
1559 w836xx_ext_enter(0x2E);
1560 sio_write(0x2E, 0x07, 0x0C);
1561 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1562 w836xx_ext_leave(0x2E);
1563
1564 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001565 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001566 " Base.\n");
1567 return -1;
1568 }
1569
1570 /* Raise GP51. */
1571 tmp = INB(base);
1572 tmp |= 0x02;
1573 OUTB(tmp, base);
1574
1575 return 0;
1576}
1577
libv9c4d2b22009-09-01 21:22:23 +00001578/*
1579 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1580 * There is only some limited checking on the port numbers.
1581 */
uwef6f94d42010-03-13 17:28:29 +00001582static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001583{
1584 unsigned int port;
1585 uint16_t id, base;
1586 uint8_t tmp;
1587
1588 port = line / 10;
1589 port--;
1590 line %= 10;
1591
1592 /* Check line */
1593 if ((port > 4) || /* also catches unsigned -1 */
1594 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001595 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001596 return -1;
1597 }
1598
1599 /* find the IT8712F */
1600 enter_conf_mode_ite(0x2E);
1601 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1602 exit_conf_mode_ite(0x2E);
1603
1604 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001605 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001606 return -1;
1607 }
1608
1609 /* Get the GPIO base */
1610 enter_conf_mode_ite(0x2E);
1611 sio_write(0x2E, 0x07, 0x07);
1612 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1613 exit_conf_mode_ite(0x2E);
1614
1615 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001616 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001617 " Base.\n");
1618 return -1;
1619 }
1620
1621 /* set GPIO. */
1622 tmp = INB(base + port);
1623 if (raise)
1624 tmp |= 1 << line;
1625 else
1626 tmp &= ~(1 << line);
1627 OUTB(tmp, base + port);
1628
1629 return 0;
1630}
1631
1632/**
mkarchercccf1392010-03-09 16:57:06 +00001633 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001634 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1635 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001636 */
uweeb26b6e2010-06-07 19:06:26 +00001637static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001638{
1639 return it8712f_gpio_set(32, 1);
1640}
1641
hailfinger324a9cc2010-05-26 01:45:41 +00001642#endif
1643
libv1569a562009-07-13 12:40:17 +00001644/**
uwec0751f42009-10-06 13:00:00 +00001645 * Below is the list of boards which need a special "board enable" code in
1646 * flashrom before their ROM chip can be accessed/written to.
1647 *
1648 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1649 * to the respective tables in print.c. Thanks!
1650 *
uwebe4477b2007-08-23 16:08:21 +00001651 * We use 2 sets of IDs here, you're free to choose which is which. This
1652 * is to provide a very high degree of certainty when matching a board on
1653 * the basis of subsystem/card IDs. As not every vendor handles
1654 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001655 *
stuge84659842009-04-20 12:38:17 +00001656 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001657 * NULLed if they don't identify the board fully and if you can't use DMI.
1658 * But please take care to provide an as complete set of pci ids as possible;
1659 * autodetection is the preferred behaviour and we would like to make sure that
1660 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001661 *
mkarcher803b4042010-01-20 14:14:11 +00001662 * If PCI IDs are not sufficient for board matching, the match can be further
1663 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001664 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001665 * substring match, unless it is anchored to the beginning (with a ^ in front)
1666 * or the end (with a $ at the end). Both anchors may be specified at the
1667 * same time to match the full field.
1668 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001669 * When a board is matched through DMI, the first and second main PCI IDs
1670 * and the first subsystem PCI ID have to match as well. If you specify the
1671 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1672 * subsystem ID of that device is indeed zero.
1673 *
stuge84659842009-04-20 12:38:17 +00001674 * The coreboot ids are used two fold. When running with a coreboot firmware,
1675 * the ids uniquely matches the coreboot board identification string. When a
1676 * legacy bios is installed and when autodetection is not possible, these ids
1677 * can be used to identify the board through the -m command line argument.
1678 *
1679 * When a board is identified through its coreboot ids (in both cases), the
1680 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001681 */
stepan927d4e22007-04-04 22:45:58 +00001682
uwec7f7eda2009-05-08 16:23:34 +00001683/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001684const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001685
mkarcherf2620582010-02-28 01:33:48 +00001686 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001687#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001688 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcher6eff1132010-07-24 22:18:14 +00001689 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "Abit", "IC7", 0, NT, intel_ich_gpio23_raise},
mkarchera9d1df02010-07-24 22:43:12 +00001690 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001691 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001692 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001693 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarcher00131382010-07-24 22:50:54 +00001694 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "Abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchera95f8882010-03-24 22:55:56 +00001695 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001696 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001697 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001698 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001699 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1700 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001701 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001702 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001703 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001704 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001705 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001706 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001707 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001708 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher5b19f1a2010-07-08 09:32:18 +00001709 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001710 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001711 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001712 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001713 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001714 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001715 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001716 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001717 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcherf2620582010-02-28 01:33:48 +00001718 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1719 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001720 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001721 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001722 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001723 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1724 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1725 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
uwee6dc3012010-05-26 22:26:44 +00001726 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcher31a4bd42010-07-24 22:27:29 +00001727 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, NT, intel_ich_gpio25_raise},
mkarcherf2620582010-02-28 01:33:48 +00001728 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
hailfinger08c281b2010-07-01 11:16:28 +00001729 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1730 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001731 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001732 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001733 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001734 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
snelson4e249922010-03-19 23:01:34 +00001735 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001736 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1737 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001738 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001739 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001740 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001741 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001742 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001743 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001744 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001745 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1746 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001747 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001748 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher51455562010-06-27 15:07:49 +00001749 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001750 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001751 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001752 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001753 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001754 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001755 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001756 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001757 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001758 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001759 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001760 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001761 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1762 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001763#endif
mkarcherf2620582010-02-28 01:33:48 +00001764 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001765};
1766
uwebe4477b2007-08-23 16:08:21 +00001767/**
stepan1037f6f2008-01-18 15:33:10 +00001768 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001769 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001770 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001771static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001772 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001773{
hailfinger1ff33dc2010-07-03 11:02:10 +00001774 const struct board_pciid_enable *board = board_pciid_enables;
1775 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001776
uwe4b650af2009-05-09 00:47:04 +00001777 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001778 if (vendor && (!board->lb_vendor
1779 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001780 continue;
stepan927d4e22007-04-04 22:45:58 +00001781
stuge0c1005b2008-07-02 00:47:30 +00001782 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001783 continue;
stepan927d4e22007-04-04 22:45:58 +00001784
uwef6641642007-05-09 10:17:44 +00001785 if (!pci_dev_find(board->first_vendor, board->first_device))
1786 continue;
stepan927d4e22007-04-04 22:45:58 +00001787
uwef6641642007-05-09 10:17:44 +00001788 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001789 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001790 continue;
stugeb9b411f2008-01-27 16:21:21 +00001791
1792 if (vendor)
1793 return board;
1794
1795 if (partmatch) {
1796 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001797 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1798 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001799 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001800 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001801 return NULL;
1802 }
1803 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001804 }
uwe6ed6d952007-12-04 21:49:06 +00001805
stugeb9b411f2008-01-27 16:21:21 +00001806 if (partmatch)
1807 return partmatch;
1808
stepan3370c892009-07-30 13:30:17 +00001809 if (!partvendor_from_cbtable) {
1810 /* Only warn if the mainboard type was not gathered from the
1811 * coreboot table. If it was, the coreboot implementor is
1812 * expected to fix flashrom, too.
1813 */
snelsone42c3802010-05-07 20:09:04 +00001814 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001815 vendor, part);
1816 }
uwef6641642007-05-09 10:17:44 +00001817 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001818}
1819
uwebe4477b2007-08-23 16:08:21 +00001820/**
1821 * Match boards on PCI IDs and subsystem IDs.
1822 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001823 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001824const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001825{
hailfinger1ff33dc2010-07-03 11:02:10 +00001826 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001827
uwe4b650af2009-05-09 00:47:04 +00001828 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001829 if ((!board->first_card_vendor || !board->first_card_device) &&
1830 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001831 continue;
stepan927d4e22007-04-04 22:45:58 +00001832
uwef6641642007-05-09 10:17:44 +00001833 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001834 board->first_card_vendor,
1835 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001836 continue;
stepan927d4e22007-04-04 22:45:58 +00001837
uwef6641642007-05-09 10:17:44 +00001838 if (board->second_vendor) {
1839 if (board->second_card_vendor) {
1840 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001841 board->second_device,
1842 board->second_card_vendor,
1843 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001844 continue;
1845 } else {
1846 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001847 board->second_device))
uwef6641642007-05-09 10:17:44 +00001848 continue;
1849 }
1850 }
stepan927d4e22007-04-04 22:45:58 +00001851
mkarcher803b4042010-01-20 14:14:11 +00001852 if (board->dmi_pattern) {
1853 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001854 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001855 " DMI info unavailable.\n",
1856 board->vendor_name, board->board_name);
1857 continue;
1858 } else {
1859 if (!dmi_match(board->dmi_pattern))
1860 continue;
1861 }
1862 }
1863
uwef6641642007-05-09 10:17:44 +00001864 return board;
1865 }
stepan927d4e22007-04-04 22:45:58 +00001866
uwef6641642007-05-09 10:17:44 +00001867 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001868}
1869
uwe6ed6d952007-12-04 21:49:06 +00001870int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001871{
hailfinger1ff33dc2010-07-03 11:02:10 +00001872 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001873 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001874
stugeb9b411f2008-01-27 16:21:21 +00001875 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001876 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001877
uwef6641642007-05-09 10:17:44 +00001878 if (!board)
1879 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001880
mkarchera0488b92010-03-11 23:04:16 +00001881 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001882 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001883 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001884 "code has not been tested, and thus will not not be executed by default.\n"
1885 "Depending on your hardware environment, erasing, writing or even probing\n"
1886 "can fail without running the board specific code.\n\n"
1887 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001888 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001889 board->vendor_name, board->board_name);
1890 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001891 } else {
snelsone42c3802010-05-07 20:09:04 +00001892 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001893 "Please report success/failure to flashrom@flashrom.org.\n");
1894 }
mkarcher29a80852010-03-07 22:29:28 +00001895 }
1896
uwef6641642007-05-09 10:17:44 +00001897 if (board) {
libve9b336e2010-01-20 14:45:03 +00001898 if (board->max_rom_decode_parallel)
1899 max_rom_decode.parallel =
1900 board->max_rom_decode_parallel * 1024;
1901
uwe0ec24c22010-01-28 19:02:36 +00001902 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001903 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001904 "board \"%s %s\"... ", board->vendor_name,
1905 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001906
uweeb26b6e2010-06-07 19:06:26 +00001907 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001908 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001909 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001910 else
snelsone42c3802010-05-07 20:09:04 +00001911 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001912 }
uwef6641642007-05-09 10:17:44 +00001913 }
stepan927d4e22007-04-04 22:45:58 +00001914
uwef6641642007-05-09 10:17:44 +00001915 return ret;
stepan927d4e22007-04-04 22:45:58 +00001916}