blob: fdb798b2dd3bed1db04b5d331bb3718416635609 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000029
hailfinger324a9cc2010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
snelsone42c3802010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
mkarcherb2505c02010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
uweeb26b6e2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
uweeb26b6e2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
129/**
130 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
131 */
uweeb26b6e2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000133{
uweeb26b6e2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000135}
136
mkarcher51455562010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
162 WINBOND_W83627THF_ID = 0x82,
163};
164
165static const struct winbond_mux w83627hf_port2_mux[8] = {
166 {0x2A, 0x01, 0x01}, /* or MIDI */
167 {0x2B, 0x80, 0x80}, /* or SPI */
168 {0x2B, 0x40, 0x40}, /* or SPI */
169 {0x2B, 0x20, 0x20}, /* or power LED */
170 {0x2B, 0x10, 0x10}, /* or watchdog */
171 {0x2B, 0x08, 0x08}, /* or infra red */
172 {0x2B, 0x04, 0x04}, /* or infra red */
173 {0x2B, 0x03, 0x03} /* or IRQ1 input */
174};
175
176static const struct winbond_port w83627hf[3] = {
177 UNIMPLEMENTED_PORT,
178 {w83627hf_port2_mux, 0x08, 0, 0xF0},
179 UNIMPLEMENTED_PORT
180};
181
182static const struct winbond_mux w83627thf_port4_mux[8] = {
183 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
184 {0x2D, 0x02, 0x02}, /* or resume reset */
185 {0x2D, 0x04, 0x04}, /* or S3 input */
186 {0x2D, 0x08, 0x08}, /* or PSON# */
187 {0x2D, 0x10, 0x10}, /* or PWROK */
188 {0x2D, 0x20, 0x20}, /* or suspend LED */
189 {0x2D, 0x40, 0x40}, /* or panel switch input */
190 {0x2D, 0x80, 0x80} /* or panel switch output */
191};
192
193static const struct winbond_port w83627thf[5] = {
194 UNIMPLEMENTED_PORT, /* GPIO1 */
195 UNIMPLEMENTED_PORT, /* GPIO2 */
196 UNIMPLEMENTED_PORT, /* GPIO3 */
197 {w83627thf_port4_mux, 0x09, 1, 0xF4},
198 UNIMPLEMENTED_PORT /* GPIO5 */
199};
200
201static const struct winbond_chip winbond_chips[] = {
202 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
203 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
204};
205
206/* Detects which Winbond Super I/O is responding at the given base
207 address, but takes no effort to make sure the chip is really a
208 Winbond Super I/O */
209
210static const struct winbond_chip * winbond_superio_detect(uint16_t base)
211{
212 uint8_t chipid;
213 const struct winbond_chip * chip = NULL;
214 int i;
215
216 w836xx_ext_enter(base);
217 chipid = sio_read(base, 0x20);
218 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
219 if (winbond_chips[i].device_id == chipid)
220 {
221 chip = &winbond_chips[i];
222 break;
223 }
224
225 w836xx_ext_leave(base);
226 return chip;
227}
228
229/* The chipid parameter goes away as soon as we have Super I/O matching in the
230 board enable table. The call to winbond_superio_detect goes away as
231 soon as we have generic Super I/O detection code. */
232static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
233 int pin, int raise)
234{
235 const struct winbond_chip * chip = NULL;
236 const struct winbond_port * gpio;
237 int port = pin / 10;
238 int bit = pin % 10;
239
240 chip = winbond_superio_detect(base);
241 if (!chip) {
242 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
243 return -1;
244 }
245 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
246 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
247 pin);
248 return -1;
249 }
250
251 gpio = &chip->port[port - 1];
252
253 if (gpio->ldn == 0) {
254 msg_perr("\nERROR: GPIO%d is not supported yet on this"
255 " winbond chip\n", port);
256 return -1;
257 }
258
259 w836xx_ext_enter(base);
260
261 /* Select logical device */
262 sio_write(base, 0x07, gpio->ldn);
263
264 /* Activate logical device. */
265 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
266
267 /* Select GPIO function of that pin */
268 if (gpio->mux && gpio->mux[bit].reg)
269 sio_mask(base, gpio->mux[bit].reg,
270 gpio->mux[bit].data, gpio->mux[bit].mask);
271
272 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
273 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
274 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
275
276 w836xx_ext_leave(base);
277
278 return 0;
279}
280
mkarcherb2505c02010-05-24 16:03:57 +0000281/**
uwebe4477b2007-08-23 16:08:21 +0000282 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000283 *
284 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000285 * - Agami Aruma
286 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000287 */
mkarcher51455562010-06-27 15:07:49 +0000288static int w83627hf_gpio24_raise_2e()
stepan927d4e22007-04-04 22:45:58 +0000289{
mkarcher51455562010-06-27 15:07:49 +0000290 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000291}
292
293/**
mkarcher51455562010-06-27 15:07:49 +0000294 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000295 *
296 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000297 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000298 */
mkarcher51455562010-06-27 15:07:49 +0000299static int w83627thf_gpio44_raise_2e()
rminnich6079a1c2007-10-12 21:22:40 +0000300{
mkarcher51455562010-06-27 15:07:49 +0000301 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000302}
303
mkarcher51455562010-06-27 15:07:49 +0000304/**
305 * Winbond W83627THF: Raise GPIO 44.
306 *
307 * Suited for:
308 * - MSI K8N Neo3
309 */
310static int w83627thf_gpio44_raise_4e()
stugea1efa0e2008-07-21 17:48:40 +0000311{
mkarcher51455562010-06-27 15:07:49 +0000312 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000313}
uwe6ed6d952007-12-04 21:49:06 +0000314
uwebe4477b2007-08-23 16:08:21 +0000315/**
uwe6ab4b7b2009-05-09 14:26:04 +0000316 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000317 */
hailfinger7bac0e52009-05-25 23:26:50 +0000318static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000319{
hailfinger7bac0e52009-05-25 23:26:50 +0000320 w836xx_ext_enter(port);
321 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000322 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000323 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000324 }
hailfinger7bac0e52009-05-25 23:26:50 +0000325 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000326}
327
328/**
libv53f58142009-12-23 00:54:26 +0000329 * Suited for:
330 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
331 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
332 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
333 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
334 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000335 */
uweeb26b6e2010-06-07 19:06:26 +0000336static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000337{
libv53f58142009-12-23 00:54:26 +0000338 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000339
libv53f58142009-12-23 00:54:26 +0000340 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000341}
342
libv71e95f52010-01-20 14:45:07 +0000343/**
mkarchered00ee62010-03-21 13:36:20 +0000344 * Suited for:
345 * - Termtek TK-3370 (rev. 2.5b)
346 */
uweeb26b6e2010-06-07 19:06:26 +0000347static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000348{
349 w836xx_memw_enable(0x4E);
350
351 return 0;
352}
353
354/**
libv71e95f52010-01-20 14:45:07 +0000355 *
356 */
uweeb26b6e2010-06-07 19:06:26 +0000357static int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000358{
359 enter_conf_mode_ite(port);
360 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
361 exit_conf_mode_ite(port);
362
363 return 0;
364}
365
366/**
367 * Suited for:
368 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
369 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
370 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
371 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
372 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
373 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
374 *
uwef6f94d42010-03-13 17:28:29 +0000375 * The SIS950 Super I/O probably requires the same flash write enable.
libv71e95f52010-01-20 14:45:07 +0000376 */
uweeb26b6e2010-06-07 19:06:26 +0000377static int it8705f_write_enable_2e(void)
libv71e95f52010-01-20 14:45:07 +0000378{
uweeb26b6e2010-06-07 19:06:26 +0000379 return it8705f_write_enable(0x2e);
libv71e95f52010-01-20 14:45:07 +0000380}
libv53f58142009-12-23 00:54:26 +0000381
mkarcherb507b7b2010-02-27 18:35:54 +0000382static int pc87360_gpio_set(uint8_t gpio, int raise)
383{
384 static const int bankbase[] = {0, 4, 8, 10, 12};
385 int gpio_bank = gpio / 8;
386 int gpio_pin = gpio % 8;
387 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000388 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000389
uwef6f94d42010-03-13 17:28:29 +0000390 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000391 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000392 return -1;
393 }
394
395 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000396 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000397 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000398 return -1;
399 }
400
uwef6f94d42010-03-13 17:28:29 +0000401 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000402 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000403 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000404 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000405 baseport);
406 return -1;
407 }
408 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000409 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000410 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
411
412 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000413 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000414 val |= 1 << gpio_pin;
415 else
416 val &= ~(1 << gpio_pin);
417 OUTB(val, baseport + bankbase[gpio_bank]);
418
419 return 0;
420}
421
uwe6ab4b7b2009-05-09 14:26:04 +0000422/**
423 * VT823x: Set one of the GPIO pins.
424 */
libv53f58142009-12-23 00:54:26 +0000425static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000426{
libv53f58142009-12-23 00:54:26 +0000427 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000428 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000429 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000430
libv53f58142009-12-23 00:54:26 +0000431 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
432 switch (dev->device_id) {
433 case 0x3177: /* VT8235 */
434 case 0x3227: /* VT8237R */
435 case 0x3337: /* VT8237A */
436 break;
437 default:
snelsone42c3802010-05-07 20:09:04 +0000438 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000439 return -1;
440 }
441
libv785ec422009-06-19 13:53:59 +0000442 if ((gpio >= 12) && (gpio <= 15)) {
443 /* GPIO12-15 -> output */
444 val = pci_read_byte(dev, 0xE4);
445 val |= 0x10;
446 pci_write_byte(dev, 0xE4, val);
447 } else if (gpio == 9) {
448 /* GPIO9 -> Output */
449 val = pci_read_byte(dev, 0xE4);
450 val |= 0x20;
451 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000452 } else if (gpio == 5) {
453 val = pci_read_byte(dev, 0xE4);
454 val |= 0x01;
455 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000456 } else {
snelsone42c3802010-05-07 20:09:04 +0000457 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000458 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000459 return -1;
uwef6641642007-05-09 10:17:44 +0000460 }
stepan927d4e22007-04-04 22:45:58 +0000461
uwe6ab4b7b2009-05-09 14:26:04 +0000462 /* We need the I/O Base Address for this board's flash enable. */
463 base = pci_read_word(dev, 0x88) & 0xff80;
464
libvc89fddc2009-12-09 07:53:01 +0000465 offset = 0x4C + gpio / 8;
466 bit = 0x01 << (gpio % 8);
467
468 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000469 if (raise)
470 val |= bit;
471 else
472 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000473 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000474
uwef6641642007-05-09 10:17:44 +0000475 return 0;
stepan927d4e22007-04-04 22:45:58 +0000476}
477
uwebe4477b2007-08-23 16:08:21 +0000478/**
uwe3a3ab2f2010-03-25 23:18:41 +0000479 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000480 */
uweeb26b6e2010-06-07 19:06:26 +0000481static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000482{
libv53f58142009-12-23 00:54:26 +0000483 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
484 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000485}
486
487/**
mkarcher12e731f2010-06-12 17:27:44 +0000488 * Suited for VIA EPIA EK & N & NL.
libv785ec422009-06-19 13:53:59 +0000489 */
uweeb26b6e2010-06-07 19:06:26 +0000490static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000491{
libv53f58142009-12-23 00:54:26 +0000492 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000493}
494
495/**
uwe3a3ab2f2010-03-25 23:18:41 +0000496 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000497 *
498 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
499 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000500 */
uweeb26b6e2010-06-07 19:06:26 +0000501static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000502{
libv53f58142009-12-23 00:54:26 +0000503 return via_vt823x_gpio_set(15, 1);
504}
505
506/**
507 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
508 *
509 * Suited for:
510 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
511 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
512 */
uweeb26b6e2010-06-07 19:06:26 +0000513static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000514{
515 int ret;
516
517 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000518 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000519
libv53f58142009-12-23 00:54:26 +0000520 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000521}
522
523/**
uwe691ddb62007-05-20 16:16:13 +0000524 * Suited for ASUS P5A.
525 *
526 * This is rather nasty code, but there's no way to do this cleanly.
527 * We're basically talking to some unknown device on SMBus, my guess
528 * is that it is the Winbond W83781D that lives near the DIP BIOS.
529 */
uweeb26b6e2010-06-07 19:06:26 +0000530static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000531{
532 uint8_t tmp;
533 int i;
534
535#define ASUSP5A_LOOP 5000
536
hailfingere1f062f2008-05-22 13:22:45 +0000537 OUTB(0x00, 0xE807);
538 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000539
hailfingere1f062f2008-05-22 13:22:45 +0000540 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000541
542 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000543 OUTB(0xE1, 0xFF);
544 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000545 break;
546 }
547
548 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000549 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000550 return -1;
551 }
552
hailfingere1f062f2008-05-22 13:22:45 +0000553 OUTB(0x20, 0xE801);
554 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000555
hailfingere1f062f2008-05-22 13:22:45 +0000556 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000557
558 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000559 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000560 if (tmp & 0x70)
561 break;
562 }
563
564 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000565 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000566 return -1;
567 }
568
hailfingere1f062f2008-05-22 13:22:45 +0000569 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000570 tmp &= ~0x02;
571
hailfingere1f062f2008-05-22 13:22:45 +0000572 OUTB(0x00, 0xE807);
573 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000574
hailfingere1f062f2008-05-22 13:22:45 +0000575 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000576
hailfingere1f062f2008-05-22 13:22:45 +0000577 OUTB(0xFF, 0xE800);
578 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000579
hailfingere1f062f2008-05-22 13:22:45 +0000580 OUTB(0x20, 0xE801);
581 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000582
hailfingere1f062f2008-05-22 13:22:45 +0000583 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000584
585 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000586 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000587 if (tmp & 0x70)
588 break;
589 }
590
591 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000592 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000593 return -1;
594 }
595
596 return 0;
597}
598
libv6a74dbe2009-12-09 11:39:02 +0000599/*
600 * Set GPIO lines in the Broadcom HT-1000 southbridge.
601 *
602 * It's not a Super I/O but it uses the same index/data port method.
603 */
uweeb26b6e2010-06-07 19:06:26 +0000604static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000605{
606 /* GPIO 0 reg from PM regs */
607 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
608 sio_mask(0xcd6, 0x44, 0x24, 0x24);
609
610 return 0;
611}
612
uweeb26b6e2010-06-07 19:06:26 +0000613static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000614{
libv6a74dbe2009-12-09 11:39:02 +0000615 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000616 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000617
618 return 0;
619}
620
libv5736b072009-06-03 07:50:39 +0000621/**
uwe3a3ab2f2010-03-25 23:18:41 +0000622 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000623 */
uweeb26b6e2010-06-07 19:06:26 +0000624static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000625{
626 struct pci_dev *dev;
627
628 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
629 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000630 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000631 return -1;
632 }
633
634 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
635 pci_write_byte(dev, 0x92, 0);
636
637 return 0;
638}
639
640/**
libv6db37e62009-12-03 12:25:34 +0000641 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000642 */
libv6db37e62009-12-03 12:25:34 +0000643static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000644{
libv6db37e62009-12-03 12:25:34 +0000645 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000646 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000647 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000648 uint8_t tmp;
649
libv8068cf92009-12-22 13:04:13 +0000650 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000651 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000652 return -1;
653 }
654
libv8068cf92009-12-22 13:04:13 +0000655 /* First, check the ISA Bridge */
656 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000657 switch (dev->device_id) {
658 case 0x0030: /* CK804 */
659 case 0x0050: /* MCP04 */
660 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000661 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000662 break;
mkarcherbb421582010-06-01 16:09:06 +0000663 case 0x0260: /* MCP51 */
664 case 0x0364: /* MCP55 */
665 /* find SMBus controller on *this* southbridge */
666 /* The infamous Tyan S2915-E has two south bridges; they are
667 easily told apart from each other by the class of the
668 LPC bridge, but have the same SMBus bridge IDs */
669 if (dev->func != 0) {
670 msg_perr("MCP LPC bridge at unexpected function"
671 " number %d\n", dev->func);
672 return -1;
673 }
674
675 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
676 if (!dev) {
677 msg_perr("MCP SMBus controller could not be found\n");
678 return -1;
679 }
680 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
681 if (devclass != 0x0C05) {
682 msg_perr("Unexpected device class %04x for SMBus"
683 " controller\n", devclass);
684 return -1;
685 }
libv8068cf92009-12-22 13:04:13 +0000686 break;
mkarcherbb421582010-06-01 16:09:06 +0000687 default:
snelsone42c3802010-05-07 20:09:04 +0000688 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000689 return -1;
690 }
691
692 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
693 base += 0xC0;
694
695 tmp = INB(base + gpio);
696 tmp &= ~0x0F; /* null lower nibble */
697 tmp |= 0x04; /* gpio -> output. */
698 if (raise)
699 tmp |= 0x01;
700 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000701
702 return 0;
703}
704
libv5ac6e5c2009-10-05 16:07:00 +0000705/**
snelsonedf5a882010-03-19 22:58:15 +0000706 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000707 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000708 */
uweeb26b6e2010-06-07 19:06:26 +0000709static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000710{
711 return nvidia_mcp_gpio_set(0x00, 1);
712}
713
714/**
snelsone1eaba92010-03-19 22:37:29 +0000715 * Suited for Abit KN8 Ultra: nVidia CK804.
716 */
uweeb26b6e2010-06-07 19:06:26 +0000717static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000718{
719 return nvidia_mcp_gpio_set(0x02, 0);
720}
721
722/**
uwe3a3ab2f2010-03-25 23:18:41 +0000723 * Suited for MSI K8N Neo4: NVIDIA CK804.
724 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000725 */
uweeb26b6e2010-06-07 19:06:26 +0000726static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000727{
728 return nvidia_mcp_gpio_set(0x02, 1);
729}
730
mkarcherbb421582010-06-01 16:09:06 +0000731
732/**
733 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
734 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
735 * board. We can't tell the SMBus logical devices apart, but we
736 * can tell the LPC bridge functions apart.
737 * We need to choose the SMBus bridge next to the LPC bridge with
738 * ID 0x364 and the "LPC bridge" class.
739 * b) #TBL is hardwired on that board to a pull-down. It can be
740 * overridden by connecting the two solder points next to F2.
741 */
uweeb26b6e2010-06-07 19:06:26 +0000742static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000743{
744 return nvidia_mcp_gpio_set(0x05, 1);
745}
746
libv64ace522009-12-23 03:01:36 +0000747/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000748 * Suited for Abit NF7-S: NVIDIA CK804.
749 */
uweeb26b6e2010-06-07 19:06:26 +0000750static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000751{
752 return nvidia_mcp_gpio_set(0x08, 1);
753}
754
755/**
mkarcherd2189b42010-06-12 23:07:26 +0000756 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
757 */
mkarcherd291e752010-06-12 23:14:03 +0000758static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000759{
760 return nvidia_mcp_gpio_set(0x0c, 1);
761}
762
763/**
libv5ac6e5c2009-10-05 16:07:00 +0000764 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
765 */
uweeb26b6e2010-06-07 19:06:26 +0000766static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000767{
libv6db37e62009-12-03 12:25:34 +0000768 return nvidia_mcp_gpio_set(0x10, 1);
769}
libv5ac6e5c2009-10-05 16:07:00 +0000770
libv6db37e62009-12-03 12:25:34 +0000771/**
772 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
773 */
uweeb26b6e2010-06-07 19:06:26 +0000774static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000775{
776 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000777}
778
libvb8043812009-10-05 18:46:35 +0000779/**
780 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
781 */
uweeb26b6e2010-06-07 19:06:26 +0000782static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000783{
libv6db37e62009-12-03 12:25:34 +0000784 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000785}
libv5ac6e5c2009-10-05 16:07:00 +0000786
uwe0b88fc32007-08-11 16:59:11 +0000787/**
stepanf778f522008-02-20 11:11:18 +0000788 * Suited for Artec Group DBE61 and DBE62.
789 */
uweeb26b6e2010-06-07 19:06:26 +0000790static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000791{
792#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
793#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
794#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
795#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
796#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
797#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
798#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
799#define DBE6x_BOOT_LOC_FLASH (2)
800#define DBE6x_BOOT_LOC_FWHUB (3)
801
stepanf251ff82009-08-12 18:25:24 +0000802 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000803 unsigned long boot_loc;
804
stepanf251ff82009-08-12 18:25:24 +0000805 /* Geode only has a single core */
806 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000807 return -1;
stepanf778f522008-02-20 11:11:18 +0000808
stepanf251ff82009-08-12 18:25:24 +0000809 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000810
stepanf251ff82009-08-12 18:25:24 +0000811 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000812 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
813 boot_loc = DBE6x_BOOT_LOC_FWHUB;
814 else
815 boot_loc = DBE6x_BOOT_LOC_FLASH;
816
stepanf251ff82009-08-12 18:25:24 +0000817 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
818 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000819 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000820
stepanf251ff82009-08-12 18:25:24 +0000821 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000822
stepanf251ff82009-08-12 18:25:24 +0000823 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000824
stepanf778f522008-02-20 11:11:18 +0000825 return 0;
826}
827
uwecc6ecc52008-05-22 21:19:38 +0000828/**
uwe3a3ab2f2010-03-25 23:18:41 +0000829 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000830 */
831static int intel_piix4_gpo_set(unsigned int gpo, int raise)
832{
mkarcher681bc022010-02-24 00:00:21 +0000833 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000834 struct pci_dev *dev;
835 uint32_t tmp, base;
836
837 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
838 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000839 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000840 return -1;
841 }
842
843 /* sanity check */
844 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000845 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000846 return -1;
847 }
848
849 /* these are dual function pins which are most likely in use already */
850 if (((gpo >= 1) && (gpo <= 7)) ||
851 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000852 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000853 return -1;
854 }
855
856 /* dual function that need special enable. */
857 if ((gpo >= 22) && (gpo <= 26)) {
858 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
859 switch (gpo) {
860 case 22: /* XBUS: XDIR#/GPO22 */
861 case 23: /* XBUS: XOE#/GPO23 */
862 tmp |= 1 << 28;
863 break;
864 case 24: /* RTCSS#/GPO24 */
865 tmp |= 1 << 29;
866 break;
867 case 25: /* RTCALE/GPO25 */
868 tmp |= 1 << 30;
869 break;
870 case 26: /* KBCSS#/GPO26 */
871 tmp |= 1 << 31;
872 break;
873 }
874 pci_write_long(dev, 0xB0, tmp);
875 }
876
877 /* GPO {0,8,27,28,30} are always available. */
878
879 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
880 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000881 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +0000882 return -1;
883 }
884
885 /* PM IO base */
886 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
887
mkarcher681bc022010-02-24 00:00:21 +0000888 gpo_byte = gpo >> 3;
889 gpo_bit = gpo & 7;
890 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000891 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000892 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000893 else
mkarcher681bc022010-02-24 00:00:21 +0000894 tmp &= ~(0x01 << gpo_bit);
895 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000896
897 return 0;
898}
899
900/**
901 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
902 */
uweeb26b6e2010-06-07 19:06:26 +0000903static int board_epox_ep_bx3(void)
libv8d908612009-12-14 10:41:58 +0000904{
905 return intel_piix4_gpo_set(22, 1);
906}
907
908/**
snelsonaa2f3d92010-03-19 22:35:21 +0000909 * Suited for Intel SE440BX-2
910 */
uweeb26b6e2010-06-07 19:06:26 +0000911static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +0000912{
913 return intel_piix4_gpo_set(27, 0);
914}
915
916/**
uwe3a3ab2f2010-03-25 23:18:41 +0000917 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000918 */
libv5afe85c2009-11-28 18:07:51 +0000919static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000920{
uwe3a3ab2f2010-03-25 23:18:41 +0000921 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +0000922 static struct {
923 uint16_t id;
924 uint8_t base_reg;
925 uint32_t bank0;
926 uint32_t bank1;
927 uint32_t bank2;
928 } intel_ich_gpio_table[] = {
929 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
930 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
931 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
932 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
933 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
934 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
935 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
936 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
937 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
938 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
939 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
940 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
941 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
942 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
943 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
944 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
945 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
946 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
947 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
948 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
949 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
950 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
951 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
952 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
953 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
954 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
955 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
956 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
957 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
958 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
959 {0, 0, 0, 0, 0} /* end marker */
960 };
uwecc6ecc52008-05-22 21:19:38 +0000961
libv5afe85c2009-11-28 18:07:51 +0000962 struct pci_dev *dev;
963 uint16_t base;
964 uint32_t tmp;
965 int i, allowed;
966
967 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000968 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +0000969 uint16_t device_class;
970 /* libpci before version 2.2.4 does not store class info. */
971 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +0000972 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +0000973 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +0000974 /* Is this device in our list? */
975 for (i = 0; intel_ich_gpio_table[i].id; i++)
976 if (dev->device_id == intel_ich_gpio_table[i].id)
977 break;
978
979 if (intel_ich_gpio_table[i].id)
980 break;
981 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000982 }
libv5afe85c2009-11-28 18:07:51 +0000983
uwecc6ecc52008-05-22 21:19:38 +0000984 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000985 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000986 return -1;
987 }
988
uwe3a3ab2f2010-03-25 23:18:41 +0000989 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
990 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +0000991 6:1. The mask below catches all. */
992 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000993
libv5afe85c2009-11-28 18:07:51 +0000994 /* check whether the line is allowed */
995 if (gpio < 32)
996 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
997 else if (gpio < 64)
998 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
999 else
1000 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1001
1002 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001003 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001004 " setting GPIO%02d\n", gpio);
1005 return -1;
1006 }
1007
snelsone42c3802010-05-07 20:09:04 +00001008 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001009 raise ? "Rais" : "Dropp", gpio);
1010
1011 if (gpio < 32) {
1012 /* Set line to GPIO */
1013 tmp = INL(base);
1014 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1015 if ((gpio == 28) &&
1016 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1017 tmp |= 1 << 27;
1018 else
1019 tmp |= 1 << gpio;
1020 OUTL(tmp, base);
1021
1022 /* As soon as we are talking to ICH8 and above, this register
1023 decides whether we can set the gpio or not. */
1024 if (dev->device_id > 0x2800) {
1025 tmp = INL(base);
1026 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001027 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001028 " does not allow setting GPIO%02d\n",
1029 gpio);
1030 return -1;
1031 }
1032 }
1033
1034 /* Set GPIO to OUTPUT */
1035 tmp = INL(base + 0x04);
1036 tmp &= ~(1 << gpio);
1037 OUTL(tmp, base + 0x04);
1038
1039 /* Raise GPIO line */
1040 tmp = INL(base + 0x0C);
1041 if (raise)
1042 tmp |= 1 << gpio;
1043 else
1044 tmp &= ~(1 << gpio);
1045 OUTL(tmp, base + 0x0C);
1046 } else if (gpio < 64) {
1047 gpio -= 32;
1048
1049 /* Set line to GPIO */
1050 tmp = INL(base + 0x30);
1051 tmp |= 1 << gpio;
1052 OUTL(tmp, base + 0x30);
1053
1054 /* As soon as we are talking to ICH8 and above, this register
1055 decides whether we can set the gpio or not. */
1056 if (dev->device_id > 0x2800) {
1057 tmp = INL(base + 30);
1058 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001059 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001060 " does not allow setting GPIO%02d\n",
1061 gpio + 32);
1062 return -1;
1063 }
1064 }
1065
1066 /* Set GPIO to OUTPUT */
1067 tmp = INL(base + 0x34);
1068 tmp &= ~(1 << gpio);
1069 OUTL(tmp, base + 0x34);
1070
1071 /* Raise GPIO line */
1072 tmp = INL(base + 0x38);
1073 if (raise)
1074 tmp |= 1 << gpio;
1075 else
1076 tmp &= ~(1 << gpio);
1077 OUTL(tmp, base + 0x38);
1078 } else {
1079 gpio -= 64;
1080
1081 /* Set line to GPIO */
1082 tmp = INL(base + 0x40);
1083 tmp |= 1 << gpio;
1084 OUTL(tmp, base + 0x40);
1085
1086 tmp = INL(base + 40);
1087 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001088 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001089 "not allow setting GPIO%02d\n", gpio + 64);
1090 return -1;
1091 }
1092
1093 /* Set GPIO to OUTPUT */
1094 tmp = INL(base + 0x44);
1095 tmp &= ~(1 << gpio);
1096 OUTL(tmp, base + 0x44);
1097
1098 /* Raise GPIO line */
1099 tmp = INL(base + 0x48);
1100 if (raise)
1101 tmp |= 1 << gpio;
1102 else
1103 tmp &= ~(1 << gpio);
1104 OUTL(tmp, base + 0x48);
1105 }
uwecc6ecc52008-05-22 21:19:38 +00001106
1107 return 0;
1108}
1109
1110/**
libv5afe85c2009-11-28 18:07:51 +00001111 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001112 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001113 */
uweeb26b6e2010-06-07 19:06:26 +00001114static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001115{
libv5afe85c2009-11-28 18:07:51 +00001116 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001117}
1118
stuge81664dd2009-02-02 22:55:26 +00001119/**
snelson0a9016e2010-03-19 22:39:24 +00001120 * Suited for ASUS A8JM: Intel 945 + ICH7
1121 */
uweeb26b6e2010-06-07 19:06:26 +00001122static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001123{
1124 return intel_ich_gpio_set(34, 1);
1125}
1126
1127/**
libv5afe85c2009-11-28 18:07:51 +00001128 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001129 */
uweeb26b6e2010-06-07 19:06:26 +00001130static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001131{
libv5afe85c2009-11-28 18:07:51 +00001132 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001133}
1134
1135/**
libvdc84fa32009-11-28 18:26:21 +00001136 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001137 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1138 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1139 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +00001140 */
uweeb26b6e2010-06-07 19:06:26 +00001141static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001142{
libv5afe85c2009-11-28 18:07:51 +00001143 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001144}
1145
libv5afe85c2009-11-28 18:07:51 +00001146/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001147 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001148 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1149 * - ASUS P4B533-E: socket478 + 845E + ICH4
1150 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001151 */
uweeb26b6e2010-06-07 19:06:26 +00001152static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001153{
1154 return intel_ich_gpio_set(22, 1);
1155}
1156
1157/**
mkarcherb507b7b2010-02-27 18:35:54 +00001158 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1159 */
1160
uweeb26b6e2010-06-07 19:06:26 +00001161static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001162{
1163 int ret;
1164 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1165 if (!ret)
1166 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1167 if (!ret)
1168 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1169 return ret;
1170}
1171
1172/**
libve42a7c62009-11-28 18:16:31 +00001173 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001174 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001175 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001176 */
uweeb26b6e2010-06-07 19:06:26 +00001177static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001178{
1179 return intel_ich_gpio_set(23, 1);
1180}
1181
1182/**
snelson4e249922010-03-19 23:01:34 +00001183 * Suited for IBase MB899: i945GM + ICH7.
1184 */
uweeb26b6e2010-06-07 19:06:26 +00001185static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001186{
1187 return intel_ich_gpio_set(26, 1);
1188}
1189
1190/**
libv5afe85c2009-11-28 18:07:51 +00001191 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1192 */
uweeb26b6e2010-06-07 19:06:26 +00001193static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001194{
1195 int ret;
1196
1197 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1198 ret = intel_ich_gpio_set(22, 1);
1199 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1200 ret = intel_ich_gpio_set(23, 1);
1201
1202 return ret;
1203}
1204
1205/**
1206 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1207 */
uweeb26b6e2010-06-07 19:06:26 +00001208static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001209{
libv5afe85c2009-11-28 18:07:51 +00001210 int ret;
stepanb8361b92008-03-17 22:59:40 +00001211
libv5afe85c2009-11-28 18:07:51 +00001212 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1213 if (!ret)
1214 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001215
libv5afe85c2009-11-28 18:07:51 +00001216 return ret;
stepanb8361b92008-03-17 22:59:40 +00001217}
1218
stepanf778f522008-02-20 11:11:18 +00001219/**
libv88cd3d22009-06-17 14:43:24 +00001220 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1221 */
snelsonef86df92010-03-19 22:49:09 +00001222static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001223{
snelsonef86df92010-03-19 22:49:09 +00001224 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001225 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001226 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001227
1228 /* VT82C686 Power management */
1229 dev = pci_dev_find(0x1106, 0x3057);
1230 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001231 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001232 return -1;
1233 }
1234
snelsone42c3802010-05-07 20:09:04 +00001235 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001236 raise ? "Rais" : "Dropp", gpio);
1237
1238 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001239 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001240 switch(gpio)
1241 {
1242 case 0:
1243 tmp &= ~0x03;
1244 break;
1245 case 1:
1246 tmp |= 0x04;
1247 break;
1248 case 2:
1249 tmp |= 0x08;
1250 break;
1251 case 3:
1252 tmp |= 0x10;
1253 break;
1254 }
libv88cd3d22009-06-17 14:43:24 +00001255 pci_write_byte(dev, 0x54, tmp);
1256
1257 /* PM IO base */
1258 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1259
1260 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001261 tmp = INL(base + 0x4C);
1262 if (raise)
1263 tmp |= 1U << gpio;
1264 else
1265 tmp &= ~(1U << gpio);
1266 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001267
1268 return 0;
1269}
1270
mkarchercd460642010-01-09 17:36:06 +00001271/**
mkarchera95f8882010-03-24 22:55:56 +00001272 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001273 */
uweeb26b6e2010-06-07 19:06:26 +00001274static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001275{
1276 return via_apollo_gpo_set(4, 0);
1277}
1278
1279/**
snelsonef86df92010-03-19 22:49:09 +00001280 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1281 */
uweeb26b6e2010-06-07 19:06:26 +00001282static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001283{
1284 return via_apollo_gpo_set(0, 0);
1285}
1286
1287/**
mkarchercd460642010-01-09 17:36:06 +00001288 * Enable some GPIO pin on SiS southbridge.
1289 * Suited for MSI 651M-L: SiS651 / SiS962
1290 */
uweeb26b6e2010-06-07 19:06:26 +00001291static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001292{
1293 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001294 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001295
1296 dev = pci_dev_find(0x1039, 0x0962);
1297 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001298 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001299 return 1;
1300 }
1301
1302 /* Registers 68 and 64 seem like bitmaps */
1303 base = pci_read_word(dev, 0x74);
1304 temp = INW(base + 0x68);
1305 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001306 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001307
1308 temp = INW(base + 0x64);
1309 temp |= (1 << 0); /* Raise output? */
1310 OUTW(temp, base + 0x64);
1311
1312 w836xx_memw_enable(0x2E);
1313
1314 return 0;
1315}
1316
libv88cd3d22009-06-17 14:43:24 +00001317/**
libv5bcbdea2009-06-19 13:00:24 +00001318 * Find the runtime registers of an SMSC Super I/O, after verifying its
1319 * chip ID.
1320 *
1321 * Returns the base port of the runtime register block, or 0 on error.
1322 */
1323static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1324 uint8_t logical_device)
1325{
1326 uint16_t rt_port = 0;
1327
1328 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001329 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001330 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001331 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001332 goto out;
1333 }
1334
1335 /* If the runtime block is active, get its address. */
1336 sio_write(sio_port, 0x07, logical_device);
1337 if (sio_read(sio_port, 0x30) & 1) {
1338 rt_port = (sio_read(sio_port, 0x60) << 8)
1339 | sio_read(sio_port, 0x61);
1340 }
1341
1342 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001343 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001344 "Super I/O runtime interface not available.\n");
1345 }
1346out:
uwe619a15a2009-06-28 23:26:37 +00001347 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001348 return rt_port;
1349}
1350
1351/**
1352 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1353 * connected to GP30 on the Super I/O, and TBL# is always high.
1354 */
uweeb26b6e2010-06-07 19:06:26 +00001355static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001356{
1357 struct pci_dev *dev;
1358 uint16_t rt_port;
1359 uint8_t val;
1360
1361 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1362 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001363 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001364 return -1;
1365 }
1366
uwe619a15a2009-06-28 23:26:37 +00001367 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001368 if (rt_port == 0)
1369 return -1;
1370
1371 /* Configure the GPIO pin. */
1372 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001373 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001374 OUTB(val, rt_port + 0x33);
1375
1376 /* Disable write protection. */
1377 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001378 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001379 OUTB(val, rt_port + 0x4d);
1380
1381 return 0;
1382}
1383
1384/**
uwe3a3ab2f2010-03-25 23:18:41 +00001385 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001386 */
uweeb26b6e2010-06-07 19:06:26 +00001387static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001388{
1389 uint16_t id, base;
1390 uint8_t tmp;
1391
1392 /* find the IT8703F */
1393 w836xx_ext_enter(0x2E);
1394 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1395 w836xx_ext_leave(0x2E);
1396
1397 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001398 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001399 return -1;
1400 }
1401
1402 /* Get the GP567 IO base */
1403 w836xx_ext_enter(0x2E);
1404 sio_write(0x2E, 0x07, 0x0C);
1405 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1406 w836xx_ext_leave(0x2E);
1407
1408 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001409 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001410 " Base.\n");
1411 return -1;
1412 }
1413
1414 /* Raise GP51. */
1415 tmp = INB(base);
1416 tmp |= 0x02;
1417 OUTB(tmp, base);
1418
1419 return 0;
1420}
1421
libv9c4d2b22009-09-01 21:22:23 +00001422/*
1423 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1424 * There is only some limited checking on the port numbers.
1425 */
uwef6f94d42010-03-13 17:28:29 +00001426static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001427{
1428 unsigned int port;
1429 uint16_t id, base;
1430 uint8_t tmp;
1431
1432 port = line / 10;
1433 port--;
1434 line %= 10;
1435
1436 /* Check line */
1437 if ((port > 4) || /* also catches unsigned -1 */
1438 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001439 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001440 return -1;
1441 }
1442
1443 /* find the IT8712F */
1444 enter_conf_mode_ite(0x2E);
1445 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1446 exit_conf_mode_ite(0x2E);
1447
1448 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001449 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001450 return -1;
1451 }
1452
1453 /* Get the GPIO base */
1454 enter_conf_mode_ite(0x2E);
1455 sio_write(0x2E, 0x07, 0x07);
1456 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1457 exit_conf_mode_ite(0x2E);
1458
1459 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001460 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001461 " Base.\n");
1462 return -1;
1463 }
1464
1465 /* set GPIO. */
1466 tmp = INB(base + port);
1467 if (raise)
1468 tmp |= 1 << line;
1469 else
1470 tmp &= ~(1 << line);
1471 OUTB(tmp, base + port);
1472
1473 return 0;
1474}
1475
1476/**
mkarchercccf1392010-03-09 16:57:06 +00001477 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001478 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1479 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001480 */
uweeb26b6e2010-06-07 19:06:26 +00001481static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001482{
1483 return it8712f_gpio_set(32, 1);
1484}
1485
hailfinger324a9cc2010-05-26 01:45:41 +00001486#endif
1487
libv1569a562009-07-13 12:40:17 +00001488/**
uwec0751f42009-10-06 13:00:00 +00001489 * Below is the list of boards which need a special "board enable" code in
1490 * flashrom before their ROM chip can be accessed/written to.
1491 *
1492 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1493 * to the respective tables in print.c. Thanks!
1494 *
uwebe4477b2007-08-23 16:08:21 +00001495 * We use 2 sets of IDs here, you're free to choose which is which. This
1496 * is to provide a very high degree of certainty when matching a board on
1497 * the basis of subsystem/card IDs. As not every vendor handles
1498 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001499 *
stuge84659842009-04-20 12:38:17 +00001500 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001501 * NULLed if they don't identify the board fully and if you can't use DMI.
1502 * But please take care to provide an as complete set of pci ids as possible;
1503 * autodetection is the preferred behaviour and we would like to make sure that
1504 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001505 *
mkarcher803b4042010-01-20 14:14:11 +00001506 * If PCI IDs are not sufficient for board matching, the match can be further
1507 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001508 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001509 * substring match, unless it is anchored to the beginning (with a ^ in front)
1510 * or the end (with a $ at the end). Both anchors may be specified at the
1511 * same time to match the full field.
1512 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001513 * When a board is matched through DMI, the first and second main PCI IDs
1514 * and the first subsystem PCI ID have to match as well. If you specify the
1515 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1516 * subsystem ID of that device is indeed zero.
1517 *
stuge84659842009-04-20 12:38:17 +00001518 * The coreboot ids are used two fold. When running with a coreboot firmware,
1519 * the ids uniquely matches the coreboot board identification string. When a
1520 * legacy bios is installed and when autodetection is not possible, these ids
1521 * can be used to identify the board through the -m command line argument.
1522 *
1523 * When a board is identified through its coreboot ids (in both cases), the
1524 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001525 */
stepan927d4e22007-04-04 22:45:58 +00001526
uwec7f7eda2009-05-08 16:23:34 +00001527/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001528struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001529
mkarcherf2620582010-02-28 01:33:48 +00001530 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001531#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001532 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001533 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001534 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001535 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001536 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarchera95f8882010-03-24 22:55:56 +00001537 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001538 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001539 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001540 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001541 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1542 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1543 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001544 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001545 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001546 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001547 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001548 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001549 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001550 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001551 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher28d6c872010-03-07 16:42:55 +00001552 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001553 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001554 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001555 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001556 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001557 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001558 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1559 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1560 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1561 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1562 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1563 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1564 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1565 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1566 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1567 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
mkarcherf2620582010-02-28 01:33:48 +00001568 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
uwee6dc3012010-05-26 22:26:44 +00001569 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001570 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001571 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1572 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001573 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001574 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
snelson4e249922010-03-19 23:01:34 +00001575 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001576 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1577 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001578 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001579 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001580 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001581 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001582 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001583 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001584 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001585 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1586 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001587 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001588 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher51455562010-06-27 15:07:49 +00001589 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001590 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001591 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcherf2620582010-02-28 01:33:48 +00001592 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1593 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1594 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001595 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001596 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001597 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001598 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001599 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001600 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1601 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001602#endif
mkarcherf2620582010-02-28 01:33:48 +00001603 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001604};
1605
uwebe4477b2007-08-23 16:08:21 +00001606/**
stepan1037f6f2008-01-18 15:33:10 +00001607 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001608 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001609 */
uwefa98ca12008-10-18 21:14:13 +00001610static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1611 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001612{
uwef6641642007-05-09 10:17:44 +00001613 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001614 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001615
uwe4b650af2009-05-09 00:47:04 +00001616 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001617 if (vendor && (!board->lb_vendor
1618 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001619 continue;
stepan927d4e22007-04-04 22:45:58 +00001620
stuge0c1005b2008-07-02 00:47:30 +00001621 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001622 continue;
stepan927d4e22007-04-04 22:45:58 +00001623
uwef6641642007-05-09 10:17:44 +00001624 if (!pci_dev_find(board->first_vendor, board->first_device))
1625 continue;
stepan927d4e22007-04-04 22:45:58 +00001626
uwef6641642007-05-09 10:17:44 +00001627 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001628 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001629 continue;
stugeb9b411f2008-01-27 16:21:21 +00001630
1631 if (vendor)
1632 return board;
1633
1634 if (partmatch) {
1635 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001636 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1637 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001638 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001639 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001640 return NULL;
1641 }
1642 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001643 }
uwe6ed6d952007-12-04 21:49:06 +00001644
stugeb9b411f2008-01-27 16:21:21 +00001645 if (partmatch)
1646 return partmatch;
1647
stepan3370c892009-07-30 13:30:17 +00001648 if (!partvendor_from_cbtable) {
1649 /* Only warn if the mainboard type was not gathered from the
1650 * coreboot table. If it was, the coreboot implementor is
1651 * expected to fix flashrom, too.
1652 */
snelsone42c3802010-05-07 20:09:04 +00001653 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001654 vendor, part);
1655 }
uwef6641642007-05-09 10:17:44 +00001656 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001657}
1658
uwebe4477b2007-08-23 16:08:21 +00001659/**
1660 * Match boards on PCI IDs and subsystem IDs.
1661 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001662 */
1663static struct board_pciid_enable *board_match_pci_card_ids(void)
1664{
uwef6641642007-05-09 10:17:44 +00001665 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001666
uwe4b650af2009-05-09 00:47:04 +00001667 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001668 if ((!board->first_card_vendor || !board->first_card_device) &&
1669 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001670 continue;
stepan927d4e22007-04-04 22:45:58 +00001671
uwef6641642007-05-09 10:17:44 +00001672 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001673 board->first_card_vendor,
1674 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001675 continue;
stepan927d4e22007-04-04 22:45:58 +00001676
uwef6641642007-05-09 10:17:44 +00001677 if (board->second_vendor) {
1678 if (board->second_card_vendor) {
1679 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001680 board->second_device,
1681 board->second_card_vendor,
1682 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001683 continue;
1684 } else {
1685 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001686 board->second_device))
uwef6641642007-05-09 10:17:44 +00001687 continue;
1688 }
1689 }
stepan927d4e22007-04-04 22:45:58 +00001690
mkarcher803b4042010-01-20 14:14:11 +00001691 if (board->dmi_pattern) {
1692 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001693 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001694 " DMI info unavailable.\n",
1695 board->vendor_name, board->board_name);
1696 continue;
1697 } else {
1698 if (!dmi_match(board->dmi_pattern))
1699 continue;
1700 }
1701 }
1702
uwef6641642007-05-09 10:17:44 +00001703 return board;
1704 }
stepan927d4e22007-04-04 22:45:58 +00001705
uwef6641642007-05-09 10:17:44 +00001706 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001707}
1708
uwe6ed6d952007-12-04 21:49:06 +00001709int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001710{
uwef6641642007-05-09 10:17:44 +00001711 struct board_pciid_enable *board = NULL;
1712 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001713
stugeb9b411f2008-01-27 16:21:21 +00001714 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001715 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001716
uwef6641642007-05-09 10:17:44 +00001717 if (!board)
1718 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001719
mkarchera0488b92010-03-11 23:04:16 +00001720 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001721 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001722 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001723 "code has not been tested, and thus will not not be executed by default.\n"
1724 "Depending on your hardware environment, erasing, writing or even probing\n"
1725 "can fail without running the board specific code.\n\n"
1726 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001727 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001728 board->vendor_name, board->board_name);
1729 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001730 } else {
snelsone42c3802010-05-07 20:09:04 +00001731 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001732 "Please report success/failure to flashrom@flashrom.org.\n");
1733 }
mkarcher29a80852010-03-07 22:29:28 +00001734 }
1735
uwef6641642007-05-09 10:17:44 +00001736 if (board) {
libve9b336e2010-01-20 14:45:03 +00001737 if (board->max_rom_decode_parallel)
1738 max_rom_decode.parallel =
1739 board->max_rom_decode_parallel * 1024;
1740
uwe0ec24c22010-01-28 19:02:36 +00001741 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001742 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001743 "board \"%s %s\"... ", board->vendor_name,
1744 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001745
uweeb26b6e2010-06-07 19:06:26 +00001746 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001747 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001748 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001749 else
snelsone42c3802010-05-07 20:09:04 +00001750 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001751 }
uwef6641642007-05-09 10:17:44 +00001752 }
stepan927d4e22007-04-04 22:45:58 +00001753
uwef6641642007-05-09 10:17:44 +00001754 return ret;
stepan927d4e22007-04-04 22:45:58 +00001755}