blob: 69de0f9ea9592f5f2fe386060651ab5c91ad0494 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000029
hailfinger324a9cc2010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
snelsone42c3802010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
mkarcherb2505c02010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
101
102static int fdc37b787_gpio50_raise(uint16_t port, const char * name)
103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
hailfingera83a5fe2010-05-30 22:24:40 +0000109 msg_perr("\nERROR: %s: FDC37B787: Wrong ID 0x%02X.\n",
110 name, id);
mkarcherb2505c02010-05-24 16:03:57 +0000111 OUTB(0xAA, port); /* leave conf mode */
112 return -1;
113 }
114
115 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
116
117 val = sio_read(port, 0xC8); /* GP50 */
118 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
119 {
hailfingera83a5fe2010-05-30 22:24:40 +0000120 msg_perr("\nERROR: %s: GPIO50 mode 0x%02X unexpected.\n",
121 name, val);
mkarcherb2505c02010-05-24 16:03:57 +0000122 OUTB(0xAA, port);
123 return -1;
124 }
125
126 sio_mask(port, 0xF9, 0x01, 0x01);
127
128 OUTB(0xAA, port); /* Leave conf mode */
129 return 0;
130}
131
132/**
133 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
134 */
135static int fdc37b787_gpio50_raise_3f0(const char *name)
136{
137 return fdc37b787_gpio50_raise(0x3f0, name);
138}
139
140/**
uwebe4477b2007-08-23 16:08:21 +0000141 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000142 *
143 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000144 * - Agami Aruma
145 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000146 */
hailfinger7bac0e52009-05-25 23:26:50 +0000147static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +0000148{
hailfinger7bac0e52009-05-25 23:26:50 +0000149 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +0000150
uwe6ed6d952007-12-04 21:49:06 +0000151 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000152 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
snelsone42c3802010-05-07 20:09:04 +0000153 msg_perr("\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000154 name, sio_read(port, 0x20));
155 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000156 return -1;
157 }
158
stuge04909772007-05-04 04:47:04 +0000159 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +0000160 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +0000161
uwe6ed6d952007-12-04 21:49:06 +0000162 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +0000163 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +0000164
hailfinger7bac0e52009-05-25 23:26:50 +0000165 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
166 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
167 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
168 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +0000169
hailfinger7bac0e52009-05-25 23:26:50 +0000170 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000171
172 return 0;
173}
174
rminnich6079a1c2007-10-12 21:22:40 +0000175static int w83627hf_gpio24_raise_2e(const char *name)
176{
rminnich618eb1a2009-04-09 14:28:36 +0000177 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000178}
179
180/**
181 * Winbond W83627THF: GPIO 4, bit 4
182 *
183 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000184 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000185 * - MSI K8N-NEO3
186 */
hailfinger7bac0e52009-05-25 23:26:50 +0000187static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000188{
hailfinger7bac0e52009-05-25 23:26:50 +0000189 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000190
191 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000192 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
snelsone42c3802010-05-07 20:09:04 +0000193 msg_perr("\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000194 name, sio_read(port, 0x20));
195 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000196 return -1;
197 }
198
199 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
200
hailfinger7bac0e52009-05-25 23:26:50 +0000201 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
202 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
203 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
204 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
205 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000206
hailfinger7bac0e52009-05-25 23:26:50 +0000207 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000208
209 return 0;
210}
211
stugea1efa0e2008-07-21 17:48:40 +0000212static int w83627thf_gpio4_4_raise_2e(const char *name)
213{
214 return w83627thf_gpio4_4_raise(0x2e, name);
215}
216
rminnich6079a1c2007-10-12 21:22:40 +0000217static int w83627thf_gpio4_4_raise_4e(const char *name)
218{
uwe6ed6d952007-12-04 21:49:06 +0000219 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000220}
uwe6ed6d952007-12-04 21:49:06 +0000221
uwebe4477b2007-08-23 16:08:21 +0000222/**
uwe6ab4b7b2009-05-09 14:26:04 +0000223 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000224 */
hailfinger7bac0e52009-05-25 23:26:50 +0000225static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000226{
hailfinger7bac0e52009-05-25 23:26:50 +0000227 w836xx_ext_enter(port);
228 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000229 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000230 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000231 }
hailfinger7bac0e52009-05-25 23:26:50 +0000232 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000233}
234
235/**
libv53f58142009-12-23 00:54:26 +0000236 * Suited for:
237 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
238 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
239 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
240 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
241 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000242 */
libv53f58142009-12-23 00:54:26 +0000243static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000244{
libv53f58142009-12-23 00:54:26 +0000245 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000246
libv53f58142009-12-23 00:54:26 +0000247 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000248}
249
libv71e95f52010-01-20 14:45:07 +0000250/**
mkarchered00ee62010-03-21 13:36:20 +0000251 * Suited for:
252 * - Termtek TK-3370 (rev. 2.5b)
253 */
254static int w836xx_memw_enable_4e(const char *name)
255{
256 w836xx_memw_enable(0x4E);
257
258 return 0;
259}
260
261/**
libv71e95f52010-01-20 14:45:07 +0000262 *
263 */
264static int it8705f_write_enable(uint8_t port, const char *name)
265{
266 enter_conf_mode_ite(port);
267 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
268 exit_conf_mode_ite(port);
269
270 return 0;
271}
272
273/**
274 * Suited for:
275 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
276 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
277 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
278 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
279 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
280 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
281 *
uwef6f94d42010-03-13 17:28:29 +0000282 * The SIS950 Super I/O probably requires the same flash write enable.
libv71e95f52010-01-20 14:45:07 +0000283 */
284static int it8705f_write_enable_2e(const char *name)
285{
286 return it8705f_write_enable(0x2e, name);
287}
libv53f58142009-12-23 00:54:26 +0000288
mkarcherb507b7b2010-02-27 18:35:54 +0000289static int pc87360_gpio_set(uint8_t gpio, int raise)
290{
291 static const int bankbase[] = {0, 4, 8, 10, 12};
292 int gpio_bank = gpio / 8;
293 int gpio_pin = gpio % 8;
294 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000295 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000296
uwef6f94d42010-03-13 17:28:29 +0000297 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000298 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000299 return -1;
300 }
301
302 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000303 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000304 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000305 return -1;
306 }
307
uwef6f94d42010-03-13 17:28:29 +0000308 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000309 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000310 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000311 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000312 baseport);
313 return -1;
314 }
315 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000316 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000317 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
318
319 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000320 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000321 val |= 1 << gpio_pin;
322 else
323 val &= ~(1 << gpio_pin);
324 OUTB(val, baseport + bankbase[gpio_bank]);
325
326 return 0;
327}
328
uwe6ab4b7b2009-05-09 14:26:04 +0000329/**
330 * VT823x: Set one of the GPIO pins.
331 */
libv53f58142009-12-23 00:54:26 +0000332static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000333{
libv53f58142009-12-23 00:54:26 +0000334 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000335 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000336 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000337
libv53f58142009-12-23 00:54:26 +0000338 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
339 switch (dev->device_id) {
340 case 0x3177: /* VT8235 */
341 case 0x3227: /* VT8237R */
342 case 0x3337: /* VT8237A */
343 break;
344 default:
snelsone42c3802010-05-07 20:09:04 +0000345 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000346 return -1;
347 }
348
libv785ec422009-06-19 13:53:59 +0000349 if ((gpio >= 12) && (gpio <= 15)) {
350 /* GPIO12-15 -> output */
351 val = pci_read_byte(dev, 0xE4);
352 val |= 0x10;
353 pci_write_byte(dev, 0xE4, val);
354 } else if (gpio == 9) {
355 /* GPIO9 -> Output */
356 val = pci_read_byte(dev, 0xE4);
357 val |= 0x20;
358 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000359 } else if (gpio == 5) {
360 val = pci_read_byte(dev, 0xE4);
361 val |= 0x01;
362 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000363 } else {
snelsone42c3802010-05-07 20:09:04 +0000364 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000365 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000366 return -1;
uwef6641642007-05-09 10:17:44 +0000367 }
stepan927d4e22007-04-04 22:45:58 +0000368
uwe6ab4b7b2009-05-09 14:26:04 +0000369 /* We need the I/O Base Address for this board's flash enable. */
370 base = pci_read_word(dev, 0x88) & 0xff80;
371
libvc89fddc2009-12-09 07:53:01 +0000372 offset = 0x4C + gpio / 8;
373 bit = 0x01 << (gpio % 8);
374
375 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000376 if (raise)
377 val |= bit;
378 else
379 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000380 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000381
uwef6641642007-05-09 10:17:44 +0000382 return 0;
stepan927d4e22007-04-04 22:45:58 +0000383}
384
uwebe4477b2007-08-23 16:08:21 +0000385/**
uwe3a3ab2f2010-03-25 23:18:41 +0000386 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000387 */
libv53f58142009-12-23 00:54:26 +0000388static int via_vt823x_gpio5_raise(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000389{
libv53f58142009-12-23 00:54:26 +0000390 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
391 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000392}
393
394/**
uwe3a3ab2f2010-03-25 23:18:41 +0000395 * Suited for VIA EPIA N & NL.
libv785ec422009-06-19 13:53:59 +0000396 */
libv53f58142009-12-23 00:54:26 +0000397static int via_vt823x_gpio9_raise(const char *name)
libv785ec422009-06-19 13:53:59 +0000398{
libv53f58142009-12-23 00:54:26 +0000399 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000400}
401
402/**
uwe3a3ab2f2010-03-25 23:18:41 +0000403 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000404 *
405 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
406 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000407 */
libv53f58142009-12-23 00:54:26 +0000408static int via_vt823x_gpio15_raise(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000409{
libv53f58142009-12-23 00:54:26 +0000410 return via_vt823x_gpio_set(15, 1);
411}
412
413/**
414 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
415 *
416 * Suited for:
417 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
418 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
419 */
420static int board_msi_kt4v(const char *name)
421{
422 int ret;
423
424 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000425 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000426
libv53f58142009-12-23 00:54:26 +0000427 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000428}
429
430/**
uwe691ddb62007-05-20 16:16:13 +0000431 * Suited for ASUS P5A.
432 *
433 * This is rather nasty code, but there's no way to do this cleanly.
434 * We're basically talking to some unknown device on SMBus, my guess
435 * is that it is the Winbond W83781D that lives near the DIP BIOS.
436 */
uwe691ddb62007-05-20 16:16:13 +0000437static int board_asus_p5a(const char *name)
438{
439 uint8_t tmp;
440 int i;
441
442#define ASUSP5A_LOOP 5000
443
hailfingere1f062f2008-05-22 13:22:45 +0000444 OUTB(0x00, 0xE807);
445 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000446
hailfingere1f062f2008-05-22 13:22:45 +0000447 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000448
449 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000450 OUTB(0xE1, 0xFF);
451 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000452 break;
453 }
454
455 if (i == ASUSP5A_LOOP) {
snelsone42c3802010-05-07 20:09:04 +0000456 msg_perr("%s: Unable to contact device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000457 return -1;
458 }
459
hailfingere1f062f2008-05-22 13:22:45 +0000460 OUTB(0x20, 0xE801);
461 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000462
hailfingere1f062f2008-05-22 13:22:45 +0000463 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000464
465 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000466 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000467 if (tmp & 0x70)
468 break;
469 }
470
471 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
snelsone42c3802010-05-07 20:09:04 +0000472 msg_perr("%s: failed to read device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000473 return -1;
474 }
475
hailfingere1f062f2008-05-22 13:22:45 +0000476 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000477 tmp &= ~0x02;
478
hailfingere1f062f2008-05-22 13:22:45 +0000479 OUTB(0x00, 0xE807);
480 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000481
hailfingere1f062f2008-05-22 13:22:45 +0000482 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000483
hailfingere1f062f2008-05-22 13:22:45 +0000484 OUTB(0xFF, 0xE800);
485 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000486
hailfingere1f062f2008-05-22 13:22:45 +0000487 OUTB(0x20, 0xE801);
488 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000489
hailfingere1f062f2008-05-22 13:22:45 +0000490 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000491
492 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000493 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000494 if (tmp & 0x70)
495 break;
496 }
497
498 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
snelsone42c3802010-05-07 20:09:04 +0000499 msg_perr("%s: failed to write to device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000500 return -1;
501 }
502
503 return 0;
504}
505
libv6a74dbe2009-12-09 11:39:02 +0000506/*
507 * Set GPIO lines in the Broadcom HT-1000 southbridge.
508 *
509 * It's not a Super I/O but it uses the same index/data port method.
510 */
511static int board_hp_dl145_g3_enable(const char *name)
512{
513 /* GPIO 0 reg from PM regs */
514 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
515 sio_mask(0xcd6, 0x44, 0x24, 0x24);
516
517 return 0;
518}
519
stepan60b4d872007-06-05 12:51:52 +0000520static int board_ibm_x3455(const char *name)
521{
libv6a74dbe2009-12-09 11:39:02 +0000522 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000523 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000524
525 return 0;
526}
527
libv5736b072009-06-03 07:50:39 +0000528/**
uwe3a3ab2f2010-03-25 23:18:41 +0000529 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000530 */
531static int board_shuttle_fn25(const char *name)
532{
533 struct pci_dev *dev;
534
535 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
536 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000537 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000538 return -1;
539 }
540
541 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
542 pci_write_byte(dev, 0x92, 0);
543
544 return 0;
545}
546
547/**
libv6db37e62009-12-03 12:25:34 +0000548 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000549 */
libv6db37e62009-12-03 12:25:34 +0000550static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000551{
libv6db37e62009-12-03 12:25:34 +0000552 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000553 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000554 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000555 uint8_t tmp;
556
libv8068cf92009-12-22 13:04:13 +0000557 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000558 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000559 return -1;
560 }
561
libv8068cf92009-12-22 13:04:13 +0000562 /* First, check the ISA Bridge */
563 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000564 switch (dev->device_id) {
565 case 0x0030: /* CK804 */
566 case 0x0050: /* MCP04 */
567 case 0x0060: /* MCP2 */
568 break;
mkarcherbb421582010-06-01 16:09:06 +0000569 case 0x0260: /* MCP51 */
570 case 0x0364: /* MCP55 */
571 /* find SMBus controller on *this* southbridge */
572 /* The infamous Tyan S2915-E has two south bridges; they are
573 easily told apart from each other by the class of the
574 LPC bridge, but have the same SMBus bridge IDs */
575 if (dev->func != 0) {
576 msg_perr("MCP LPC bridge at unexpected function"
577 " number %d\n", dev->func);
578 return -1;
579 }
580
581 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
582 if (!dev) {
583 msg_perr("MCP SMBus controller could not be found\n");
584 return -1;
585 }
586 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
587 if (devclass != 0x0C05) {
588 msg_perr("Unexpected device class %04x for SMBus"
589 " controller\n", devclass);
590 return -1;
591 }
libv8068cf92009-12-22 13:04:13 +0000592 break;
mkarcherbb421582010-06-01 16:09:06 +0000593 default:
snelsone42c3802010-05-07 20:09:04 +0000594 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000595 return -1;
596 }
597
598 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
599 base += 0xC0;
600
601 tmp = INB(base + gpio);
602 tmp &= ~0x0F; /* null lower nibble */
603 tmp |= 0x04; /* gpio -> output. */
604 if (raise)
605 tmp |= 0x01;
606 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000607
608 return 0;
609}
610
libv5ac6e5c2009-10-05 16:07:00 +0000611/**
snelsonedf5a882010-03-19 22:58:15 +0000612 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000613 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000614 */
615static int nvidia_mcp_gpio0_raise(const char *name)
616{
617 return nvidia_mcp_gpio_set(0x00, 1);
618}
619
620/**
snelsone1eaba92010-03-19 22:37:29 +0000621 * Suited for Abit KN8 Ultra: nVidia CK804.
622 */
623static int nvidia_mcp_gpio2_lower(const char *name)
624{
625 return nvidia_mcp_gpio_set(0x02, 0);
626}
627
628/**
uwe3a3ab2f2010-03-25 23:18:41 +0000629 * Suited for MSI K8N Neo4: NVIDIA CK804.
630 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000631 */
632static int nvidia_mcp_gpio2_raise(const char *name)
633{
634 return nvidia_mcp_gpio_set(0x02, 1);
635}
636
mkarcherbb421582010-06-01 16:09:06 +0000637
638/**
639 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
640 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
641 * board. We can't tell the SMBus logical devices apart, but we
642 * can tell the LPC bridge functions apart.
643 * We need to choose the SMBus bridge next to the LPC bridge with
644 * ID 0x364 and the "LPC bridge" class.
645 * b) #TBL is hardwired on that board to a pull-down. It can be
646 * overridden by connecting the two solder points next to F2.
647 */
648static int nvidia_mcp_gpio5_raise(const char *name)
649{
650 return nvidia_mcp_gpio_set(0x05, 1);
651}
652
libv64ace522009-12-23 03:01:36 +0000653/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000654 * Suited for Abit NF7-S: NVIDIA CK804.
655 */
656static int nvidia_mcp_gpio8_raise(const char *name)
657{
658 return nvidia_mcp_gpio_set(0x08, 1);
659}
660
661/**
libv5ac6e5c2009-10-05 16:07:00 +0000662 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
663 */
libv6db37e62009-12-03 12:25:34 +0000664static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000665{
libv6db37e62009-12-03 12:25:34 +0000666 return nvidia_mcp_gpio_set(0x10, 1);
667}
libv5ac6e5c2009-10-05 16:07:00 +0000668
libv6db37e62009-12-03 12:25:34 +0000669/**
670 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
671 */
672static int nvidia_mcp_gpio21_raise(const char *name)
673{
674 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000675}
676
libvb8043812009-10-05 18:46:35 +0000677/**
678 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
679 */
libv6db37e62009-12-03 12:25:34 +0000680static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000681{
libv6db37e62009-12-03 12:25:34 +0000682 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000683}
libv5ac6e5c2009-10-05 16:07:00 +0000684
uwe0b88fc32007-08-11 16:59:11 +0000685/**
stepanf778f522008-02-20 11:11:18 +0000686 * Suited for Artec Group DBE61 and DBE62.
687 */
688static int board_artecgroup_dbe6x(const char *name)
689{
690#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
691#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
692#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
693#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
694#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
695#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
696#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
697#define DBE6x_BOOT_LOC_FLASH (2)
698#define DBE6x_BOOT_LOC_FWHUB (3)
699
stepanf251ff82009-08-12 18:25:24 +0000700 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000701 unsigned long boot_loc;
702
stepanf251ff82009-08-12 18:25:24 +0000703 /* Geode only has a single core */
704 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000705 return -1;
stepanf778f522008-02-20 11:11:18 +0000706
stepanf251ff82009-08-12 18:25:24 +0000707 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000708
stepanf251ff82009-08-12 18:25:24 +0000709 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000710 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
711 boot_loc = DBE6x_BOOT_LOC_FWHUB;
712 else
713 boot_loc = DBE6x_BOOT_LOC_FLASH;
714
stepanf251ff82009-08-12 18:25:24 +0000715 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
716 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000717 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000718
stepanf251ff82009-08-12 18:25:24 +0000719 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000720
stepanf251ff82009-08-12 18:25:24 +0000721 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000722
stepanf778f522008-02-20 11:11:18 +0000723 return 0;
724}
725
uwecc6ecc52008-05-22 21:19:38 +0000726/**
uwe3a3ab2f2010-03-25 23:18:41 +0000727 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000728 */
729static int intel_piix4_gpo_set(unsigned int gpo, int raise)
730{
mkarcher681bc022010-02-24 00:00:21 +0000731 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000732 struct pci_dev *dev;
733 uint32_t tmp, base;
734
735 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
736 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000737 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000738 return -1;
739 }
740
741 /* sanity check */
742 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000743 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000744 return -1;
745 }
746
747 /* these are dual function pins which are most likely in use already */
748 if (((gpo >= 1) && (gpo <= 7)) ||
749 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000750 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000751 return -1;
752 }
753
754 /* dual function that need special enable. */
755 if ((gpo >= 22) && (gpo <= 26)) {
756 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
757 switch (gpo) {
758 case 22: /* XBUS: XDIR#/GPO22 */
759 case 23: /* XBUS: XOE#/GPO23 */
760 tmp |= 1 << 28;
761 break;
762 case 24: /* RTCSS#/GPO24 */
763 tmp |= 1 << 29;
764 break;
765 case 25: /* RTCALE/GPO25 */
766 tmp |= 1 << 30;
767 break;
768 case 26: /* KBCSS#/GPO26 */
769 tmp |= 1 << 31;
770 break;
771 }
772 pci_write_long(dev, 0xB0, tmp);
773 }
774
775 /* GPO {0,8,27,28,30} are always available. */
776
777 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
778 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000779 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +0000780 return -1;
781 }
782
783 /* PM IO base */
784 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
785
mkarcher681bc022010-02-24 00:00:21 +0000786 gpo_byte = gpo >> 3;
787 gpo_bit = gpo & 7;
788 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000789 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000790 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000791 else
mkarcher681bc022010-02-24 00:00:21 +0000792 tmp &= ~(0x01 << gpo_bit);
793 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000794
795 return 0;
796}
797
798/**
799 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
800 */
801static int board_epox_ep_bx3(const char *name)
802{
803 return intel_piix4_gpo_set(22, 1);
804}
805
806/**
snelsonaa2f3d92010-03-19 22:35:21 +0000807 * Suited for Intel SE440BX-2
808 */
809static int intel_piix4_gpo27_lower(const char *name)
810{
811 return intel_piix4_gpo_set(27, 0);
812}
813
814/**
uwe3a3ab2f2010-03-25 23:18:41 +0000815 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000816 */
libv5afe85c2009-11-28 18:07:51 +0000817static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000818{
uwe3a3ab2f2010-03-25 23:18:41 +0000819 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +0000820 static struct {
821 uint16_t id;
822 uint8_t base_reg;
823 uint32_t bank0;
824 uint32_t bank1;
825 uint32_t bank2;
826 } intel_ich_gpio_table[] = {
827 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
828 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
829 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
830 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
831 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
832 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
833 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
834 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
835 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
836 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
837 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
838 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
839 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
840 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
841 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
842 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
843 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
844 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
845 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
846 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
847 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
848 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
849 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
850 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
851 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
852 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
853 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
854 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
855 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
856 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
857 {0, 0, 0, 0, 0} /* end marker */
858 };
uwecc6ecc52008-05-22 21:19:38 +0000859
libv5afe85c2009-11-28 18:07:51 +0000860 struct pci_dev *dev;
861 uint16_t base;
862 uint32_t tmp;
863 int i, allowed;
864
865 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000866 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +0000867 uint16_t device_class;
868 /* libpci before version 2.2.4 does not store class info. */
869 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +0000870 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +0000871 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +0000872 /* Is this device in our list? */
873 for (i = 0; intel_ich_gpio_table[i].id; i++)
874 if (dev->device_id == intel_ich_gpio_table[i].id)
875 break;
876
877 if (intel_ich_gpio_table[i].id)
878 break;
879 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000880 }
libv5afe85c2009-11-28 18:07:51 +0000881
uwecc6ecc52008-05-22 21:19:38 +0000882 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000883 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000884 return -1;
885 }
886
uwe3a3ab2f2010-03-25 23:18:41 +0000887 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
888 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +0000889 6:1. The mask below catches all. */
890 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000891
libv5afe85c2009-11-28 18:07:51 +0000892 /* check whether the line is allowed */
893 if (gpio < 32)
894 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
895 else if (gpio < 64)
896 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
897 else
898 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
899
900 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +0000901 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +0000902 " setting GPIO%02d\n", gpio);
903 return -1;
904 }
905
snelsone42c3802010-05-07 20:09:04 +0000906 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +0000907 raise ? "Rais" : "Dropp", gpio);
908
909 if (gpio < 32) {
910 /* Set line to GPIO */
911 tmp = INL(base);
912 /* ICH/ICH0 multiplexes 27/28 on the line set. */
913 if ((gpio == 28) &&
914 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
915 tmp |= 1 << 27;
916 else
917 tmp |= 1 << gpio;
918 OUTL(tmp, base);
919
920 /* As soon as we are talking to ICH8 and above, this register
921 decides whether we can set the gpio or not. */
922 if (dev->device_id > 0x2800) {
923 tmp = INL(base);
924 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000925 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +0000926 " does not allow setting GPIO%02d\n",
927 gpio);
928 return -1;
929 }
930 }
931
932 /* Set GPIO to OUTPUT */
933 tmp = INL(base + 0x04);
934 tmp &= ~(1 << gpio);
935 OUTL(tmp, base + 0x04);
936
937 /* Raise GPIO line */
938 tmp = INL(base + 0x0C);
939 if (raise)
940 tmp |= 1 << gpio;
941 else
942 tmp &= ~(1 << gpio);
943 OUTL(tmp, base + 0x0C);
944 } else if (gpio < 64) {
945 gpio -= 32;
946
947 /* Set line to GPIO */
948 tmp = INL(base + 0x30);
949 tmp |= 1 << gpio;
950 OUTL(tmp, base + 0x30);
951
952 /* As soon as we are talking to ICH8 and above, this register
953 decides whether we can set the gpio or not. */
954 if (dev->device_id > 0x2800) {
955 tmp = INL(base + 30);
956 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000957 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +0000958 " does not allow setting GPIO%02d\n",
959 gpio + 32);
960 return -1;
961 }
962 }
963
964 /* Set GPIO to OUTPUT */
965 tmp = INL(base + 0x34);
966 tmp &= ~(1 << gpio);
967 OUTL(tmp, base + 0x34);
968
969 /* Raise GPIO line */
970 tmp = INL(base + 0x38);
971 if (raise)
972 tmp |= 1 << gpio;
973 else
974 tmp &= ~(1 << gpio);
975 OUTL(tmp, base + 0x38);
976 } else {
977 gpio -= 64;
978
979 /* Set line to GPIO */
980 tmp = INL(base + 0x40);
981 tmp |= 1 << gpio;
982 OUTL(tmp, base + 0x40);
983
984 tmp = INL(base + 40);
985 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000986 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +0000987 "not allow setting GPIO%02d\n", gpio + 64);
988 return -1;
989 }
990
991 /* Set GPIO to OUTPUT */
992 tmp = INL(base + 0x44);
993 tmp &= ~(1 << gpio);
994 OUTL(tmp, base + 0x44);
995
996 /* Raise GPIO line */
997 tmp = INL(base + 0x48);
998 if (raise)
999 tmp |= 1 << gpio;
1000 else
1001 tmp &= ~(1 << gpio);
1002 OUTL(tmp, base + 0x48);
1003 }
uwecc6ecc52008-05-22 21:19:38 +00001004
1005 return 0;
1006}
1007
1008/**
libv5afe85c2009-11-28 18:07:51 +00001009 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001010 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001011 */
libv5afe85c2009-11-28 18:07:51 +00001012static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +00001013{
libv5afe85c2009-11-28 18:07:51 +00001014 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001015}
1016
stuge81664dd2009-02-02 22:55:26 +00001017/**
snelson0a9016e2010-03-19 22:39:24 +00001018 * Suited for ASUS A8JM: Intel 945 + ICH7
1019 */
1020static int intel_ich_gpio34_raise(const char *name)
1021{
1022 return intel_ich_gpio_set(34, 1);
1023}
1024
1025/**
libv5afe85c2009-11-28 18:07:51 +00001026 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001027 */
libv5afe85c2009-11-28 18:07:51 +00001028static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +00001029{
libv5afe85c2009-11-28 18:07:51 +00001030 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001031}
1032
1033/**
libvdc84fa32009-11-28 18:26:21 +00001034 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001035 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1036 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1037 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +00001038 */
libv5afe85c2009-11-28 18:07:51 +00001039static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +00001040{
libv5afe85c2009-11-28 18:07:51 +00001041 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001042}
1043
libv5afe85c2009-11-28 18:07:51 +00001044/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001045 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001046 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1047 * - ASUS P4B533-E: socket478 + 845E + ICH4
1048 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001049 */
1050static int intel_ich_gpio22_raise(const char *name)
1051{
1052 return intel_ich_gpio_set(22, 1);
1053}
1054
1055/**
mkarcherb507b7b2010-02-27 18:35:54 +00001056 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1057 */
1058
1059static int board_hp_vl400(const char *name)
1060{
1061 int ret;
1062 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1063 if (!ret)
1064 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1065 if (!ret)
1066 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1067 return ret;
1068}
1069
1070/**
libve42a7c62009-11-28 18:16:31 +00001071 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001072 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001073 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001074 */
1075static int intel_ich_gpio23_raise(const char *name)
1076{
1077 return intel_ich_gpio_set(23, 1);
1078}
1079
1080/**
snelson4e249922010-03-19 23:01:34 +00001081 * Suited for IBase MB899: i945GM + ICH7.
1082 */
1083static int intel_ich_gpio26_raise(const char *name)
1084{
1085 return intel_ich_gpio_set(26, 1);
1086}
1087
1088/**
libv5afe85c2009-11-28 18:07:51 +00001089 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1090 */
1091static int board_acorp_6a815epd(const char *name)
1092{
1093 int ret;
1094
1095 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1096 ret = intel_ich_gpio_set(22, 1);
1097 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1098 ret = intel_ich_gpio_set(23, 1);
1099
1100 return ret;
1101}
1102
1103/**
1104 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1105 */
stepanb8361b92008-03-17 22:59:40 +00001106static int board_kontron_986lcd_m(const char *name)
1107{
libv5afe85c2009-11-28 18:07:51 +00001108 int ret;
stepanb8361b92008-03-17 22:59:40 +00001109
libv5afe85c2009-11-28 18:07:51 +00001110 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1111 if (!ret)
1112 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001113
libv5afe85c2009-11-28 18:07:51 +00001114 return ret;
stepanb8361b92008-03-17 22:59:40 +00001115}
1116
stepanf778f522008-02-20 11:11:18 +00001117/**
libv88cd3d22009-06-17 14:43:24 +00001118 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1119 */
snelsonef86df92010-03-19 22:49:09 +00001120static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001121{
snelsonef86df92010-03-19 22:49:09 +00001122 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001123 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001124 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001125
1126 /* VT82C686 Power management */
1127 dev = pci_dev_find(0x1106, 0x3057);
1128 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001129 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001130 return -1;
1131 }
1132
snelsone42c3802010-05-07 20:09:04 +00001133 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001134 raise ? "Rais" : "Dropp", gpio);
1135
1136 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001137 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001138 switch(gpio)
1139 {
1140 case 0:
1141 tmp &= ~0x03;
1142 break;
1143 case 1:
1144 tmp |= 0x04;
1145 break;
1146 case 2:
1147 tmp |= 0x08;
1148 break;
1149 case 3:
1150 tmp |= 0x10;
1151 break;
1152 }
libv88cd3d22009-06-17 14:43:24 +00001153 pci_write_byte(dev, 0x54, tmp);
1154
1155 /* PM IO base */
1156 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1157
1158 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001159 tmp = INL(base + 0x4C);
1160 if (raise)
1161 tmp |= 1U << gpio;
1162 else
1163 tmp &= ~(1U << gpio);
1164 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001165
1166 return 0;
1167}
1168
mkarchercd460642010-01-09 17:36:06 +00001169/**
mkarchera95f8882010-03-24 22:55:56 +00001170 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001171 */
1172static int via_apollo_gpo4_lower(const char *name)
1173{
1174 return via_apollo_gpo_set(4, 0);
1175}
1176
1177/**
snelsonef86df92010-03-19 22:49:09 +00001178 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1179 */
1180static int via_apollo_gpo0_lower(const char *name)
1181{
1182 return via_apollo_gpo_set(0, 0);
1183}
1184
1185/**
mkarchercd460642010-01-09 17:36:06 +00001186 * Enable some GPIO pin on SiS southbridge.
1187 * Suited for MSI 651M-L: SiS651 / SiS962
1188 */
1189static int board_msi_651ml(const char *name)
1190{
1191 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001192 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001193
1194 dev = pci_dev_find(0x1039, 0x0962);
1195 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001196 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001197 return 1;
1198 }
1199
1200 /* Registers 68 and 64 seem like bitmaps */
1201 base = pci_read_word(dev, 0x74);
1202 temp = INW(base + 0x68);
1203 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001204 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001205
1206 temp = INW(base + 0x64);
1207 temp |= (1 << 0); /* Raise output? */
1208 OUTW(temp, base + 0x64);
1209
1210 w836xx_memw_enable(0x2E);
1211
1212 return 0;
1213}
1214
libv88cd3d22009-06-17 14:43:24 +00001215/**
libv5bcbdea2009-06-19 13:00:24 +00001216 * Find the runtime registers of an SMSC Super I/O, after verifying its
1217 * chip ID.
1218 *
1219 * Returns the base port of the runtime register block, or 0 on error.
1220 */
1221static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1222 uint8_t logical_device)
1223{
1224 uint16_t rt_port = 0;
1225
1226 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001227 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001228 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001229 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001230 goto out;
1231 }
1232
1233 /* If the runtime block is active, get its address. */
1234 sio_write(sio_port, 0x07, logical_device);
1235 if (sio_read(sio_port, 0x30) & 1) {
1236 rt_port = (sio_read(sio_port, 0x60) << 8)
1237 | sio_read(sio_port, 0x61);
1238 }
1239
1240 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001241 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001242 "Super I/O runtime interface not available.\n");
1243 }
1244out:
uwe619a15a2009-06-28 23:26:37 +00001245 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001246 return rt_port;
1247}
1248
1249/**
1250 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1251 * connected to GP30 on the Super I/O, and TBL# is always high.
1252 */
1253static int board_mitac_6513wu(const char *name)
1254{
1255 struct pci_dev *dev;
1256 uint16_t rt_port;
1257 uint8_t val;
1258
1259 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1260 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001261 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001262 return -1;
1263 }
1264
uwe619a15a2009-06-28 23:26:37 +00001265 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001266 if (rt_port == 0)
1267 return -1;
1268
1269 /* Configure the GPIO pin. */
1270 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001271 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001272 OUTB(val, rt_port + 0x33);
1273
1274 /* Disable write protection. */
1275 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001276 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001277 OUTB(val, rt_port + 0x4d);
1278
1279 return 0;
1280}
1281
1282/**
uwe3a3ab2f2010-03-25 23:18:41 +00001283 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001284 */
1285static int board_asus_a7v8x(const char *name)
1286{
1287 uint16_t id, base;
1288 uint8_t tmp;
1289
1290 /* find the IT8703F */
1291 w836xx_ext_enter(0x2E);
1292 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1293 w836xx_ext_leave(0x2E);
1294
1295 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001296 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001297 return -1;
1298 }
1299
1300 /* Get the GP567 IO base */
1301 w836xx_ext_enter(0x2E);
1302 sio_write(0x2E, 0x07, 0x0C);
1303 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1304 w836xx_ext_leave(0x2E);
1305
1306 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001307 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001308 " Base.\n");
1309 return -1;
1310 }
1311
1312 /* Raise GP51. */
1313 tmp = INB(base);
1314 tmp |= 0x02;
1315 OUTB(tmp, base);
1316
1317 return 0;
1318}
1319
libv9c4d2b22009-09-01 21:22:23 +00001320/*
1321 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1322 * There is only some limited checking on the port numbers.
1323 */
uwef6f94d42010-03-13 17:28:29 +00001324static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001325{
1326 unsigned int port;
1327 uint16_t id, base;
1328 uint8_t tmp;
1329
1330 port = line / 10;
1331 port--;
1332 line %= 10;
1333
1334 /* Check line */
1335 if ((port > 4) || /* also catches unsigned -1 */
1336 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001337 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001338 return -1;
1339 }
1340
1341 /* find the IT8712F */
1342 enter_conf_mode_ite(0x2E);
1343 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1344 exit_conf_mode_ite(0x2E);
1345
1346 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001347 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001348 return -1;
1349 }
1350
1351 /* Get the GPIO base */
1352 enter_conf_mode_ite(0x2E);
1353 sio_write(0x2E, 0x07, 0x07);
1354 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1355 exit_conf_mode_ite(0x2E);
1356
1357 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001358 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001359 " Base.\n");
1360 return -1;
1361 }
1362
1363 /* set GPIO. */
1364 tmp = INB(base + port);
1365 if (raise)
1366 tmp |= 1 << line;
1367 else
1368 tmp &= ~(1 << line);
1369 OUTB(tmp, base + port);
1370
1371 return 0;
1372}
1373
1374/**
mkarchercccf1392010-03-09 16:57:06 +00001375 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001376 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1377 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001378 */
mkarchercccf1392010-03-09 16:57:06 +00001379static int it8712f_gpio3_1_raise(const char *name)
libv9c4d2b22009-09-01 21:22:23 +00001380{
1381 return it8712f_gpio_set(32, 1);
1382}
1383
hailfinger324a9cc2010-05-26 01:45:41 +00001384#endif
1385
libv1569a562009-07-13 12:40:17 +00001386/**
uwec0751f42009-10-06 13:00:00 +00001387 * Below is the list of boards which need a special "board enable" code in
1388 * flashrom before their ROM chip can be accessed/written to.
1389 *
1390 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1391 * to the respective tables in print.c. Thanks!
1392 *
uwebe4477b2007-08-23 16:08:21 +00001393 * We use 2 sets of IDs here, you're free to choose which is which. This
1394 * is to provide a very high degree of certainty when matching a board on
1395 * the basis of subsystem/card IDs. As not every vendor handles
1396 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001397 *
stuge84659842009-04-20 12:38:17 +00001398 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001399 * NULLed if they don't identify the board fully and if you can't use DMI.
1400 * But please take care to provide an as complete set of pci ids as possible;
1401 * autodetection is the preferred behaviour and we would like to make sure that
1402 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001403 *
mkarcher803b4042010-01-20 14:14:11 +00001404 * If PCI IDs are not sufficient for board matching, the match can be further
1405 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001406 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001407 * substring match, unless it is anchored to the beginning (with a ^ in front)
1408 * or the end (with a $ at the end). Both anchors may be specified at the
1409 * same time to match the full field.
1410 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001411 * When a board is matched through DMI, the first and second main PCI IDs
1412 * and the first subsystem PCI ID have to match as well. If you specify the
1413 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1414 * subsystem ID of that device is indeed zero.
1415 *
stuge84659842009-04-20 12:38:17 +00001416 * The coreboot ids are used two fold. When running with a coreboot firmware,
1417 * the ids uniquely matches the coreboot board identification string. When a
1418 * legacy bios is installed and when autodetection is not possible, these ids
1419 * can be used to identify the board through the -m command line argument.
1420 *
1421 * When a board is identified through its coreboot ids (in both cases), the
1422 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001423 */
stepan927d4e22007-04-04 22:45:58 +00001424
uwec7f7eda2009-05-08 16:23:34 +00001425/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001426struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001427
mkarcherf2620582010-02-28 01:33:48 +00001428 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001429#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001430 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001431 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001432 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001433 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001434 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarchera95f8882010-03-24 22:55:56 +00001435 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001436 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001437 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001438 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001439 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1440 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1441 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001442 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001443 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001444 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001445 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001446 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001447 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001448 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001449 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher28d6c872010-03-07 16:42:55 +00001450 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001451 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001452 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001453 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001454 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001455 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001456 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1457 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1458 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1459 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1460 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1461 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1462 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1463 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1464 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1465 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
mkarcherf2620582010-02-28 01:33:48 +00001466 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
uwee6dc3012010-05-26 22:26:44 +00001467 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001468 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001469 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1470 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001471 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001472 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
snelson4e249922010-03-19 23:01:34 +00001473 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001474 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1475 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001476 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001477 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001478 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001479 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001480 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001481 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1482 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1483 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1484 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1485 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1486 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001487 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001488 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcherf2620582010-02-28 01:33:48 +00001489 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1490 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1491 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001492 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001493 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001494 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001495 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001496 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1497 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001498#endif
mkarcherf2620582010-02-28 01:33:48 +00001499 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001500};
1501
uwebe4477b2007-08-23 16:08:21 +00001502/**
stepan1037f6f2008-01-18 15:33:10 +00001503 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001504 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001505 */
uwefa98ca12008-10-18 21:14:13 +00001506static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1507 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001508{
uwef6641642007-05-09 10:17:44 +00001509 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001510 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001511
uwe4b650af2009-05-09 00:47:04 +00001512 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001513 if (vendor && (!board->lb_vendor
1514 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001515 continue;
stepan927d4e22007-04-04 22:45:58 +00001516
stuge0c1005b2008-07-02 00:47:30 +00001517 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001518 continue;
stepan927d4e22007-04-04 22:45:58 +00001519
uwef6641642007-05-09 10:17:44 +00001520 if (!pci_dev_find(board->first_vendor, board->first_device))
1521 continue;
stepan927d4e22007-04-04 22:45:58 +00001522
uwef6641642007-05-09 10:17:44 +00001523 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001524 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001525 continue;
stugeb9b411f2008-01-27 16:21:21 +00001526
1527 if (vendor)
1528 return board;
1529
1530 if (partmatch) {
1531 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001532 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1533 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001534 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001535 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001536 return NULL;
1537 }
1538 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001539 }
uwe6ed6d952007-12-04 21:49:06 +00001540
stugeb9b411f2008-01-27 16:21:21 +00001541 if (partmatch)
1542 return partmatch;
1543
stepan3370c892009-07-30 13:30:17 +00001544 if (!partvendor_from_cbtable) {
1545 /* Only warn if the mainboard type was not gathered from the
1546 * coreboot table. If it was, the coreboot implementor is
1547 * expected to fix flashrom, too.
1548 */
snelsone42c3802010-05-07 20:09:04 +00001549 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001550 vendor, part);
1551 }
uwef6641642007-05-09 10:17:44 +00001552 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001553}
1554
uwebe4477b2007-08-23 16:08:21 +00001555/**
1556 * Match boards on PCI IDs and subsystem IDs.
1557 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001558 */
1559static struct board_pciid_enable *board_match_pci_card_ids(void)
1560{
uwef6641642007-05-09 10:17:44 +00001561 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001562
uwe4b650af2009-05-09 00:47:04 +00001563 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001564 if ((!board->first_card_vendor || !board->first_card_device) &&
1565 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001566 continue;
stepan927d4e22007-04-04 22:45:58 +00001567
uwef6641642007-05-09 10:17:44 +00001568 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001569 board->first_card_vendor,
1570 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001571 continue;
stepan927d4e22007-04-04 22:45:58 +00001572
uwef6641642007-05-09 10:17:44 +00001573 if (board->second_vendor) {
1574 if (board->second_card_vendor) {
1575 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001576 board->second_device,
1577 board->second_card_vendor,
1578 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001579 continue;
1580 } else {
1581 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001582 board->second_device))
uwef6641642007-05-09 10:17:44 +00001583 continue;
1584 }
1585 }
stepan927d4e22007-04-04 22:45:58 +00001586
mkarcher803b4042010-01-20 14:14:11 +00001587 if (board->dmi_pattern) {
1588 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001589 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001590 " DMI info unavailable.\n",
1591 board->vendor_name, board->board_name);
1592 continue;
1593 } else {
1594 if (!dmi_match(board->dmi_pattern))
1595 continue;
1596 }
1597 }
1598
uwef6641642007-05-09 10:17:44 +00001599 return board;
1600 }
stepan927d4e22007-04-04 22:45:58 +00001601
uwef6641642007-05-09 10:17:44 +00001602 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001603}
1604
uwe6ed6d952007-12-04 21:49:06 +00001605int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001606{
uwef6641642007-05-09 10:17:44 +00001607 struct board_pciid_enable *board = NULL;
1608 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001609
stugeb9b411f2008-01-27 16:21:21 +00001610 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001611 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001612
uwef6641642007-05-09 10:17:44 +00001613 if (!board)
1614 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001615
mkarchera0488b92010-03-11 23:04:16 +00001616 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001617 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001618 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001619 "code has not been tested, and thus will not not be executed by default.\n"
1620 "Depending on your hardware environment, erasing, writing or even probing\n"
1621 "can fail without running the board specific code.\n\n"
1622 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001623 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001624 board->vendor_name, board->board_name);
1625 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001626 } else {
snelsone42c3802010-05-07 20:09:04 +00001627 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001628 "Please report success/failure to flashrom@flashrom.org.\n");
1629 }
mkarcher29a80852010-03-07 22:29:28 +00001630 }
1631
uwef6641642007-05-09 10:17:44 +00001632 if (board) {
libve9b336e2010-01-20 14:45:03 +00001633 if (board->max_rom_decode_parallel)
1634 max_rom_decode.parallel =
1635 board->max_rom_decode_parallel * 1024;
1636
uwe0ec24c22010-01-28 19:02:36 +00001637 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001638 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001639 "board \"%s %s\"... ", board->vendor_name,
1640 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001641
uwe0ec24c22010-01-28 19:02:36 +00001642 ret = board->enable(board->vendor_name);
1643 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001644 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001645 else
snelsone42c3802010-05-07 20:09:04 +00001646 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001647 }
uwef6641642007-05-09 10:17:44 +00001648 }
stepan927d4e22007-04-04 22:45:58 +00001649
uwef6641642007-05-09 10:17:44 +00001650 return ret;
stepan927d4e22007-04-04 22:45:58 +00001651}