blob: 99eddd60e887053bc20dc5278250837094e65889 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
stepan927d4e22007-04-04 22:45:58 +000017 */
18
19/*
20 * Contains the board specific flash enables.
21 */
22
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100023#include <strings.h>
stepan927d4e22007-04-04 22:45:58 +000024#include <string.h>
Edward O'Callaghane7357e22020-09-18 21:14:13 +100025#include <stdlib.h>
stepan927d4e22007-04-04 22:45:58 +000026#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000027#include "programmer.h"
Mayur Panchalf4796862019-08-05 15:46:12 +100028#include "hwaccess.h"
stepan927d4e22007-04-04 22:45:58 +000029
hailfinger324a9cc2010-05-26 01:45:41 +000030#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
snelsone42c3802010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwee15beb92010-08-08 17:01:18 +000098/*
mkarcherb2505c02010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
uweeb26b6e2010-06-07 19:06:26 +0000101static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000102{
103 uint8_t id, val;
104
105 OUTB(0x55, port); /* enter conf mode */
106 id = sio_read(port, 0x20);
107 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000108 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000109 OUTB(0xAA, port); /* leave conf mode */
110 return -1;
111 }
112
113 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
114
115 val = sio_read(port, 0xC8); /* GP50 */
116 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
117 {
uweeb26b6e2010-06-07 19:06:26 +0000118 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000119 OUTB(0xAA, port);
120 return -1;
121 }
122
123 sio_mask(port, 0xF9, 0x01, 0x01);
124
125 OUTB(0xAA, port); /* Leave conf mode */
126 return 0;
127}
128
uwee15beb92010-08-08 17:01:18 +0000129/*
130 * Suited for:
131 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000132 */
uweeb26b6e2010-06-07 19:06:26 +0000133static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000134{
uweeb26b6e2010-06-07 19:06:26 +0000135 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000136}
137
mkarcher51455562010-06-27 15:07:49 +0000138struct winbond_mux {
139 uint8_t reg; /* 0 if the corresponding pin is not muxed */
140 uint8_t data; /* reg/data/mask may be directly ... */
141 uint8_t mask; /* ... passed to sio_mask */
142};
143
144struct winbond_port {
145 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
146 uint8_t ldn; /* LDN this GPIO register is located in */
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000147 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
mkarcher51455562010-06-27 15:07:49 +0000148 the GPIO port */
149 uint8_t base; /* base register in that LDN for the port */
150};
151
152struct winbond_chip {
153 uint8_t device_id; /* reg 0x20 of the expected w83626x */
154 uint8_t gpio_port_count;
155 const struct winbond_port *port;
156};
157
158
159#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
160
161enum winbond_id {
162 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000163 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000164 WINBOND_W83627THF_ID = 0x82,
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000165 WINBOND_W83697HF_ID = 0x60,
mkarcher51455562010-06-27 15:07:49 +0000166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
uwe8d342eb2011-07-28 08:13:25 +0000182 UNIMPLEMENTED_PORT,
mkarcher51455562010-06-27 15:07:49 +0000183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
uwe8d342eb2011-07-28 08:13:25 +0000193 {0x2A, 0x01, 0x01},
mkarcher65f85742010-06-27 15:07:52 +0000194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
uwe8d342eb2011-07-28 08:13:25 +0000202 UNIMPLEMENTED_PORT,
mkarcher65f85742010-06-27 15:07:52 +0000203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
uwe8d342eb2011-07-28 08:13:25 +0000213 {0x2D, 0x80, 0x80}, /* or panel switch output */
mkarcher51455562010-06-27 15:07:49 +0000214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
uwe8d342eb2011-07-28 08:13:25 +0000221 UNIMPLEMENTED_PORT, /* GPIO5 */
mkarcher51455562010-06-27 15:07:49 +0000222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
stefanctbf8ef7d2011-07-20 16:34:18 +0000337 * Winbond W83627EHF: Raise GPIO22.
mkarcher65f85742010-06-27 15:07:52 +0000338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
stefanctbf8ef7d2011-07-20 16:34:18 +0000342static int w83627ehf_gpio22_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
stefanctbf8ef7d2011-07-20 16:34:18 +0000344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
mkarcher65f85742010-06-27 15:07:52 +0000345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000351 * - MSI K8T Neo2-F V2.0
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000383/**
384 * Enable MEMW# and set ROM size to max.
385 * Supported chips:
386 * W83697HF/F/HG, W83697SF/UF/UG
387 */
388static void w83697xx_memw_enable(uint16_t port)
389{
390 w836xx_ext_enter(port);
391 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
392 if((sio_read(port, 0x2A) & 0xF0) == 0xF0) {
393
394 /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */
395 /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */
396 /* These bits are reserved on W83697HF/F/HG */
397 /* Shouldn't be needed though. */
398
399 /* CR28 Bit3 must be set to 1 to enable flash access to */
400 /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */
401 /* This bit is reserved on W83697HF/F/HG which default to 0 */
402 sio_mask(port, 0x28, 0x08, 0x08);
403
404 /* Enable MEMW# and set ROM size select to max. (4M)*/
405 sio_mask(port, 0x24, 0x28, 0x38);
406
407 } else {
408 msg_pwarn("Warning: Flash interface in use by GPIO!\n");
409 }
410 } else {
411 msg_pinfo("BIOS ROM is disabled\n");
412 }
413 w836xx_ext_leave(port);
414}
415
uwee15beb92010-08-08 17:01:18 +0000416/*
libv53f58142009-12-23 00:54:26 +0000417 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000418 * - Biostar M7VIQ: VIA KM266 + VT8235
419 */
420static int w83697xx_memw_enable_2e(void)
421{
422 w83697xx_memw_enable(0x2E);
423
424 return 0;
425}
426
427
428/*
429 * Suited for:
430 * - DFI AD77: VIA KT400 + VT8235 + W83697HF
uwee15beb92010-08-08 17:01:18 +0000431 * - EPoX EP-8K5A2: VIA KT333 + VT8235
432 * - Albatron PM266A Pro: VIA P4M266A + VT8235
433 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
434 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
435 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000436 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000437 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000438 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000439 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe0e214692011-06-19 16:52:48 +0000440 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000441 */
uweeb26b6e2010-06-07 19:06:26 +0000442static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000443{
libv53f58142009-12-23 00:54:26 +0000444 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000445
libv53f58142009-12-23 00:54:26 +0000446 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000447}
448
uwee15beb92010-08-08 17:01:18 +0000449/*
mkarchered00ee62010-03-21 13:36:20 +0000450 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000451 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000452 */
uweeb26b6e2010-06-07 19:06:26 +0000453static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000454{
455 w836xx_memw_enable(0x4E);
456
457 return 0;
458}
459
uwee15beb92010-08-08 17:01:18 +0000460/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000461 * Suited for all boards with ITE IT8705F.
462 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000463 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000464int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000465{
hailfingerc73ce6e2010-07-10 16:56:32 +0000466 uint8_t tmp;
467 int ret = 0;
468
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000469 if (!(internal_buses_supported & BUS_PARALLEL))
470 return 1;
471
libv71e95f52010-01-20 14:45:07 +0000472 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000473 tmp = sio_read(port, 0x24);
474 /* Check if at least one flash segment is enabled. */
475 if (tmp & 0xf0) {
476 /* The IT8705F will respond to LPC cycles and translate them. */
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000477 internal_buses_supported &= BUS_PARALLEL;
hailfingerc73ce6e2010-07-10 16:56:32 +0000478 /* Flash ROM I/F Writes Enable */
479 tmp |= 0x04;
480 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
481 if (tmp & 0x02) {
482 /* The data sheet contradicts itself about max size. */
483 max_rom_decode.parallel = 1024 * 1024;
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000484 msg_pinfo("IT8705F with very unusual settings.\n"
485 "Please send the output of \"flashrom -V -p internal\" to flashrom@flashrom.org\n"
486 "with \"IT8705: your board name: flashrom -V\" as the subject to help us finish\n"
hailfingerc73ce6e2010-07-10 16:56:32 +0000487 "support for your Super I/O. Thanks.\n");
488 ret = 1;
489 } else if (tmp & 0x08) {
490 max_rom_decode.parallel = 512 * 1024;
491 } else {
492 max_rom_decode.parallel = 256 * 1024;
493 }
494 /* Safety checks. The data sheet is unclear here: Segments 1+3
495 * overlap, no segment seems to cover top - 1MB to top - 512kB.
496 * We assume that certain combinations make no sense.
497 */
498 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
499 (!(tmp & 0x10)) || /* 128 kB dis */
500 (!(tmp & 0x40))) { /* 256/512 kB dis */
501 msg_perr("Inconsistent IT8705F decode size!\n");
502 ret = 1;
503 }
504 if (sio_read(port, 0x25) != 0) {
505 msg_perr("IT8705F flash data pins disabled!\n");
506 ret = 1;
507 }
508 if (sio_read(port, 0x26) != 0) {
509 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
510 ret = 1;
511 }
512 if (sio_read(port, 0x27) != 0) {
513 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
514 ret = 1;
515 }
516 if ((sio_read(port, 0x29) & 0x10) != 0) {
517 msg_perr("IT8705F flash write enable pin disabled!\n");
518 ret = 1;
519 }
520 if ((sio_read(port, 0x29) & 0x08) != 0) {
521 msg_perr("IT8705F flash chip select pin disabled!\n");
522 ret = 1;
523 }
524 if ((sio_read(port, 0x29) & 0x04) != 0) {
525 msg_perr("IT8705F flash read strobe pin disabled!\n");
526 ret = 1;
527 }
528 if ((sio_read(port, 0x29) & 0x03) != 0) {
529 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
530 /* Not really an error if you use flash chips smaller
531 * than 256 kByte, but such a configuration is unlikely.
532 */
533 ret = 1;
534 }
535 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
536 max_rom_decode.parallel);
537 if (ret) {
538 msg_pinfo("Not enabling IT8705F flash write.\n");
539 } else {
540 sio_write(port, 0x24, tmp);
541 }
542 } else {
543 msg_pdbg("No IT8705F flash segment enabled.\n");
David Hendricks5e79c9f2013-11-04 22:05:08 -0800544 ret = 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000545 }
libv71e95f52010-01-20 14:45:07 +0000546 exit_conf_mode_ite(port);
547
hailfingerc73ce6e2010-07-10 16:56:32 +0000548 return ret;
libv71e95f52010-01-20 14:45:07 +0000549}
libv53f58142009-12-23 00:54:26 +0000550
mhm0d4fa5f2010-09-13 19:39:25 +0000551/*
552 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
553 * It uses the Winbond command sequence to enter extended configuration
554 * mode and the ITE sequence to exit.
555 *
556 * Registers seems similar to the ones on ITE IT8710F.
557 */
558static int it8707f_write_enable(uint8_t port)
559{
560 uint8_t tmp;
561
562 w836xx_ext_enter(port);
563
564 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
565 tmp = sio_read(port, 0x23);
566 tmp |= (1 << 3);
567 sio_write(port, 0x23, tmp);
568
569 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
570 tmp = sio_read(port, 0x24);
571 tmp |= (1 << 2) | (1 << 3);
572 sio_write(port, 0x24, tmp);
573
574 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
575 tmp = sio_read(port, 0x23);
576 tmp &= ~(1 << 3);
577 sio_write(port, 0x23, tmp);
578
579 exit_conf_mode_ite(port);
580
581 return 0;
582}
583
584/*
585 * Suited for:
586 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
587 */
588static int it8707f_write_enable_2e(void)
589{
590 return it8707f_write_enable(0x2e);
591}
592
mkarcherfc0a1e12011-03-06 12:07:19 +0000593#define PC87360_ID 0xE1
594#define PC87364_ID 0xE4
595
596static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000597{
uwee15beb92010-08-08 17:01:18 +0000598 static const int bankbase[] = {0, 4, 8, 10, 12};
599 int gpio_bank = gpio / 8;
600 int gpio_pin = gpio % 8;
601 uint16_t baseport;
602 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000603
uwee15beb92010-08-08 17:01:18 +0000604 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000605 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000606 return -1;
607 }
mkarcherb507b7b2010-02-27 18:35:54 +0000608
uwee15beb92010-08-08 17:01:18 +0000609 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000610 if (id != chipid) {
uwe8d342eb2011-07-28 08:13:25 +0000611 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
612 id, chipid);
uwee15beb92010-08-08 17:01:18 +0000613 return -1;
614 }
mkarcherb507b7b2010-02-27 18:35:54 +0000615
uwee15beb92010-08-08 17:01:18 +0000616 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
617 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
618 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
619 msg_perr("PC87360: invalid GPIO base address %04x\n",
620 baseport);
621 return -1;
622 }
623 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
624 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
625 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000626
uwee15beb92010-08-08 17:01:18 +0000627 val = INB(baseport + bankbase[gpio_bank]);
628 if (raise)
629 val |= 1 << gpio_pin;
630 else
631 val &= ~(1 << gpio_pin);
632 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000633
uwee15beb92010-08-08 17:01:18 +0000634 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000635}
636
uwee15beb92010-08-08 17:01:18 +0000637/*
638 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000639 */
libv53f58142009-12-23 00:54:26 +0000640static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000641{
libv53f58142009-12-23 00:54:26 +0000642 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000643 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000644 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000645
libv53f58142009-12-23 00:54:26 +0000646 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
647 switch (dev->device_id) {
648 case 0x3177: /* VT8235 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000649 case 0x3227: /* VT8237/VT8237R */
libv53f58142009-12-23 00:54:26 +0000650 case 0x3337: /* VT8237A */
651 break;
652 default:
snelsone42c3802010-05-07 20:09:04 +0000653 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000654 return -1;
655 }
656
libv785ec422009-06-19 13:53:59 +0000657 if ((gpio >= 12) && (gpio <= 15)) {
658 /* GPIO12-15 -> output */
659 val = pci_read_byte(dev, 0xE4);
660 val |= 0x10;
661 pci_write_byte(dev, 0xE4, val);
662 } else if (gpio == 9) {
663 /* GPIO9 -> Output */
664 val = pci_read_byte(dev, 0xE4);
665 val |= 0x20;
666 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000667 } else if (gpio == 5) {
668 val = pci_read_byte(dev, 0xE4);
669 val |= 0x01;
670 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000671 } else {
snelsone42c3802010-05-07 20:09:04 +0000672 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000673 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000674 return -1;
uwef6641642007-05-09 10:17:44 +0000675 }
stepan927d4e22007-04-04 22:45:58 +0000676
uwe6ab4b7b2009-05-09 14:26:04 +0000677 /* We need the I/O Base Address for this board's flash enable. */
678 base = pci_read_word(dev, 0x88) & 0xff80;
679
libvc89fddc2009-12-09 07:53:01 +0000680 offset = 0x4C + gpio / 8;
681 bit = 0x01 << (gpio % 8);
682
683 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000684 if (raise)
685 val |= bit;
686 else
687 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000688 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000689
uwef6641642007-05-09 10:17:44 +0000690 return 0;
stepan927d4e22007-04-04 22:45:58 +0000691}
692
uwee15beb92010-08-08 17:01:18 +0000693/*
694 * Suited for:
695 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000696 */
uweeb26b6e2010-06-07 19:06:26 +0000697static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000698{
libv53f58142009-12-23 00:54:26 +0000699 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
700 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000701}
702
uwee15beb92010-08-08 17:01:18 +0000703/*
704 * Suited for:
705 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000706 */
uweeb26b6e2010-06-07 19:06:26 +0000707static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000708{
libv53f58142009-12-23 00:54:26 +0000709 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000710}
711
uwee15beb92010-08-08 17:01:18 +0000712/*
713 * Suited for:
714 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000715 *
716 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
717 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000718 */
uweeb26b6e2010-06-07 19:06:26 +0000719static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000720{
libv53f58142009-12-23 00:54:26 +0000721 return via_vt823x_gpio_set(15, 1);
722}
723
uwee15beb92010-08-08 17:01:18 +0000724/*
libv53f58142009-12-23 00:54:26 +0000725 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
726 *
727 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000728 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
729 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000730 */
uweeb26b6e2010-06-07 19:06:26 +0000731static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000732{
733 int ret;
734
735 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000736 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000737
libv53f58142009-12-23 00:54:26 +0000738 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000739}
740
uwee15beb92010-08-08 17:01:18 +0000741/*
742 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000743 * - ASUS P3B-F
744 *
745 * We are talking to a proprietary device on SMBus: the AS99127F which does
746 * much more than the Winbond W83781D it tries to be compatible with.
747 */
748static int board_asus_p3b_f(void)
749{
750 /*
751 * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00.
752 */
753 struct pci_dev *dev;
754 uint16_t smbba;
755 uint8_t b;
756
757 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */
758 if (!dev) {
759 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
760 return -1;
761 }
762
763 smbba = pci_read_word(dev, 0x90) & 0xfff0;
764
765 OUTB(0xFF, smbba); /* Clear previous SMBus status. */
766 OUTB(0x48 << 1, smbba + 4);
767 OUTB(0x80, smbba + 3);
768 OUTB(0x80, smbba + 5);
769 OUTB(0x48, smbba + 2);
770
771 /* Wait until SMBus transaction is complete. */
772 b = 0x1;
773 while (b & 0x01) {
774 b = INB(0x80);
775 b = INB(smbba);
776 }
777
778 /* Write failed if any status is set. */
779 if (b & 0x1e) {
780 msg_perr("Failed to write to device.\n");
781 return -1;
782 }
783
784 return 0;
785}
786
787/*
788 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000789 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000790 *
791 * This is rather nasty code, but there's no way to do this cleanly.
792 * We're basically talking to some unknown device on SMBus, my guess
793 * is that it is the Winbond W83781D that lives near the DIP BIOS.
794 */
uweeb26b6e2010-06-07 19:06:26 +0000795static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000796{
797 uint8_t tmp;
798 int i;
799
800#define ASUSP5A_LOOP 5000
801
hailfingere1f062f2008-05-22 13:22:45 +0000802 OUTB(0x00, 0xE807);
803 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000804
hailfingere1f062f2008-05-22 13:22:45 +0000805 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000806
807 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000808 OUTB(0xE1, 0xFF);
809 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000810 break;
811 }
812
813 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000814 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000815 return -1;
816 }
817
hailfingere1f062f2008-05-22 13:22:45 +0000818 OUTB(0x20, 0xE801);
819 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000820
hailfingere1f062f2008-05-22 13:22:45 +0000821 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000822
823 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000824 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000825 if (tmp & 0x70)
826 break;
827 }
828
829 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000830 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000831 return -1;
832 }
833
hailfingere1f062f2008-05-22 13:22:45 +0000834 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000835 tmp &= ~0x02;
836
hailfingere1f062f2008-05-22 13:22:45 +0000837 OUTB(0x00, 0xE807);
838 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000839
hailfingere1f062f2008-05-22 13:22:45 +0000840 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000841
hailfingere1f062f2008-05-22 13:22:45 +0000842 OUTB(0xFF, 0xE800);
843 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000844
hailfingere1f062f2008-05-22 13:22:45 +0000845 OUTB(0x20, 0xE801);
846 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000847
hailfingere1f062f2008-05-22 13:22:45 +0000848 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000849
850 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000851 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000852 if (tmp & 0x70)
853 break;
854 }
855
856 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000857 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000858 return -1;
859 }
860
861 return 0;
862}
863
libv6a74dbe2009-12-09 11:39:02 +0000864/*
865 * Set GPIO lines in the Broadcom HT-1000 southbridge.
866 *
uwee15beb92010-08-08 17:01:18 +0000867 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000868 */
uweeb26b6e2010-06-07 19:06:26 +0000869static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000870{
871 /* GPIO 0 reg from PM regs */
872 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
873 sio_mask(0xcd6, 0x44, 0x24, 0x24);
874
875 return 0;
876}
877
hailfinger08c281b2010-07-01 11:16:28 +0000878/*
879 * Set GPIO lines in the Broadcom HT-1000 southbridge.
880 *
uwee15beb92010-08-08 17:01:18 +0000881 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000882 */
883static int board_hp_dl165_g6_enable(void)
884{
885 /* Variant of DL145, with slightly different pin placement. */
886 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
887 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
888
889 return 0;
890}
891
uweeb26b6e2010-06-07 19:06:26 +0000892static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000893{
uwee15beb92010-08-08 17:01:18 +0000894 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000895 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000896
897 return 0;
898}
899
uwee15beb92010-08-08 17:01:18 +0000900/*
901 * Suited for:
902 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000903 */
uweeb26b6e2010-06-07 19:06:26 +0000904static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000905{
906 struct pci_dev *dev;
907
uwe8d342eb2011-07-28 08:13:25 +0000908 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
libvb13ceec2009-10-21 12:05:50 +0000909 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000910 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000911 return -1;
912 }
913
uwe8d342eb2011-07-28 08:13:25 +0000914 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
libvb13ceec2009-10-21 12:05:50 +0000915 pci_write_byte(dev, 0x92, 0);
916
917 return 0;
918}
919
uwee15beb92010-08-08 17:01:18 +0000920/*
mhmbf2aff92010-09-16 22:09:18 +0000921 * Suited for:
922 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
923 */
mhmbf2aff92010-09-16 22:09:18 +0000924static int board_ecs_geforce6100sm_m(void)
925{
926 struct pci_dev *dev;
927 uint32_t tmp;
928
929 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
930 if (!dev) {
931 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
932 return -1;
933 }
934
935 tmp = pci_read_byte(dev, 0xE0);
936 tmp &= ~(1 << 3);
937 pci_write_byte(dev, 0xE0, tmp);
938
939 return 0;
940}
941
942/*
libv6db37e62009-12-03 12:25:34 +0000943 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000944 */
libv6db37e62009-12-03 12:25:34 +0000945static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000946{
libv6db37e62009-12-03 12:25:34 +0000947 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +0000948 uint16_t base, devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000949 uint8_t tmp;
950
libv8068cf92009-12-22 13:04:13 +0000951 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000952 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000953 return -1;
954 }
955
hailfingerb91c08c2011-08-15 19:54:20 +0000956 /* Check for the ISA bridge first. */
libv8068cf92009-12-22 13:04:13 +0000957 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000958 switch (dev->device_id) {
959 case 0x0030: /* CK804 */
960 case 0x0050: /* MCP04 */
961 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000962 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000963 break;
mkarcherbb421582010-06-01 16:09:06 +0000964 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +0000965 case 0x0261: /* MCP51 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000966 case 0x0360: /* MCP55 */
mkarcherbb421582010-06-01 16:09:06 +0000967 case 0x0364: /* MCP55 */
968 /* find SMBus controller on *this* southbridge */
969 /* The infamous Tyan S2915-E has two south bridges; they are
Edward O'Callaghane7357e22020-09-18 21:14:13 +1000970 easily told apart from each other by the class of the
mkarcherbb421582010-06-01 16:09:06 +0000971 LPC bridge, but have the same SMBus bridge IDs */
972 if (dev->func != 0) {
973 msg_perr("MCP LPC bridge at unexpected function"
974 " number %d\n", dev->func);
975 return -1;
976 }
977
hailfinger86da8ff2010-07-17 22:28:05 +0000978#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000979 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000980#else
981 /* pciutils/libpci before version 2.2 is too old to support
982 * PCI domains. Such old machines usually don't have domains
983 * besides domain 0, so this is not a problem.
984 */
985 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
986#endif
mkarcherbb421582010-06-01 16:09:06 +0000987 if (!dev) {
988 msg_perr("MCP SMBus controller could not be found\n");
989 return -1;
990 }
991 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
992 if (devclass != 0x0C05) {
993 msg_perr("Unexpected device class %04x for SMBus"
994 " controller\n", devclass);
995 return -1;
996 }
libv8068cf92009-12-22 13:04:13 +0000997 break;
mkarcherbb421582010-06-01 16:09:06 +0000998 default:
snelsone42c3802010-05-07 20:09:04 +0000999 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +00001000 return -1;
1001 }
1002
1003 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
1004 base += 0xC0;
1005
1006 tmp = INB(base + gpio);
1007 tmp &= ~0x0F; /* null lower nibble */
1008 tmp |= 0x04; /* gpio -> output. */
1009 if (raise)
1010 tmp |= 0x01;
1011 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +00001012
1013 return 0;
1014}
1015
uwee15beb92010-08-08 17:01:18 +00001016/*
1017 * Suited for:
stefanctd7a27782011-08-07 13:17:20 +00001018 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
uwe75074aa2010-08-15 14:36:18 +00001019 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +00001020 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +00001021 */
uweeb26b6e2010-06-07 19:06:26 +00001022static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +00001023{
1024 return nvidia_mcp_gpio_set(0x00, 1);
1025}
1026
uwee15beb92010-08-08 17:01:18 +00001027/*
1028 * Suited for:
1029 * - abit KN8 Ultra: NVIDIA CK804
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001030 * - abit KN9 Ultra: NVIDIA MCP55
snelsone1eaba92010-03-19 22:37:29 +00001031 */
uweeb26b6e2010-06-07 19:06:26 +00001032static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +00001033{
1034 return nvidia_mcp_gpio_set(0x02, 0);
1035}
1036
uwee15beb92010-08-08 17:01:18 +00001037/*
1038 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +00001039 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001040 * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804
uwe0b7a6ba2010-08-15 15:26:30 +00001041 * - MSI K8NGM2-L: NVIDIA MCP51
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001042 * - MSI K9N SLI: NVIDIA MCP55
libv64ace522009-12-23 03:01:36 +00001043 */
uweeb26b6e2010-06-07 19:06:26 +00001044static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +00001045{
1046 return nvidia_mcp_gpio_set(0x02, 1);
1047}
1048
uwee15beb92010-08-08 17:01:18 +00001049/*
1050 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +00001051 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +00001052 */
1053static int nvidia_mcp_gpio4_raise(void)
1054{
1055 return nvidia_mcp_gpio_set(0x04, 1);
1056}
1057
1058/*
1059 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001060 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
1061 *
1062 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
1063 * board. We can't tell the SMBus logical devices apart, but we
1064 * can tell the LPC bridge functions apart.
1065 * We need to choose the SMBus bridge next to the LPC bridge with
1066 * ID 0x364 and the "LPC bridge" class.
1067 * b) #TBL is hardwired on that board to a pull-down. It can be
1068 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +00001069 */
uweeb26b6e2010-06-07 19:06:26 +00001070static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +00001071{
1072 return nvidia_mcp_gpio_set(0x05, 1);
1073}
1074
uwee15beb92010-08-08 17:01:18 +00001075/*
1076 * Suited for:
1077 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +00001078 */
uweeb26b6e2010-06-07 19:06:26 +00001079static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +00001080{
1081 return nvidia_mcp_gpio_set(0x08, 1);
1082}
1083
uwee15beb92010-08-08 17:01:18 +00001084/*
1085 * Suited for:
stefanct371e7e82011-07-07 19:56:58 +00001086 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001087 * - Probably other versions of the GA-K8NS
stefanct8fb644d2011-06-13 16:58:54 +00001088 */
1089static int nvidia_mcp_gpio0a_raise(void)
1090{
1091 return nvidia_mcp_gpio_set(0x0a, 1);
1092}
1093
1094/*
1095 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001096 * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8
uwee15beb92010-08-08 17:01:18 +00001097 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +00001098 */
mkarcherd291e752010-06-12 23:14:03 +00001099static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +00001100{
1101 return nvidia_mcp_gpio_set(0x0c, 1);
1102}
1103
uwee15beb92010-08-08 17:01:18 +00001104/*
1105 * Suited for:
1106 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +00001107 */
1108static int nvidia_mcp_gpio4_lower(void)
1109{
1110 return nvidia_mcp_gpio_set(0x04, 0);
1111}
1112
uwee15beb92010-08-08 17:01:18 +00001113/*
1114 * Suited for:
1115 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001116 */
uweeb26b6e2010-06-07 19:06:26 +00001117static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001118{
libv6db37e62009-12-03 12:25:34 +00001119 return nvidia_mcp_gpio_set(0x10, 1);
1120}
libv5ac6e5c2009-10-05 16:07:00 +00001121
uwee15beb92010-08-08 17:01:18 +00001122/*
1123 * Suited for:
1124 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001125 */
uweeb26b6e2010-06-07 19:06:26 +00001126static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001127{
1128 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001129}
1130
uwee15beb92010-08-08 17:01:18 +00001131/*
1132 * Suited for:
1133 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001134 */
uweeb26b6e2010-06-07 19:06:26 +00001135static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001136{
libv6db37e62009-12-03 12:25:34 +00001137 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001138}
libv5ac6e5c2009-10-05 16:07:00 +00001139
uwee15beb92010-08-08 17:01:18 +00001140/*
1141 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001142 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1143 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001144 */
1145static int nvidia_mcp_gpio3b_raise(void)
1146{
1147 return nvidia_mcp_gpio_set(0x3b, 1);
1148}
1149
1150/*
1151 * Suited for:
stefanct634adc82011-11-02 14:31:18 +00001152 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1153 */
1154static int board_sun_ultra_40_m2(void)
1155{
1156 int ret;
1157 uint8_t reg;
1158 uint16_t base;
1159 struct pci_dev *dev;
1160
1161 ret = nvidia_mcp_gpio4_lower();
1162 if (ret)
1163 return ret;
1164
1165 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1166 if (!dev) {
1167 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1168 return -1;
1169 }
1170
1171 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1172 if (!base)
1173 return -1;
1174
1175 reg = INB(base + 0x4b);
1176 reg |= 0x10;
1177 OUTB(reg, base + 0x4b);
1178
1179 return 0;
1180}
1181
1182/*
1183 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001184 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001185 */
uweeb26b6e2010-06-07 19:06:26 +00001186static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001187{
1188#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001189#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1190#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1191#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001192#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1193#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1194#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001195#define DBE6x_BOOT_LOC_FLASH 2
1196#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001197
stepanf251ff82009-08-12 18:25:24 +00001198 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001199 unsigned long boot_loc;
1200
stepanf251ff82009-08-12 18:25:24 +00001201 /* Geode only has a single core */
1202 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001203 return -1;
stepanf778f522008-02-20 11:11:18 +00001204
stepanf251ff82009-08-12 18:25:24 +00001205 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001206
stepanf251ff82009-08-12 18:25:24 +00001207 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001208 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1209 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1210 else
1211 boot_loc = DBE6x_BOOT_LOC_FLASH;
1212
stepanf251ff82009-08-12 18:25:24 +00001213 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1214 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001215 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001216
stepanf251ff82009-08-12 18:25:24 +00001217 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001218
stepanf251ff82009-08-12 18:25:24 +00001219 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001220
stepanf778f522008-02-20 11:11:18 +00001221 return 0;
1222}
1223
uwee15beb92010-08-08 17:01:18 +00001224/*
stefanctdda0e212011-05-17 13:31:55 +00001225 * Suited for:
uwe8d342eb2011-07-28 08:13:25 +00001226 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
stefanctdda0e212011-05-17 13:31:55 +00001227 * Datasheet(s) used:
1228 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1229 */
1230static int amd_sbxxx_gpio9_raise(void)
1231{
1232 struct pci_dev *dev;
1233 uint32_t reg;
1234
uwe8d342eb2011-07-28 08:13:25 +00001235 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
stefanctdda0e212011-05-17 13:31:55 +00001236 if (!dev) {
1237 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1238 return -1;
1239 }
1240
1241 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1242 /* enable output (0: enable, 1: tristate):
1243 GPIO9 output enable is at bit 5 in 0xA9 */
1244 reg &= ~((uint32_t)1<<(8+5));
1245 /* raise:
1246 GPIO9 output register is at bit 5 in 0xA8 */
1247 reg |= (1<<5);
1248 pci_write_long(dev, 0xA8, reg);
1249
1250 return 0;
1251}
1252
1253/*
uwe3a3ab2f2010-03-25 23:18:41 +00001254 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001255 */
1256static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1257{
mkarcher681bc022010-02-24 00:00:21 +00001258 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001259 struct pci_dev *dev;
1260 uint32_t tmp, base;
1261
hailfingerb91c08c2011-08-15 19:54:20 +00001262 /* GPO{0,8,27,28,30} are always available. */
1263 static const uint32_t nonmuxed_gpos = 0x58000101;
mkarcher6757a5e2010-08-15 22:35:31 +00001264
1265 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
uwe8d342eb2011-07-28 08:13:25 +00001266 {0},
1267 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1268 {0xB0, 0x0001, 0x0000},
1269 {0xB0, 0x0001, 0x0000},
1270 {0xB0, 0x0001, 0x0000},
1271 {0xB0, 0x0001, 0x0000},
1272 {0xB0, 0x0001, 0x0000},
1273 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1274 {0},
1275 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1276 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1277 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1278 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1279 {0x4E, 0x0100, 0x0000},
1280 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1281 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1282 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1283 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1284 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1285 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1286 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1287 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1288 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1289 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1290 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1291 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1292 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1293 {0},
1294 {0},
1295 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1296 {0}
mkarcher6757a5e2010-08-15 22:35:31 +00001297 };
1298
libv8d908612009-12-14 10:41:58 +00001299 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1300 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001301 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001302 return -1;
1303 }
1304
uwee15beb92010-08-08 17:01:18 +00001305 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001306 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001307 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001308 return -1;
1309 }
1310
uwe8d342eb2011-07-28 08:13:25 +00001311 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
hailfingerb91c08c2011-08-15 19:54:20 +00001312 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1313 piix4_gpo[gpo].value)) {
1314 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
uwe8d342eb2011-07-28 08:13:25 +00001315 return -1;
libv8d908612009-12-14 10:41:58 +00001316 }
1317
libv8d908612009-12-14 10:41:58 +00001318 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1319 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001320 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001321 return -1;
1322 }
1323
1324 /* PM IO base */
1325 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1326
mkarcher681bc022010-02-24 00:00:21 +00001327 gpo_byte = gpo >> 3;
1328 gpo_bit = gpo & 7;
1329 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001330 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001331 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001332 else
mkarcher681bc022010-02-24 00:00:21 +00001333 tmp &= ~(0x01 << gpo_bit);
1334 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001335
1336 return 0;
1337}
1338
uwee15beb92010-08-08 17:01:18 +00001339/*
1340 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001341 * - ASUS OPLX-M
mhm4791ef92010-09-01 01:21:34 +00001342 * - ASUS P2B-N
1343 */
1344static int intel_piix4_gpo18_lower(void)
1345{
1346 return intel_piix4_gpo_set(18, 0);
1347}
1348
1349/*
1350 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001351 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1352 */
1353static int intel_piix4_gpo14_raise(void)
1354{
1355 return intel_piix4_gpo_set(14, 1);
1356}
1357
1358/*
1359 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001360 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001361 */
mkarcher6757a5e2010-08-15 22:35:31 +00001362static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001363{
1364 return intel_piix4_gpo_set(22, 1);
1365}
1366
uwee15beb92010-08-08 17:01:18 +00001367/*
1368 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001369 * - abit BM6
1370 */
1371static int intel_piix4_gpo26_lower(void)
1372{
1373 return intel_piix4_gpo_set(26, 0);
1374}
1375
1376/*
1377 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001378 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001379 */
uweeb26b6e2010-06-07 19:06:26 +00001380static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001381{
uwee15beb92010-08-08 17:01:18 +00001382 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001383}
1384
uwee15beb92010-08-08 17:01:18 +00001385/*
mhm4f2a2b62010-10-05 21:32:29 +00001386 * Suited for:
1387 * - Dell OptiPlex GX1
1388 */
1389static int intel_piix4_gpo30_lower(void)
1390{
1391 return intel_piix4_gpo_set(30, 0);
1392}
1393
1394/*
uwe3a3ab2f2010-03-25 23:18:41 +00001395 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001396 */
libv5afe85c2009-11-28 18:07:51 +00001397static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001398{
uwe3a3ab2f2010-03-25 23:18:41 +00001399 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001400 static struct {
1401 uint16_t id;
1402 uint8_t base_reg;
1403 uint32_t bank0;
1404 uint32_t bank1;
1405 uint32_t bank2;
1406 } intel_ich_gpio_table[] = {
1407 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1408 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1409 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1410 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1411 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1412 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1413 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1414 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1415 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1416 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1417 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1418 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001419 {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */
libv5afe85c2009-11-28 18:07:51 +00001420 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1421 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1422 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1423 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1424 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1425 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1426 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1427 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1428 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1429 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1430 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1431 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1432 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1433 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1434 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1435 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1436 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1437 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1438 {0, 0, 0, 0, 0} /* end marker */
1439 };
uwecc6ecc52008-05-22 21:19:38 +00001440
libv5afe85c2009-11-28 18:07:51 +00001441 struct pci_dev *dev;
1442 uint16_t base;
1443 uint32_t tmp;
1444 int i, allowed;
1445
1446 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001447 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001448 uint16_t device_class;
1449 /* libpci before version 2.2.4 does not store class info. */
1450 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001451 if ((dev->vendor_id == 0x8086) &&
uwe8d342eb2011-07-28 08:13:25 +00001452 (device_class == 0x0601)) { /* ISA bridge */
libv5afe85c2009-11-28 18:07:51 +00001453 /* Is this device in our list? */
1454 for (i = 0; intel_ich_gpio_table[i].id; i++)
1455 if (dev->device_id == intel_ich_gpio_table[i].id)
1456 break;
1457
1458 if (intel_ich_gpio_table[i].id)
1459 break;
1460 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001461 }
libv5afe85c2009-11-28 18:07:51 +00001462
uwecc6ecc52008-05-22 21:19:38 +00001463 if (!dev) {
uwe8d342eb2011-07-28 08:13:25 +00001464 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001465 return -1;
1466 }
1467
uwee15beb92010-08-08 17:01:18 +00001468 /*
1469 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1470 * strapped to zero. From some mobile ICH9 version on, this becomes
1471 * 6:1. The mask below catches all.
1472 */
libv5afe85c2009-11-28 18:07:51 +00001473 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001474
uwee15beb92010-08-08 17:01:18 +00001475 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001476 if (gpio < 32)
1477 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1478 else if (gpio < 64)
1479 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1480 else
1481 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1482
1483 if (!allowed) {
uwe8d342eb2011-07-28 08:13:25 +00001484 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1485 " setting GPIO%02d\n", gpio);
libv5afe85c2009-11-28 18:07:51 +00001486 return -1;
1487 }
1488
uwe8d342eb2011-07-28 08:13:25 +00001489 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1490 raise ? "Rais" : "Dropp", gpio);
libv5afe85c2009-11-28 18:07:51 +00001491
1492 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001493 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001494 tmp = INL(base);
1495 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1496 if ((gpio == 28) &&
1497 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1498 tmp |= 1 << 27;
1499 else
1500 tmp |= 1 << gpio;
1501 OUTL(tmp, base);
1502
1503 /* As soon as we are talking to ICH8 and above, this register
1504 decides whether we can set the gpio or not. */
1505 if (dev->device_id > 0x2800) {
1506 tmp = INL(base);
1507 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001508 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001509 " does not allow setting GPIO%02d\n",
1510 gpio);
1511 return -1;
1512 }
1513 }
1514
uwee15beb92010-08-08 17:01:18 +00001515 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001516 tmp = INL(base + 0x04);
1517 tmp &= ~(1 << gpio);
1518 OUTL(tmp, base + 0x04);
1519
uwee15beb92010-08-08 17:01:18 +00001520 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001521 tmp = INL(base + 0x0C);
1522 if (raise)
1523 tmp |= 1 << gpio;
1524 else
1525 tmp &= ~(1 << gpio);
1526 OUTL(tmp, base + 0x0C);
1527 } else if (gpio < 64) {
1528 gpio -= 32;
1529
uwee15beb92010-08-08 17:01:18 +00001530 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001531 tmp = INL(base + 0x30);
1532 tmp |= 1 << gpio;
1533 OUTL(tmp, base + 0x30);
1534
1535 /* As soon as we are talking to ICH8 and above, this register
1536 decides whether we can set the gpio or not. */
1537 if (dev->device_id > 0x2800) {
1538 tmp = INL(base + 30);
1539 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001540 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001541 " does not allow setting GPIO%02d\n",
1542 gpio + 32);
1543 return -1;
1544 }
1545 }
1546
uwee15beb92010-08-08 17:01:18 +00001547 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001548 tmp = INL(base + 0x34);
1549 tmp &= ~(1 << gpio);
1550 OUTL(tmp, base + 0x34);
1551
uwee15beb92010-08-08 17:01:18 +00001552 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001553 tmp = INL(base + 0x38);
1554 if (raise)
1555 tmp |= 1 << gpio;
1556 else
1557 tmp &= ~(1 << gpio);
1558 OUTL(tmp, base + 0x38);
1559 } else {
1560 gpio -= 64;
1561
uwee15beb92010-08-08 17:01:18 +00001562 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001563 tmp = INL(base + 0x40);
1564 tmp |= 1 << gpio;
1565 OUTL(tmp, base + 0x40);
1566
1567 tmp = INL(base + 40);
1568 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001569 msg_perr("\nERROR: This Intel LPC bridge does "
libv5afe85c2009-11-28 18:07:51 +00001570 "not allow setting GPIO%02d\n", gpio + 64);
1571 return -1;
1572 }
1573
uwee15beb92010-08-08 17:01:18 +00001574 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001575 tmp = INL(base + 0x44);
1576 tmp &= ~(1 << gpio);
1577 OUTL(tmp, base + 0x44);
1578
uwee15beb92010-08-08 17:01:18 +00001579 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001580 tmp = INL(base + 0x48);
1581 if (raise)
1582 tmp |= 1 << gpio;
1583 else
1584 tmp &= ~(1 << gpio);
1585 OUTL(tmp, base + 0x48);
1586 }
uwecc6ecc52008-05-22 21:19:38 +00001587
1588 return 0;
1589}
1590
uwee15beb92010-08-08 17:01:18 +00001591/*
1592 * Suited for:
1593 * - abit IP35: Intel P35 + ICH9R
1594 * - abit IP35 Pro: Intel P35 + ICH9R
stefanct275b2532011-08-11 04:21:34 +00001595 * - ASUS P5LD2
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001596 * - ASUS P5LD2-MQ
1597 * - ASUS P5LD2-VM
1598 * - ASUS P5LD2-VM DH
uwecc6ecc52008-05-22 21:19:38 +00001599 */
uweeb26b6e2010-06-07 19:06:26 +00001600static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001601{
libv5afe85c2009-11-28 18:07:51 +00001602 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001603}
1604
uwee15beb92010-08-08 17:01:18 +00001605/*
1606 * Suited for:
1607 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001608 */
1609static int intel_ich_gpio18_raise(void)
1610{
1611 return intel_ich_gpio_set(18, 1);
1612}
1613
uwee15beb92010-08-08 17:01:18 +00001614/*
1615 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001616 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001617 */
uweeb26b6e2010-06-07 19:06:26 +00001618static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001619{
libv5afe85c2009-11-28 18:07:51 +00001620 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001621}
1622
uwee15beb92010-08-08 17:01:18 +00001623/*
libvdc84fa32009-11-28 18:26:21 +00001624 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001625 * - ASUS P5BV-R: LGA775 + 3200 + ICH7
1626 * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M
1627 */
1628static int intel_ich_gpio20_raise(void)
1629{
1630 return intel_ich_gpio_set(20, 1);
1631}
1632
1633/*
1634 * Suited for:
1635 * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001636 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1637 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001638 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001639 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001640 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001641 * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R
1642 * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001643 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
stefanctdbca6752011-08-11 05:47:32 +00001644 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001645 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001646 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001647 * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001648 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001649 */
uweeb26b6e2010-06-07 19:06:26 +00001650static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001651{
libv5afe85c2009-11-28 18:07:51 +00001652 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001653}
1654
uwee15beb92010-08-08 17:01:18 +00001655/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001656 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001657 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001658 * - ASUS P4B533-E: socket478 + 845E + ICH4
1659 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Rudolf Marek1d455e22016-08-04 18:14:47 -07001660 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
libv5afe85c2009-11-28 18:07:51 +00001661 */
uweeb26b6e2010-06-07 19:06:26 +00001662static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001663{
1664 return intel_ich_gpio_set(22, 1);
1665}
1666
uwee15beb92010-08-08 17:01:18 +00001667/*
1668 * Suited for:
stefanctdfd58832011-07-25 20:38:52 +00001669 * - ASUS A8Jm (laptop): Intel 945 + ICH7
stefanct950bded2011-08-25 14:06:50 +00001670 * - ASUS P5LP-LE used in ...
1671 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1672 * - Epson Endeavor MT7700
stefanctdfd58832011-07-25 20:38:52 +00001673 */
1674static int intel_ich_gpio34_raise(void)
1675{
1676 return intel_ich_gpio_set(34, 1);
1677}
1678
1679/*
1680 * Suited for:
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001681 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Stefan Tauner718d1eb2016-08-18 18:00:53 -07001682 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001683 */
1684static int intel_ich_gpio38_raise(void)
1685{
1686 return intel_ich_gpio_set(38, 1);
1687}
1688
1689/*
1690 * Suited for:
stefanct58c2d772011-07-09 19:46:53 +00001691 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1692 */
1693static int intel_ich_gpio43_raise(void)
1694{
1695 return intel_ich_gpio_set(43, 1);
1696}
1697
1698/*
1699 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001700 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001701 */
uweeb26b6e2010-06-07 19:06:26 +00001702static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001703{
uwee15beb92010-08-08 17:01:18 +00001704 int ret;
1705 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1706 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001707 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001708 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001709 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1710 return ret;
1711}
1712
1713/*
1714 * Suited for:
1715 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1716 */
1717static int board_hp_p2706t(void)
1718{
1719 int ret;
1720 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1721 if (!ret)
1722 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001723 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001724}
1725
uwee15beb92010-08-08 17:01:18 +00001726/*
libve42a7c62009-11-28 18:16:31 +00001727 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001728 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1729 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1730 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001731 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001732 */
uweeb26b6e2010-06-07 19:06:26 +00001733static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001734{
1735 return intel_ich_gpio_set(23, 1);
1736}
1737
uwee15beb92010-08-08 17:01:18 +00001738/*
1739 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001740 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001741 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001742 */
1743static int intel_ich_gpio25_raise(void)
1744{
1745 return intel_ich_gpio_set(25, 1);
1746}
1747
uwee15beb92010-08-08 17:01:18 +00001748/*
1749 * Suited for:
1750 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001751 */
uweeb26b6e2010-06-07 19:06:26 +00001752static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001753{
1754 return intel_ich_gpio_set(26, 1);
1755}
1756
uwee15beb92010-08-08 17:01:18 +00001757/*
1758 * Suited for:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001759 * - ASUS DSAN-DX
uwee15beb92010-08-08 17:01:18 +00001760 * - P4SD-LA (HP OEM): i865 + ICH5
stefanct2ecec882011-06-13 16:59:01 +00001761 * - GIGABYTE GA-8IP775: 865P + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001762 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
hailfinger344569c2011-06-09 20:59:30 +00001763 * - MSI MS-6788-40 (aka 848P Neo-V)
mkarcher0b183572010-07-24 11:03:48 +00001764 */
hailfinger531e79c2010-07-24 18:47:45 +00001765static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001766{
1767 return intel_ich_gpio_set(32, 1);
1768}
1769
uwee15beb92010-08-08 17:01:18 +00001770/*
1771 * Suited for:
stefanctf1c118f2011-05-18 01:32:16 +00001772 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1773 */
1774static int board_aopen_i975xa_ydg(void)
1775{
1776 int ret;
1777
uwe8d342eb2011-07-28 08:13:25 +00001778 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
stefanctf1c118f2011-05-18 01:32:16 +00001779 * or perhaps it's not needed at all?
uwe8d342eb2011-07-28 08:13:25 +00001780 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1781 * were in the right LDN, it would have to be GPIO1 or GPIO3.
stefanctf1c118f2011-05-18 01:32:16 +00001782 */
1783/*
1784 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1785 if (!ret)
1786*/
1787 ret = intel_ich_gpio_set(33, 1);
1788
1789 return ret;
1790}
1791
1792/*
1793 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001794 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001795 */
uweeb26b6e2010-06-07 19:06:26 +00001796static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001797{
1798 int ret;
1799
1800 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1801 ret = intel_ich_gpio_set(22, 1);
1802 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1803 ret = intel_ich_gpio_set(23, 1);
1804
1805 return ret;
1806}
1807
uwee15beb92010-08-08 17:01:18 +00001808/*
1809 * Suited for:
1810 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001811 */
uweeb26b6e2010-06-07 19:06:26 +00001812static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001813{
libv5afe85c2009-11-28 18:07:51 +00001814 int ret;
stepanb8361b92008-03-17 22:59:40 +00001815
libv5afe85c2009-11-28 18:07:51 +00001816 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1817 if (!ret)
1818 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001819
libv5afe85c2009-11-28 18:07:51 +00001820 return ret;
stepanb8361b92008-03-17 22:59:40 +00001821}
1822
uwee15beb92010-08-08 17:01:18 +00001823/*
1824 * Suited for:
1825 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001826 */
snelsonef86df92010-03-19 22:49:09 +00001827static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001828{
snelsonef86df92010-03-19 22:49:09 +00001829 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001830 uint32_t base, tmp;
libv88cd3d22009-06-17 14:43:24 +00001831
uwe8d342eb2011-07-28 08:13:25 +00001832 /* VT82C686 power management */
libv88cd3d22009-06-17 14:43:24 +00001833 dev = pci_dev_find(0x1106, 0x3057);
1834 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001835 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001836 return -1;
1837 }
1838
snelsone42c3802010-05-07 20:09:04 +00001839 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
uwe8d342eb2011-07-28 08:13:25 +00001840 raise ? "Rais" : "Dropp", gpio);
snelsonef86df92010-03-19 22:49:09 +00001841
uwe8d342eb2011-07-28 08:13:25 +00001842 /* Select GPO function on multiplexed pins. */
libv88cd3d22009-06-17 14:43:24 +00001843 tmp = pci_read_byte(dev, 0x54);
uwe8d342eb2011-07-28 08:13:25 +00001844 switch (gpio) {
1845 case 0:
1846 tmp &= ~0x03;
1847 break;
1848 case 1:
1849 tmp |= 0x04;
1850 break;
1851 case 2:
1852 tmp |= 0x08;
1853 break;
1854 case 3:
1855 tmp |= 0x10;
1856 break;
snelsonef86df92010-03-19 22:49:09 +00001857 }
libv88cd3d22009-06-17 14:43:24 +00001858 pci_write_byte(dev, 0x54, tmp);
1859
1860 /* PM IO base */
1861 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1862
1863 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001864 tmp = INL(base + 0x4C);
1865 if (raise)
1866 tmp |= 1U << gpio;
1867 else
1868 tmp &= ~(1U << gpio);
1869 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001870
1871 return 0;
1872}
1873
uwee15beb92010-08-08 17:01:18 +00001874/*
1875 * Suited for:
1876 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001877 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001878 */
uweeb26b6e2010-06-07 19:06:26 +00001879static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001880{
1881 return via_apollo_gpo_set(4, 0);
1882}
1883
uwee15beb92010-08-08 17:01:18 +00001884/*
1885 * Suited for:
1886 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001887 */
uweeb26b6e2010-06-07 19:06:26 +00001888static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001889{
1890 return via_apollo_gpo_set(0, 0);
1891}
1892
uwee15beb92010-08-08 17:01:18 +00001893/*
mkarcher2b630cf2011-07-25 17:25:24 +00001894 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
uwee15beb92010-08-08 17:01:18 +00001895 *
1896 * Suited for:
1897 * - MSI 651M-L: SiS651 / SiS962
Edward O'Callaghane7357e22020-09-18 21:14:13 +10001898 * - GIGABYTE GA-8SIMLFS 2.0
mkarcher2b630cf2011-07-25 17:25:24 +00001899 * - GIGABYTE GA-8SIMLH
mkarchercd460642010-01-09 17:36:06 +00001900 */
mkarcher2b630cf2011-07-25 17:25:24 +00001901static int sis_gpio0_raise_and_w836xx_memw(void)
mkarchercd460642010-01-09 17:36:06 +00001902{
uwee15beb92010-08-08 17:01:18 +00001903 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001904 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001905
1906 dev = pci_dev_find(0x1039, 0x0962);
1907 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001908 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001909 return 1;
1910 }
1911
mkarchercd460642010-01-09 17:36:06 +00001912 base = pci_read_word(dev, 0x74);
1913 temp = INW(base + 0x68);
1914 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001915 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001916
1917 temp = INW(base + 0x64);
1918 temp |= (1 << 0); /* Raise output? */
1919 OUTW(temp, base + 0x64);
1920
1921 w836xx_memw_enable(0x2E);
1922
1923 return 0;
1924}
1925
uwee15beb92010-08-08 17:01:18 +00001926/*
libv5bcbdea2009-06-19 13:00:24 +00001927 * Find the runtime registers of an SMSC Super I/O, after verifying its
1928 * chip ID.
1929 *
1930 * Returns the base port of the runtime register block, or 0 on error.
1931 */
1932static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1933 uint8_t logical_device)
1934{
1935 uint16_t rt_port = 0;
1936
1937 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001938 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001939 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001940 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001941 goto out;
1942 }
1943
1944 /* If the runtime block is active, get its address. */
1945 sio_write(sio_port, 0x07, logical_device);
1946 if (sio_read(sio_port, 0x30) & 1) {
1947 rt_port = (sio_read(sio_port, 0x60) << 8)
1948 | sio_read(sio_port, 0x61);
1949 }
1950
1951 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001952 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001953 "Super I/O runtime interface not available.\n");
1954 }
1955out:
uwe619a15a2009-06-28 23:26:37 +00001956 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001957 return rt_port;
1958}
1959
uwee15beb92010-08-08 17:01:18 +00001960/*
1961 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001962 * connected to GP30 on the Super I/O, and TBL# is always high.
1963 */
uweeb26b6e2010-06-07 19:06:26 +00001964static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001965{
1966 struct pci_dev *dev;
1967 uint16_t rt_port;
1968 uint8_t val;
1969
1970 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1971 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001972 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001973 return -1;
1974 }
1975
uwe619a15a2009-06-28 23:26:37 +00001976 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001977 if (rt_port == 0)
1978 return -1;
1979
1980 /* Configure the GPIO pin. */
1981 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001982 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001983 OUTB(val, rt_port + 0x33);
1984
1985 /* Disable write protection. */
1986 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001987 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001988 OUTB(val, rt_port + 0x4d);
1989
1990 return 0;
1991}
1992
uwee15beb92010-08-08 17:01:18 +00001993/*
1994 * Suited for:
stefanctcfc2c392011-10-21 13:20:11 +00001995 * - abit AV8: Socket939 + K8T800Pro + VT8237
1996 */
1997static int board_abit_av8(void)
1998{
1999 uint8_t val;
2000
2001 /* Raise GPO pins GP22 & GP23 */
2002 val = INB(0x404E);
2003 val |= 0xC0;
2004 OUTB(val, 0x404E);
2005
2006 return 0;
2007}
2008
2009/*
2010 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00002011 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00002012 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00002013 */
uwe5b4dd552010-09-14 23:20:35 +00002014static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00002015{
2016 uint16_t id, base;
2017 uint8_t tmp;
2018
uwee15beb92010-08-08 17:01:18 +00002019 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00002020 w836xx_ext_enter(0x2E);
2021 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
2022 w836xx_ext_leave(0x2E);
2023
2024 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00002025 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00002026 return -1;
2027 }
2028
uwee15beb92010-08-08 17:01:18 +00002029 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00002030 w836xx_ext_enter(0x2E);
2031 sio_write(0x2E, 0x07, 0x0C);
2032 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
2033 w836xx_ext_leave(0x2E);
2034
2035 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00002036 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00002037 " Base.\n");
2038 return -1;
2039 }
2040
2041 /* Raise GP51. */
2042 tmp = INB(base);
2043 tmp |= 0x02;
2044 OUTB(tmp, base);
2045
2046 return 0;
2047}
2048
libv9c4d2b22009-09-01 21:22:23 +00002049/*
stefanct54a39ee2011-11-14 13:00:12 +00002050 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
libv9c4d2b22009-09-01 21:22:23 +00002051 */
stefanct54a39ee2011-11-14 13:00:12 +00002052static int it87_gpio_set(unsigned int gpio, int raise)
libv9c4d2b22009-09-01 21:22:23 +00002053{
stefanct54a39ee2011-11-14 13:00:12 +00002054 int allowed, sio;
libv9c4d2b22009-09-01 21:22:23 +00002055 unsigned int port;
stefanct54a39ee2011-11-14 13:00:12 +00002056 uint16_t base, sioport;
libv9c4d2b22009-09-01 21:22:23 +00002057 uint8_t tmp;
2058
stefanct54a39ee2011-11-14 13:00:12 +00002059 /* IT87 GPIO configuration table */
2060 static const struct it87cfg {
2061 uint16_t id;
2062 uint8_t base_reg;
2063 uint32_t bank0;
2064 uint32_t bank1;
2065 uint32_t bank2;
2066 } it87_gpio_table[] = {
2067 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
2068 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
2069 {0, 0, 0, 0, 0} /* end marker */
2070 };
2071 const struct it87cfg *cfg = NULL;
libv9c4d2b22009-09-01 21:22:23 +00002072
stefanct54a39ee2011-11-14 13:00:12 +00002073 /* Find the Super I/O in the probed list */
2074 for (sio = 0; sio < superio_count; sio++) {
2075 int i;
2076 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
2077 continue;
2078
2079 /* Is this device in our list? */
2080 for (i = 0; it87_gpio_table[i].id; i++)
2081 if (superios[sio].model == it87_gpio_table[i].id) {
2082 cfg = &it87_gpio_table[i];
2083 goto found;
2084 }
2085 }
2086
2087 if (cfg == NULL) {
2088 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
2089 "found.\n");
uwe8d342eb2011-07-28 08:13:25 +00002090 return -1;
libv9c4d2b22009-09-01 21:22:23 +00002091 }
2092
stefanct54a39ee2011-11-14 13:00:12 +00002093found:
2094 /* Check whether the gpio is allowed. */
2095 if (gpio < 32)
2096 allowed = (cfg->bank0 >> gpio) & 0x01;
2097 else if (gpio < 64)
2098 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
2099 else if (gpio < 96)
2100 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
2101 else
2102 allowed = 0;
libv9c4d2b22009-09-01 21:22:23 +00002103
stefanct54a39ee2011-11-14 13:00:12 +00002104 if (!allowed) {
2105 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
2106 cfg->id, gpio);
libv9c4d2b22009-09-01 21:22:23 +00002107 return -1;
2108 }
2109
stefanct54a39ee2011-11-14 13:00:12 +00002110 /* Read the Simple I/O Base Address Register */
2111 sioport = superios[sio].port;
2112 enter_conf_mode_ite(sioport);
2113 sio_write(sioport, 0x07, 0x07);
2114 base = (sio_read(sioport, cfg->base_reg) << 8) |
2115 sio_read(sioport, cfg->base_reg + 1);
2116 exit_conf_mode_ite(sioport);
libv9c4d2b22009-09-01 21:22:23 +00002117
2118 if (!base) {
stefanct54a39ee2011-11-14 13:00:12 +00002119 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
libv9c4d2b22009-09-01 21:22:23 +00002120 return -1;
2121 }
2122
stefanct54a39ee2011-11-14 13:00:12 +00002123 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2124
2125 port = gpio / 10 - 1;
2126 gpio %= 10;
2127
2128 /* set GPIO. */
libv9c4d2b22009-09-01 21:22:23 +00002129 tmp = INB(base + port);
2130 if (raise)
stefanct54a39ee2011-11-14 13:00:12 +00002131 tmp |= 1 << gpio;
libv9c4d2b22009-09-01 21:22:23 +00002132 else
stefanct54a39ee2011-11-14 13:00:12 +00002133 tmp &= ~(1 << gpio);
libv9c4d2b22009-09-01 21:22:23 +00002134 OUTB(tmp, base + port);
2135
2136 return 0;
2137}
2138
uwee15beb92010-08-08 17:01:18 +00002139/*
mkarchercccf1392010-03-09 16:57:06 +00002140 * Suited for:
stefanctdbdba192011-11-19 19:31:17 +00002141 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2142 */
2143static int it8712f_gpio12_raise(void)
2144{
2145 return it87_gpio_set(12, 1);
2146}
2147
2148/*
2149 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00002150 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2151 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00002152 */
stefanct54a39ee2011-11-14 13:00:12 +00002153static int it8712f_gpio31_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00002154{
stefanct54a39ee2011-11-14 13:00:12 +00002155 return it87_gpio_set(32, 1);
2156}
2157
2158/*
2159 * Suited for:
2160 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2161 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2162 */
2163static int it8718f_gpio63_raise(void)
2164{
2165 return it87_gpio_set(63, 1);
libv9c4d2b22009-09-01 21:22:23 +00002166}
2167
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002168/*
2169 * Suited for all boards with ambiguous DMI chassis information, which should be
2170 * whitelisted because they are known to work:
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002171 * - ASRock IMB-A180(-H)
2172 * - Intel D945GCNL
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002173 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2174 */
2175static int p2_not_a_laptop(void)
2176{
2177 /* label this board as not a laptop */
2178 is_laptop = 0;
2179 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2180 return 0;
2181}
2182
hailfinger324a9cc2010-05-26 01:45:41 +00002183#endif
2184
uwee15beb92010-08-08 17:01:18 +00002185/*
uwec0751f42009-10-06 13:00:00 +00002186 * Below is the list of boards which need a special "board enable" code in
2187 * flashrom before their ROM chip can be accessed/written to.
2188 *
2189 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2190 * to the respective tables in print.c. Thanks!
2191 *
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002192 * We use 2 sets of PCI IDs here, you're free to choose which is which. This
uwebe4477b2007-08-23 16:08:21 +00002193 * is to provide a very high degree of certainty when matching a board on
2194 * the basis of subsystem/card IDs. As not every vendor handles
2195 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00002196 *
stuge84659842009-04-20 12:38:17 +00002197 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002198 * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection.
hailfinger7fcb5b72010-02-04 11:12:04 +00002199 * But please take care to provide an as complete set of pci ids as possible;
2200 * autodetection is the preferred behaviour and we would like to make sure that
2201 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00002202 *
mkarcher803b4042010-01-20 14:14:11 +00002203 * If PCI IDs are not sufficient for board matching, the match can be further
2204 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00002205 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00002206 * substring match, unless it is anchored to the beginning (with a ^ in front)
2207 * or the end (with a $ at the end). Both anchors may be specified at the
2208 * same time to match the full field.
2209 *
hailfinger7fcb5b72010-02-04 11:12:04 +00002210 * When a board is matched through DMI, the first and second main PCI IDs
2211 * and the first subsystem PCI ID have to match as well. If you specify the
2212 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2213 * subsystem ID of that device is indeed zero.
2214 *
stuge84659842009-04-20 12:38:17 +00002215 * The coreboot ids are used two fold. When running with a coreboot firmware,
2216 * the ids uniquely matches the coreboot board identification string. When a
2217 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002218 * can be used to identify the board through the -p internal:mainboard=
2219 * programmer parameter.
stuge84659842009-04-20 12:38:17 +00002220 *
2221 * When a board is identified through its coreboot ids (in both cases), the
2222 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00002223 */
stepan927d4e22007-04-04 22:45:58 +00002224
uwec7f7eda2009-05-08 16:23:34 +00002225/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger4640bdb2011-08-31 16:19:50 +00002226const struct board_match board_matches[] = {
uwe869efa02009-06-21 20:50:22 +00002227
hailfingere52e9f82011-05-05 07:12:40 +00002228 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00002229#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00002230 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
stefanctcfc2c392011-10-21 13:20:11 +00002231 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002232 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002233 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2234 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2235 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2236 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002237 {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2238 {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002239 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Stefan Tauner718d1eb2016-08-18 18:00:53 -07002240 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002241 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2242 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2243 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002244 {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002245 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2246 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2247 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002248 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002249 {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise},
stefanctf1c118f2011-05-18 01:32:16 +00002250 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
stefanct1bf61862011-11-16 22:08:11 +00002251 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002252 {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002253 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwe0e214692011-06-19 16:52:48 +00002254 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002255 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2256 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
stefanctdbdba192011-11-19 19:31:17 +00002257 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002258 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002259 {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002260 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2261 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2262 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002263 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
stefanctdda0e212011-05-17 13:31:55 +00002264 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002265 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
stefanctd7a27782011-08-07 13:17:20 +00002266 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002267 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
stefanctbf8ef7d2011-07-20 16:34:18 +00002268 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002269 {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002270 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2271 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
stefanct58c2d772011-07-09 19:46:53 +00002272 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002273 {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002274 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002275 {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f},
hailfingere52e9f82011-05-05 07:12:40 +00002276 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2277 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2278 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
stefanct1d40d862011-11-15 08:08:15 +00002279 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002280 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2281 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002282 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2283 {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2284 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise},
2285 {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise},
2286 {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002287 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2288 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2289 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2290 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002291 {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise},
stefanct26b40f22011-10-22 22:01:09 +00002292 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2293 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2294 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
stefanctdbca6752011-08-11 05:47:32 +00002295 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002296 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise},
stefanct26b40f22011-10-22 22:01:09 +00002297 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2298 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2299 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
stefanct950bded2011-08-25 14:06:50 +00002300 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2301 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002302 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise},
2303 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise},
2304 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise},
2305 {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002306 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002307 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2308 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002309 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002310 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise},
2311 {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise},
2312 {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e},
2313 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002314 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2315 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002316 {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002317 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2318 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2319 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
stefanctf5689f92011-08-06 16:16:33 +00002320 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2321 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002322 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2323 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2324 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2325 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2326 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
stefanct2ecec882011-06-13 16:59:01 +00002327 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002328 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2329 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002330 {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw},
stefanctdfd58832011-07-25 20:38:52 +00002331 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002332 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2333 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002334 {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002335 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002336 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
hailfingere52e9f82011-05-05 07:12:40 +00002337 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2338 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2339 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002340 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
hailfingere52e9f82011-05-05 07:12:40 +00002341 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2342 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2343 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2344 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2345 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002346 {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002347 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002348 {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002349 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2350 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002351 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002352 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002353 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002354 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002355 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002356 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002357 {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002358 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2359 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
hailfinger344569c2011-06-09 20:59:30 +00002360 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
mkarcher2b630cf2011-07-25 17:25:24 +00002361 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002362 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002363 {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002364 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002365 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002366 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002367 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2368 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002369 {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002370 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2371 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2372 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2373 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
hailfingere52e9f82011-05-05 07:12:40 +00002374 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
stefanct634adc82011-11-02 14:31:18 +00002375 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
hailfingere52e9f82011-05-05 07:12:40 +00002376 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2377 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Rudolf Marek1d455e22016-08-04 18:14:47 -07002378 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002379 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2380 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2381 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2382 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002383#endif
hailfingere52e9f82011-05-05 07:12:40 +00002384 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002385};
2386
Edward O'Callaghan4c0e7dc2020-10-09 23:31:22 +11002387int selfcheck_board_enables(void)
2388{
2389 if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) {
2390 msg_gerr("Board enables table miscompilation!\n");
2391 return 1;
2392 }
2393
2394 int ret = 0;
2395 unsigned int i;
2396 for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) {
2397 const struct board_match *b = &board_matches[i];
2398 if (b->vendor_name == NULL || b->board_name == NULL) {
2399 msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n"
2400 "Please report a bug at flashrom@flashrom.org\n", i);
2401 ret = 1;
2402 continue;
2403 }
2404 if ((b->first_vendor == 0 || b->first_device == 0 ||
2405 b->second_vendor == 0 || b->second_device == 0) ||
2406 ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) ||
2407 (b->max_rom_decode_parallel == 0 && b->enable == NULL)) {
2408 msg_gerr("ERROR: Board enable for %s %s is misdefined.\n"
2409 "Please report a bug at flashrom@flashrom.org\n",
2410 b->vendor_name, b->board_name);
2411 ret = 1;
2412 }
2413 }
2414 return ret;
2415}
2416
Edward O'Callaghanf85623c2020-10-09 23:24:19 +11002417/* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>.
2418 * Parameters vendor and model will be overwritten. Returns 0 on success.
2419 * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results.
2420 */
2421int board_parse_parameter(const char *boardstring, char **vendor, char **model)
2422{
2423 /* strtok may modify the original string. */
2424 char *tempstr = strdup(boardstring);
2425 char *tempstr2 = NULL;
2426 strtok(tempstr, ":");
2427 tempstr2 = strtok(NULL, ":");
2428 if (tempstr == NULL || tempstr2 == NULL) {
2429 free(tempstr);
2430 msg_pinfo("Please supply the board vendor and model name with the "
2431 "-p internal:mainboard=<vendor>:<model> option.\n");
2432 return 1;
2433 }
2434 *vendor = strdup(tempstr);
2435 *model = strdup(tempstr2);
2436 msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2);
2437 free(tempstr);
2438 return 0;
2439}
2440
uwee15beb92010-08-08 17:01:18 +00002441/*
stepan1037f6f2008-01-18 15:33:10 +00002442 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00002443 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00002444 */
hailfinger4640bdb2011-08-31 16:19:50 +00002445static const struct board_match *board_match_cbname(const char *vendor,
2446 const char *part)
stepan927d4e22007-04-04 22:45:58 +00002447{
hailfinger4640bdb2011-08-31 16:19:50 +00002448 const struct board_match *board = board_matches;
2449 const struct board_match *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002450
uwe4b650af2009-05-09 00:47:04 +00002451 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00002452 if (vendor && (!board->lb_vendor
2453 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00002454 continue;
stepan927d4e22007-04-04 22:45:58 +00002455
stuge0c1005b2008-07-02 00:47:30 +00002456 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00002457 continue;
stepan927d4e22007-04-04 22:45:58 +00002458
uwef6641642007-05-09 10:17:44 +00002459 if (!pci_dev_find(board->first_vendor, board->first_device))
2460 continue;
stepan927d4e22007-04-04 22:45:58 +00002461
uwef6641642007-05-09 10:17:44 +00002462 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00002463 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00002464 continue;
stugeb9b411f2008-01-27 16:21:21 +00002465
2466 if (vendor)
2467 return board;
2468
2469 if (partmatch) {
2470 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002471 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2472 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwe8d342eb2011-07-28 08:13:25 +00002473 partmatch->lb_vendor, board->lb_vendor);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002474 msg_perr("Please use the full -p internal:mainboard=vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002475 return NULL;
2476 }
2477 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002478 }
uwe6ed6d952007-12-04 21:49:06 +00002479
stugeb9b411f2008-01-27 16:21:21 +00002480 if (partmatch)
2481 return partmatch;
2482
uwef6641642007-05-09 10:17:44 +00002483 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002484}
2485
uwee15beb92010-08-08 17:01:18 +00002486/*
uwebe4477b2007-08-23 16:08:21 +00002487 * Match boards on PCI IDs and subsystem IDs.
hailfinger4640bdb2011-08-31 16:19:50 +00002488 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
stepan927d4e22007-04-04 22:45:58 +00002489 */
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002490static const struct board_match *board_match_pci_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002491{
hailfinger4640bdb2011-08-31 16:19:50 +00002492 const struct board_match *board = board_matches;
stepan927d4e22007-04-04 22:45:58 +00002493
uwe4b650af2009-05-09 00:47:04 +00002494 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002495 if ((!board->first_card_vendor || !board->first_card_device) &&
2496 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002497 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002498 if (board->phase != phase)
2499 continue;
stepan927d4e22007-04-04 22:45:58 +00002500
uwef6641642007-05-09 10:17:44 +00002501 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002502 board->first_card_vendor,
2503 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002504 continue;
stepan927d4e22007-04-04 22:45:58 +00002505
uwef6641642007-05-09 10:17:44 +00002506 if (board->second_vendor) {
2507 if (board->second_card_vendor) {
2508 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002509 board->second_device,
2510 board->second_card_vendor,
2511 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002512 continue;
2513 } else {
2514 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002515 board->second_device))
uwef6641642007-05-09 10:17:44 +00002516 continue;
2517 }
2518 }
stepan927d4e22007-04-04 22:45:58 +00002519
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002520#if defined(__i386__) || defined(__x86_64__)
mkarcher803b4042010-01-20 14:14:11 +00002521 if (board->dmi_pattern) {
2522 if (!has_dmi_support) {
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002523 msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n",
2524 board->vendor_name, board->board_name);
2525 msg_pinfo("Please supply the board vendor and model name with the "
2526 "-p internal:mainboard=<vendor>:<model> option.\n");
mkarcher803b4042010-01-20 14:14:11 +00002527 continue;
2528 } else {
2529 if (!dmi_match(board->dmi_pattern))
2530 continue;
2531 }
2532 }
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002533#endif // defined(__i386__) || defined(__x86_64__)
uwef6641642007-05-09 10:17:44 +00002534 return board;
2535 }
stepan927d4e22007-04-04 22:45:58 +00002536
uwef6641642007-05-09 10:17:44 +00002537 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002538}
2539
hailfinger4640bdb2011-08-31 16:19:50 +00002540static int unsafe_board_handler(const struct board_match *board)
hailfingere52e9f82011-05-05 07:12:40 +00002541{
2542 if (!board)
2543 return 1;
2544
2545 if (board->status == OK)
2546 return 0;
2547
2548 if (!force_boardenable) {
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002549 msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n"
2550 "and thus will not be executed by default. Depending on your hardware,\n"
2551 "erasing, writing or even probing can fail without running this code.\n\n"
uwe8d342eb2011-07-28 08:13:25 +00002552 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002553 "\"internal programmer\") for details.\n", board->vendor_name, board->board_name);
hailfingere52e9f82011-05-05 07:12:40 +00002554 return 1;
2555 }
Edward O'Callaghane7357e22020-09-18 21:14:13 +10002556 msg_pwarn("NOTE: Running an untested board enable procedure.\n"
2557 "Please report success/failure to flashrom@flashrom.org.\n");
hailfingere52e9f82011-05-05 07:12:40 +00002558 return 0;
2559}
2560
2561/* FIXME: Should this be identical to board_flash_enable? */
2562static int board_handle_phase(enum board_match_phase phase)
2563{
hailfinger4640bdb2011-08-31 16:19:50 +00002564 const struct board_match *board = NULL;
hailfingere52e9f82011-05-05 07:12:40 +00002565
hailfinger4640bdb2011-08-31 16:19:50 +00002566 board = board_match_pci_ids(phase);
hailfingere52e9f82011-05-05 07:12:40 +00002567
2568 if (unsafe_board_handler(board))
2569 board = NULL;
2570
2571 if (!board)
2572 return 0;
2573
2574 if (!board->enable) {
2575 /* Not sure if there is a valid case for this. */
2576 msg_perr("Board match found, but nothing to do?\n");
2577 return 0;
2578 }
2579
2580 return board->enable();
2581}
2582
2583void board_handle_before_superio(void)
2584{
2585 board_handle_phase(P1);
2586}
2587
2588void board_handle_before_laptop(void)
2589{
2590 board_handle_phase(P2);
2591}
2592
uwe6ed6d952007-12-04 21:49:06 +00002593int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002594{
hailfinger4640bdb2011-08-31 16:19:50 +00002595 const struct board_match *board = NULL;
uwef6641642007-05-09 10:17:44 +00002596 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002597
stugeb9b411f2008-01-27 16:21:21 +00002598 if (part)
hailfinger4640bdb2011-08-31 16:19:50 +00002599 board = board_match_cbname(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002600
uwef6641642007-05-09 10:17:44 +00002601 if (!board)
hailfinger4640bdb2011-08-31 16:19:50 +00002602 board = board_match_pci_ids(P3);
stepan927d4e22007-04-04 22:45:58 +00002603
hailfingere52e9f82011-05-05 07:12:40 +00002604 if (unsafe_board_handler(board))
uwee15beb92010-08-08 17:01:18 +00002605 board = NULL;
mkarcher29a80852010-03-07 22:29:28 +00002606
uwef6641642007-05-09 10:17:44 +00002607 if (board) {
libve9b336e2010-01-20 14:45:03 +00002608 if (board->max_rom_decode_parallel)
2609 max_rom_decode.parallel =
2610 board->max_rom_decode_parallel * 1024;
2611
uwe0ec24c22010-01-28 19:02:36 +00002612 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002613 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002614 "board \"%s %s\"... ", board->vendor_name,
2615 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002616
uweeb26b6e2010-06-07 19:06:26 +00002617 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002618 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002619 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002620 else
snelsone42c3802010-05-07 20:09:04 +00002621 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002622 }
uwef6641642007-05-09 10:17:44 +00002623 }
stepan927d4e22007-04-04 22:45:58 +00002624
uwef6641642007-05-09 10:17:44 +00002625 return ret;
stepan927d4e22007-04-04 22:45:58 +00002626}