blob: ddb66691c70f1911adc913bc3900dc7eeda0ec65 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepanf778f522008-02-20 11:11:18 +000028#include <fcntl.h>
stepan927d4e22007-04-04 22:45:58 +000029#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000030
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
snelsone42c3802010-05-07 20:09:04 +000090 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
mkarcherb2505c02010-05-24 16:03:57 +000099 * SMSC FDC37B787: Raise GPIO50
100 */
101
102static int fdc37b787_gpio50_raise(uint16_t port, const char * name)
103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
109 fprintf(stderr, "\nERROR: %s: FDC37B787: Wrong ID 0x%02X.\n",
110 name, id);
111 OUTB(0xAA, port); /* leave conf mode */
112 return -1;
113 }
114
115 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
116
117 val = sio_read(port, 0xC8); /* GP50 */
118 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
119 {
120 fprintf(stderr, "\nERROR: %s: GPIO50 mode 0x%02X unexpected.\n",
121 name, val);
122 OUTB(0xAA, port);
123 return -1;
124 }
125
126 sio_mask(port, 0xF9, 0x01, 0x01);
127
128 OUTB(0xAA, port); /* Leave conf mode */
129 return 0;
130}
131
132/**
133 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
134 */
135static int fdc37b787_gpio50_raise_3f0(const char *name)
136{
137 return fdc37b787_gpio50_raise(0x3f0, name);
138}
139
140/**
uwebe4477b2007-08-23 16:08:21 +0000141 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000142 *
143 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000144 * - Agami Aruma
145 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000146 */
hailfinger7bac0e52009-05-25 23:26:50 +0000147static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +0000148{
hailfinger7bac0e52009-05-25 23:26:50 +0000149 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +0000150
uwe6ed6d952007-12-04 21:49:06 +0000151 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000152 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
snelsone42c3802010-05-07 20:09:04 +0000153 msg_perr("\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000154 name, sio_read(port, 0x20));
155 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000156 return -1;
157 }
158
stuge04909772007-05-04 04:47:04 +0000159 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +0000160 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +0000161
uwe6ed6d952007-12-04 21:49:06 +0000162 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +0000163 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +0000164
hailfinger7bac0e52009-05-25 23:26:50 +0000165 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
166 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
167 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
168 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +0000169
hailfinger7bac0e52009-05-25 23:26:50 +0000170 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000171
172 return 0;
173}
174
rminnich6079a1c2007-10-12 21:22:40 +0000175static int w83627hf_gpio24_raise_2e(const char *name)
176{
rminnich618eb1a2009-04-09 14:28:36 +0000177 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000178}
179
180/**
181 * Winbond W83627THF: GPIO 4, bit 4
182 *
183 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000184 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000185 * - MSI K8N-NEO3
186 */
hailfinger7bac0e52009-05-25 23:26:50 +0000187static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000188{
hailfinger7bac0e52009-05-25 23:26:50 +0000189 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000190
191 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000192 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
snelsone42c3802010-05-07 20:09:04 +0000193 msg_perr("\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000194 name, sio_read(port, 0x20));
195 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000196 return -1;
197 }
198
199 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
200
hailfinger7bac0e52009-05-25 23:26:50 +0000201 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
202 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
203 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
204 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
205 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000206
hailfinger7bac0e52009-05-25 23:26:50 +0000207 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000208
209 return 0;
210}
211
stugea1efa0e2008-07-21 17:48:40 +0000212static int w83627thf_gpio4_4_raise_2e(const char *name)
213{
214 return w83627thf_gpio4_4_raise(0x2e, name);
215}
216
rminnich6079a1c2007-10-12 21:22:40 +0000217static int w83627thf_gpio4_4_raise_4e(const char *name)
218{
uwe6ed6d952007-12-04 21:49:06 +0000219 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000220}
uwe6ed6d952007-12-04 21:49:06 +0000221
uwebe4477b2007-08-23 16:08:21 +0000222/**
uwe6ab4b7b2009-05-09 14:26:04 +0000223 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000224 */
hailfinger7bac0e52009-05-25 23:26:50 +0000225static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000226{
hailfinger7bac0e52009-05-25 23:26:50 +0000227 w836xx_ext_enter(port);
228 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000229 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000230 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000231 }
hailfinger7bac0e52009-05-25 23:26:50 +0000232 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000233}
234
235/**
libv53f58142009-12-23 00:54:26 +0000236 * Suited for:
237 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
238 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
239 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
240 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
241 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000242 */
libv53f58142009-12-23 00:54:26 +0000243static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000244{
libv53f58142009-12-23 00:54:26 +0000245 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000246
libv53f58142009-12-23 00:54:26 +0000247 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000248}
249
libv71e95f52010-01-20 14:45:07 +0000250/**
mkarchered00ee62010-03-21 13:36:20 +0000251 * Suited for:
252 * - Termtek TK-3370 (rev. 2.5b)
253 */
254static int w836xx_memw_enable_4e(const char *name)
255{
256 w836xx_memw_enable(0x4E);
257
258 return 0;
259}
260
261/**
libv71e95f52010-01-20 14:45:07 +0000262 *
263 */
264static int it8705f_write_enable(uint8_t port, const char *name)
265{
266 enter_conf_mode_ite(port);
267 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
268 exit_conf_mode_ite(port);
269
270 return 0;
271}
272
273/**
274 * Suited for:
275 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
276 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
277 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
278 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
279 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
280 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
281 *
uwef6f94d42010-03-13 17:28:29 +0000282 * The SIS950 Super I/O probably requires the same flash write enable.
libv71e95f52010-01-20 14:45:07 +0000283 */
284static int it8705f_write_enable_2e(const char *name)
285{
286 return it8705f_write_enable(0x2e, name);
287}
libv53f58142009-12-23 00:54:26 +0000288
mkarcherb507b7b2010-02-27 18:35:54 +0000289static int pc87360_gpio_set(uint8_t gpio, int raise)
290{
291 static const int bankbase[] = {0, 4, 8, 10, 12};
292 int gpio_bank = gpio / 8;
293 int gpio_pin = gpio % 8;
294 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000295 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000296
uwef6f94d42010-03-13 17:28:29 +0000297 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000298 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000299 return -1;
300 }
301
302 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000303 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000304 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000305 return -1;
306 }
307
uwef6f94d42010-03-13 17:28:29 +0000308 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000309 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000310 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000311 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000312 baseport);
313 return -1;
314 }
315 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000316 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000317 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
318
319 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000320 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000321 val |= 1 << gpio_pin;
322 else
323 val &= ~(1 << gpio_pin);
324 OUTB(val, baseport + bankbase[gpio_bank]);
325
326 return 0;
327}
328
uwe6ab4b7b2009-05-09 14:26:04 +0000329/**
330 * VT823x: Set one of the GPIO pins.
331 */
libv53f58142009-12-23 00:54:26 +0000332static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000333{
libv53f58142009-12-23 00:54:26 +0000334 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000335 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000336 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000337
libv53f58142009-12-23 00:54:26 +0000338 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
339 switch (dev->device_id) {
340 case 0x3177: /* VT8235 */
341 case 0x3227: /* VT8237R */
342 case 0x3337: /* VT8237A */
343 break;
344 default:
snelsone42c3802010-05-07 20:09:04 +0000345 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000346 return -1;
347 }
348
libv785ec422009-06-19 13:53:59 +0000349 if ((gpio >= 12) && (gpio <= 15)) {
350 /* GPIO12-15 -> output */
351 val = pci_read_byte(dev, 0xE4);
352 val |= 0x10;
353 pci_write_byte(dev, 0xE4, val);
354 } else if (gpio == 9) {
355 /* GPIO9 -> Output */
356 val = pci_read_byte(dev, 0xE4);
357 val |= 0x20;
358 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000359 } else if (gpio == 5) {
360 val = pci_read_byte(dev, 0xE4);
361 val |= 0x01;
362 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000363 } else {
snelsone42c3802010-05-07 20:09:04 +0000364 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000365 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000366 return -1;
uwef6641642007-05-09 10:17:44 +0000367 }
stepan927d4e22007-04-04 22:45:58 +0000368
uwe6ab4b7b2009-05-09 14:26:04 +0000369 /* We need the I/O Base Address for this board's flash enable. */
370 base = pci_read_word(dev, 0x88) & 0xff80;
371
libvc89fddc2009-12-09 07:53:01 +0000372 offset = 0x4C + gpio / 8;
373 bit = 0x01 << (gpio % 8);
374
375 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000376 if (raise)
377 val |= bit;
378 else
379 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000380 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000381
uwef6641642007-05-09 10:17:44 +0000382 return 0;
stepan927d4e22007-04-04 22:45:58 +0000383}
384
uwebe4477b2007-08-23 16:08:21 +0000385/**
uwe3a3ab2f2010-03-25 23:18:41 +0000386 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000387 */
libv53f58142009-12-23 00:54:26 +0000388static int via_vt823x_gpio5_raise(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000389{
libv53f58142009-12-23 00:54:26 +0000390 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
391 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000392}
393
394/**
uwe3a3ab2f2010-03-25 23:18:41 +0000395 * Suited for VIA EPIA N & NL.
libv785ec422009-06-19 13:53:59 +0000396 */
libv53f58142009-12-23 00:54:26 +0000397static int via_vt823x_gpio9_raise(const char *name)
libv785ec422009-06-19 13:53:59 +0000398{
libv53f58142009-12-23 00:54:26 +0000399 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000400}
401
402/**
uwe3a3ab2f2010-03-25 23:18:41 +0000403 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000404 *
405 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
406 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000407 */
libv53f58142009-12-23 00:54:26 +0000408static int via_vt823x_gpio15_raise(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000409{
libv53f58142009-12-23 00:54:26 +0000410 return via_vt823x_gpio_set(15, 1);
411}
412
413/**
414 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
415 *
416 * Suited for:
417 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
418 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
419 */
420static int board_msi_kt4v(const char *name)
421{
422 int ret;
423
424 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000425 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000426
libv53f58142009-12-23 00:54:26 +0000427 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000428}
429
430/**
uwe691ddb62007-05-20 16:16:13 +0000431 * Suited for ASUS P5A.
432 *
433 * This is rather nasty code, but there's no way to do this cleanly.
434 * We're basically talking to some unknown device on SMBus, my guess
435 * is that it is the Winbond W83781D that lives near the DIP BIOS.
436 */
uwe691ddb62007-05-20 16:16:13 +0000437static int board_asus_p5a(const char *name)
438{
439 uint8_t tmp;
440 int i;
441
442#define ASUSP5A_LOOP 5000
443
hailfingere1f062f2008-05-22 13:22:45 +0000444 OUTB(0x00, 0xE807);
445 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000446
hailfingere1f062f2008-05-22 13:22:45 +0000447 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000448
449 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000450 OUTB(0xE1, 0xFF);
451 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000452 break;
453 }
454
455 if (i == ASUSP5A_LOOP) {
snelsone42c3802010-05-07 20:09:04 +0000456 msg_perr("%s: Unable to contact device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000457 return -1;
458 }
459
hailfingere1f062f2008-05-22 13:22:45 +0000460 OUTB(0x20, 0xE801);
461 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000462
hailfingere1f062f2008-05-22 13:22:45 +0000463 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000464
465 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000466 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000467 if (tmp & 0x70)
468 break;
469 }
470
471 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
snelsone42c3802010-05-07 20:09:04 +0000472 msg_perr("%s: failed to read device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000473 return -1;
474 }
475
hailfingere1f062f2008-05-22 13:22:45 +0000476 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000477 tmp &= ~0x02;
478
hailfingere1f062f2008-05-22 13:22:45 +0000479 OUTB(0x00, 0xE807);
480 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000481
hailfingere1f062f2008-05-22 13:22:45 +0000482 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000483
hailfingere1f062f2008-05-22 13:22:45 +0000484 OUTB(0xFF, 0xE800);
485 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000486
hailfingere1f062f2008-05-22 13:22:45 +0000487 OUTB(0x20, 0xE801);
488 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000489
hailfingere1f062f2008-05-22 13:22:45 +0000490 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000491
492 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000493 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000494 if (tmp & 0x70)
495 break;
496 }
497
498 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
snelsone42c3802010-05-07 20:09:04 +0000499 msg_perr("%s: failed to write to device.\n", name);
uwe691ddb62007-05-20 16:16:13 +0000500 return -1;
501 }
502
503 return 0;
504}
505
libv6a74dbe2009-12-09 11:39:02 +0000506/*
507 * Set GPIO lines in the Broadcom HT-1000 southbridge.
508 *
509 * It's not a Super I/O but it uses the same index/data port method.
510 */
511static int board_hp_dl145_g3_enable(const char *name)
512{
513 /* GPIO 0 reg from PM regs */
514 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
515 sio_mask(0xcd6, 0x44, 0x24, 0x24);
516
517 return 0;
518}
519
stepan60b4d872007-06-05 12:51:52 +0000520static int board_ibm_x3455(const char *name)
521{
libv6a74dbe2009-12-09 11:39:02 +0000522 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000523 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000524
525 return 0;
526}
527
libv5736b072009-06-03 07:50:39 +0000528/**
uwe3a3ab2f2010-03-25 23:18:41 +0000529 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000530 */
531static int board_shuttle_fn25(const char *name)
532{
533 struct pci_dev *dev;
534
535 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
536 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000537 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000538 return -1;
539 }
540
541 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
542 pci_write_byte(dev, 0x92, 0);
543
544 return 0;
545}
546
547/**
libv6db37e62009-12-03 12:25:34 +0000548 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000549 */
libv6db37e62009-12-03 12:25:34 +0000550static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000551{
libv6db37e62009-12-03 12:25:34 +0000552 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000553 uint16_t base;
554 uint8_t tmp;
555
libv8068cf92009-12-22 13:04:13 +0000556 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000557 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000558 return -1;
559 }
560
libv8068cf92009-12-22 13:04:13 +0000561 /* First, check the ISA Bridge */
562 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000563 switch (dev->device_id) {
564 case 0x0030: /* CK804 */
565 case 0x0050: /* MCP04 */
566 case 0x0060: /* MCP2 */
567 break;
568 default:
libv8068cf92009-12-22 13:04:13 +0000569 /* Newer MCPs use the SMBus Controller */
570 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
571 switch (dev->device_id) {
572 case 0x0264: /* MCP51 */
573 break;
574 default:
snelsone42c3802010-05-07 20:09:04 +0000575 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000576 return -1;
libv8068cf92009-12-22 13:04:13 +0000577 }
578 break;
libv6db37e62009-12-03 12:25:34 +0000579 }
580
581 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
582 base += 0xC0;
583
584 tmp = INB(base + gpio);
585 tmp &= ~0x0F; /* null lower nibble */
586 tmp |= 0x04; /* gpio -> output. */
587 if (raise)
588 tmp |= 0x01;
589 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000590
591 return 0;
592}
593
libv5ac6e5c2009-10-05 16:07:00 +0000594/**
snelsonedf5a882010-03-19 22:58:15 +0000595 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000596 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000597 */
598static int nvidia_mcp_gpio0_raise(const char *name)
599{
600 return nvidia_mcp_gpio_set(0x00, 1);
601}
602
603/**
snelsone1eaba92010-03-19 22:37:29 +0000604 * Suited for Abit KN8 Ultra: nVidia CK804.
605 */
606static int nvidia_mcp_gpio2_lower(const char *name)
607{
608 return nvidia_mcp_gpio_set(0x02, 0);
609}
610
611/**
uwe3a3ab2f2010-03-25 23:18:41 +0000612 * Suited for MSI K8N Neo4: NVIDIA CK804.
613 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000614 */
615static int nvidia_mcp_gpio2_raise(const char *name)
616{
617 return nvidia_mcp_gpio_set(0x02, 1);
618}
619
620/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000621 * Suited for Abit NF7-S: NVIDIA CK804.
622 */
623static int nvidia_mcp_gpio8_raise(const char *name)
624{
625 return nvidia_mcp_gpio_set(0x08, 1);
626}
627
628/**
libv5ac6e5c2009-10-05 16:07:00 +0000629 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
630 */
libv6db37e62009-12-03 12:25:34 +0000631static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000632{
libv6db37e62009-12-03 12:25:34 +0000633 return nvidia_mcp_gpio_set(0x10, 1);
634}
libv5ac6e5c2009-10-05 16:07:00 +0000635
libv6db37e62009-12-03 12:25:34 +0000636/**
637 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
638 */
639static int nvidia_mcp_gpio21_raise(const char *name)
640{
641 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000642}
643
libvb8043812009-10-05 18:46:35 +0000644/**
645 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
646 */
libv6db37e62009-12-03 12:25:34 +0000647static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000648{
libv6db37e62009-12-03 12:25:34 +0000649 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000650}
libv5ac6e5c2009-10-05 16:07:00 +0000651
uwe0b88fc32007-08-11 16:59:11 +0000652/**
stepanf778f522008-02-20 11:11:18 +0000653 * Suited for Artec Group DBE61 and DBE62.
654 */
655static int board_artecgroup_dbe6x(const char *name)
656{
657#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
658#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
659#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
660#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
661#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
662#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
663#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
664#define DBE6x_BOOT_LOC_FLASH (2)
665#define DBE6x_BOOT_LOC_FWHUB (3)
666
stepanf251ff82009-08-12 18:25:24 +0000667 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000668 unsigned long boot_loc;
669
stepanf251ff82009-08-12 18:25:24 +0000670 /* Geode only has a single core */
671 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000672 return -1;
stepanf778f522008-02-20 11:11:18 +0000673
stepanf251ff82009-08-12 18:25:24 +0000674 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000675
stepanf251ff82009-08-12 18:25:24 +0000676 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000677 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
678 boot_loc = DBE6x_BOOT_LOC_FWHUB;
679 else
680 boot_loc = DBE6x_BOOT_LOC_FLASH;
681
stepanf251ff82009-08-12 18:25:24 +0000682 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
683 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000684 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000685
stepanf251ff82009-08-12 18:25:24 +0000686 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000687
stepanf251ff82009-08-12 18:25:24 +0000688 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000689
stepanf778f522008-02-20 11:11:18 +0000690 return 0;
691}
692
uwecc6ecc52008-05-22 21:19:38 +0000693/**
uwe3a3ab2f2010-03-25 23:18:41 +0000694 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000695 */
696static int intel_piix4_gpo_set(unsigned int gpo, int raise)
697{
mkarcher681bc022010-02-24 00:00:21 +0000698 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000699 struct pci_dev *dev;
700 uint32_t tmp, base;
701
702 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
703 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000704 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000705 return -1;
706 }
707
708 /* sanity check */
709 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000710 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000711 return -1;
712 }
713
714 /* these are dual function pins which are most likely in use already */
715 if (((gpo >= 1) && (gpo <= 7)) ||
716 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000717 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000718 return -1;
719 }
720
721 /* dual function that need special enable. */
722 if ((gpo >= 22) && (gpo <= 26)) {
723 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
724 switch (gpo) {
725 case 22: /* XBUS: XDIR#/GPO22 */
726 case 23: /* XBUS: XOE#/GPO23 */
727 tmp |= 1 << 28;
728 break;
729 case 24: /* RTCSS#/GPO24 */
730 tmp |= 1 << 29;
731 break;
732 case 25: /* RTCALE/GPO25 */
733 tmp |= 1 << 30;
734 break;
735 case 26: /* KBCSS#/GPO26 */
736 tmp |= 1 << 31;
737 break;
738 }
739 pci_write_long(dev, 0xB0, tmp);
740 }
741
742 /* GPO {0,8,27,28,30} are always available. */
743
744 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
745 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000746 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +0000747 return -1;
748 }
749
750 /* PM IO base */
751 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
752
mkarcher681bc022010-02-24 00:00:21 +0000753 gpo_byte = gpo >> 3;
754 gpo_bit = gpo & 7;
755 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000756 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000757 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000758 else
mkarcher681bc022010-02-24 00:00:21 +0000759 tmp &= ~(0x01 << gpo_bit);
760 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000761
762 return 0;
763}
764
765/**
766 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
767 */
768static int board_epox_ep_bx3(const char *name)
769{
770 return intel_piix4_gpo_set(22, 1);
771}
772
773/**
snelsonaa2f3d92010-03-19 22:35:21 +0000774 * Suited for Intel SE440BX-2
775 */
776static int intel_piix4_gpo27_lower(const char *name)
777{
778 return intel_piix4_gpo_set(27, 0);
779}
780
781/**
uwe3a3ab2f2010-03-25 23:18:41 +0000782 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000783 */
libv5afe85c2009-11-28 18:07:51 +0000784static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000785{
uwe3a3ab2f2010-03-25 23:18:41 +0000786 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +0000787 static struct {
788 uint16_t id;
789 uint8_t base_reg;
790 uint32_t bank0;
791 uint32_t bank1;
792 uint32_t bank2;
793 } intel_ich_gpio_table[] = {
794 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
795 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
796 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
797 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
798 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
799 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
800 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
801 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
802 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
803 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
804 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
805 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
806 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
807 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
808 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
809 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
810 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
811 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
812 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
813 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
814 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
815 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
816 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
817 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
818 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
819 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
820 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
821 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
822 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
823 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
824 {0, 0, 0, 0, 0} /* end marker */
825 };
uwecc6ecc52008-05-22 21:19:38 +0000826
libv5afe85c2009-11-28 18:07:51 +0000827 struct pci_dev *dev;
828 uint16_t base;
829 uint32_t tmp;
830 int i, allowed;
831
832 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000833 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +0000834 uint16_t device_class;
835 /* libpci before version 2.2.4 does not store class info. */
836 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +0000837 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +0000838 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +0000839 /* Is this device in our list? */
840 for (i = 0; intel_ich_gpio_table[i].id; i++)
841 if (dev->device_id == intel_ich_gpio_table[i].id)
842 break;
843
844 if (intel_ich_gpio_table[i].id)
845 break;
846 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000847 }
libv5afe85c2009-11-28 18:07:51 +0000848
uwecc6ecc52008-05-22 21:19:38 +0000849 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000850 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000851 return -1;
852 }
853
uwe3a3ab2f2010-03-25 23:18:41 +0000854 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
855 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +0000856 6:1. The mask below catches all. */
857 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000858
libv5afe85c2009-11-28 18:07:51 +0000859 /* check whether the line is allowed */
860 if (gpio < 32)
861 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
862 else if (gpio < 64)
863 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
864 else
865 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
866
867 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +0000868 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +0000869 " setting GPIO%02d\n", gpio);
870 return -1;
871 }
872
snelsone42c3802010-05-07 20:09:04 +0000873 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +0000874 raise ? "Rais" : "Dropp", gpio);
875
876 if (gpio < 32) {
877 /* Set line to GPIO */
878 tmp = INL(base);
879 /* ICH/ICH0 multiplexes 27/28 on the line set. */
880 if ((gpio == 28) &&
881 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
882 tmp |= 1 << 27;
883 else
884 tmp |= 1 << gpio;
885 OUTL(tmp, base);
886
887 /* As soon as we are talking to ICH8 and above, this register
888 decides whether we can set the gpio or not. */
889 if (dev->device_id > 0x2800) {
890 tmp = INL(base);
891 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000892 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +0000893 " does not allow setting GPIO%02d\n",
894 gpio);
895 return -1;
896 }
897 }
898
899 /* Set GPIO to OUTPUT */
900 tmp = INL(base + 0x04);
901 tmp &= ~(1 << gpio);
902 OUTL(tmp, base + 0x04);
903
904 /* Raise GPIO line */
905 tmp = INL(base + 0x0C);
906 if (raise)
907 tmp |= 1 << gpio;
908 else
909 tmp &= ~(1 << gpio);
910 OUTL(tmp, base + 0x0C);
911 } else if (gpio < 64) {
912 gpio -= 32;
913
914 /* Set line to GPIO */
915 tmp = INL(base + 0x30);
916 tmp |= 1 << gpio;
917 OUTL(tmp, base + 0x30);
918
919 /* As soon as we are talking to ICH8 and above, this register
920 decides whether we can set the gpio or not. */
921 if (dev->device_id > 0x2800) {
922 tmp = INL(base + 30);
923 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000924 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +0000925 " does not allow setting GPIO%02d\n",
926 gpio + 32);
927 return -1;
928 }
929 }
930
931 /* Set GPIO to OUTPUT */
932 tmp = INL(base + 0x34);
933 tmp &= ~(1 << gpio);
934 OUTL(tmp, base + 0x34);
935
936 /* Raise GPIO line */
937 tmp = INL(base + 0x38);
938 if (raise)
939 tmp |= 1 << gpio;
940 else
941 tmp &= ~(1 << gpio);
942 OUTL(tmp, base + 0x38);
943 } else {
944 gpio -= 64;
945
946 /* Set line to GPIO */
947 tmp = INL(base + 0x40);
948 tmp |= 1 << gpio;
949 OUTL(tmp, base + 0x40);
950
951 tmp = INL(base + 40);
952 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +0000953 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +0000954 "not allow setting GPIO%02d\n", gpio + 64);
955 return -1;
956 }
957
958 /* Set GPIO to OUTPUT */
959 tmp = INL(base + 0x44);
960 tmp &= ~(1 << gpio);
961 OUTL(tmp, base + 0x44);
962
963 /* Raise GPIO line */
964 tmp = INL(base + 0x48);
965 if (raise)
966 tmp |= 1 << gpio;
967 else
968 tmp &= ~(1 << gpio);
969 OUTL(tmp, base + 0x48);
970 }
uwecc6ecc52008-05-22 21:19:38 +0000971
972 return 0;
973}
974
975/**
libv5afe85c2009-11-28 18:07:51 +0000976 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +0000977 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +0000978 */
libv5afe85c2009-11-28 18:07:51 +0000979static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +0000980{
libv5afe85c2009-11-28 18:07:51 +0000981 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +0000982}
983
stuge81664dd2009-02-02 22:55:26 +0000984/**
snelson0a9016e2010-03-19 22:39:24 +0000985 * Suited for ASUS A8JM: Intel 945 + ICH7
986 */
987static int intel_ich_gpio34_raise(const char *name)
988{
989 return intel_ich_gpio_set(34, 1);
990}
991
992/**
libv5afe85c2009-11-28 18:07:51 +0000993 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +0000994 */
libv5afe85c2009-11-28 18:07:51 +0000995static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +0000996{
libv5afe85c2009-11-28 18:07:51 +0000997 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +0000998}
999
1000/**
libvdc84fa32009-11-28 18:26:21 +00001001 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001002 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1003 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1004 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +00001005 */
libv5afe85c2009-11-28 18:07:51 +00001006static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +00001007{
libv5afe85c2009-11-28 18:07:51 +00001008 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001009}
1010
libv5afe85c2009-11-28 18:07:51 +00001011/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001012 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001013 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1014 * - ASUS P4B533-E: socket478 + 845E + ICH4
1015 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001016 */
1017static int intel_ich_gpio22_raise(const char *name)
1018{
1019 return intel_ich_gpio_set(22, 1);
1020}
1021
1022/**
mkarcherb507b7b2010-02-27 18:35:54 +00001023 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1024 */
1025
1026static int board_hp_vl400(const char *name)
1027{
1028 int ret;
1029 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1030 if (!ret)
1031 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1032 if (!ret)
1033 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1034 return ret;
1035}
1036
1037/**
libve42a7c62009-11-28 18:16:31 +00001038 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001039 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001040 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +00001041 */
1042static int intel_ich_gpio23_raise(const char *name)
1043{
1044 return intel_ich_gpio_set(23, 1);
1045}
1046
1047/**
snelson4e249922010-03-19 23:01:34 +00001048 * Suited for IBase MB899: i945GM + ICH7.
1049 */
1050static int intel_ich_gpio26_raise(const char *name)
1051{
1052 return intel_ich_gpio_set(26, 1);
1053}
1054
1055/**
libv5afe85c2009-11-28 18:07:51 +00001056 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1057 */
1058static int board_acorp_6a815epd(const char *name)
1059{
1060 int ret;
1061
1062 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1063 ret = intel_ich_gpio_set(22, 1);
1064 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1065 ret = intel_ich_gpio_set(23, 1);
1066
1067 return ret;
1068}
1069
1070/**
1071 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1072 */
stepanb8361b92008-03-17 22:59:40 +00001073static int board_kontron_986lcd_m(const char *name)
1074{
libv5afe85c2009-11-28 18:07:51 +00001075 int ret;
stepanb8361b92008-03-17 22:59:40 +00001076
libv5afe85c2009-11-28 18:07:51 +00001077 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1078 if (!ret)
1079 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001080
libv5afe85c2009-11-28 18:07:51 +00001081 return ret;
stepanb8361b92008-03-17 22:59:40 +00001082}
1083
stepanf778f522008-02-20 11:11:18 +00001084/**
libv88cd3d22009-06-17 14:43:24 +00001085 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1086 */
snelsonef86df92010-03-19 22:49:09 +00001087static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001088{
snelsonef86df92010-03-19 22:49:09 +00001089 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001090 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001091 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001092
1093 /* VT82C686 Power management */
1094 dev = pci_dev_find(0x1106, 0x3057);
1095 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001096 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001097 return -1;
1098 }
1099
snelsone42c3802010-05-07 20:09:04 +00001100 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001101 raise ? "Rais" : "Dropp", gpio);
1102
1103 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001104 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001105 switch(gpio)
1106 {
1107 case 0:
1108 tmp &= ~0x03;
1109 break;
1110 case 1:
1111 tmp |= 0x04;
1112 break;
1113 case 2:
1114 tmp |= 0x08;
1115 break;
1116 case 3:
1117 tmp |= 0x10;
1118 break;
1119 }
libv88cd3d22009-06-17 14:43:24 +00001120 pci_write_byte(dev, 0x54, tmp);
1121
1122 /* PM IO base */
1123 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1124
1125 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001126 tmp = INL(base + 0x4C);
1127 if (raise)
1128 tmp |= 1U << gpio;
1129 else
1130 tmp &= ~(1U << gpio);
1131 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001132
1133 return 0;
1134}
1135
mkarchercd460642010-01-09 17:36:06 +00001136/**
mkarchera95f8882010-03-24 22:55:56 +00001137 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001138 */
1139static int via_apollo_gpo4_lower(const char *name)
1140{
1141 return via_apollo_gpo_set(4, 0);
1142}
1143
1144/**
snelsonef86df92010-03-19 22:49:09 +00001145 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1146 */
1147static int via_apollo_gpo0_lower(const char *name)
1148{
1149 return via_apollo_gpo_set(0, 0);
1150}
1151
1152/**
mkarchercd460642010-01-09 17:36:06 +00001153 * Enable some GPIO pin on SiS southbridge.
1154 * Suited for MSI 651M-L: SiS651 / SiS962
1155 */
1156static int board_msi_651ml(const char *name)
1157{
1158 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001159 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001160
1161 dev = pci_dev_find(0x1039, 0x0962);
1162 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001163 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001164 return 1;
1165 }
1166
1167 /* Registers 68 and 64 seem like bitmaps */
1168 base = pci_read_word(dev, 0x74);
1169 temp = INW(base + 0x68);
1170 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001171 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001172
1173 temp = INW(base + 0x64);
1174 temp |= (1 << 0); /* Raise output? */
1175 OUTW(temp, base + 0x64);
1176
1177 w836xx_memw_enable(0x2E);
1178
1179 return 0;
1180}
1181
libv88cd3d22009-06-17 14:43:24 +00001182/**
libv5bcbdea2009-06-19 13:00:24 +00001183 * Find the runtime registers of an SMSC Super I/O, after verifying its
1184 * chip ID.
1185 *
1186 * Returns the base port of the runtime register block, or 0 on error.
1187 */
1188static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1189 uint8_t logical_device)
1190{
1191 uint16_t rt_port = 0;
1192
1193 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001194 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001195 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001196 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001197 goto out;
1198 }
1199
1200 /* If the runtime block is active, get its address. */
1201 sio_write(sio_port, 0x07, logical_device);
1202 if (sio_read(sio_port, 0x30) & 1) {
1203 rt_port = (sio_read(sio_port, 0x60) << 8)
1204 | sio_read(sio_port, 0x61);
1205 }
1206
1207 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001208 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001209 "Super I/O runtime interface not available.\n");
1210 }
1211out:
uwe619a15a2009-06-28 23:26:37 +00001212 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001213 return rt_port;
1214}
1215
1216/**
1217 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1218 * connected to GP30 on the Super I/O, and TBL# is always high.
1219 */
1220static int board_mitac_6513wu(const char *name)
1221{
1222 struct pci_dev *dev;
1223 uint16_t rt_port;
1224 uint8_t val;
1225
1226 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1227 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001228 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001229 return -1;
1230 }
1231
uwe619a15a2009-06-28 23:26:37 +00001232 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001233 if (rt_port == 0)
1234 return -1;
1235
1236 /* Configure the GPIO pin. */
1237 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001238 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001239 OUTB(val, rt_port + 0x33);
1240
1241 /* Disable write protection. */
1242 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001243 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001244 OUTB(val, rt_port + 0x4d);
1245
1246 return 0;
1247}
1248
1249/**
uwe3a3ab2f2010-03-25 23:18:41 +00001250 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001251 */
1252static int board_asus_a7v8x(const char *name)
1253{
1254 uint16_t id, base;
1255 uint8_t tmp;
1256
1257 /* find the IT8703F */
1258 w836xx_ext_enter(0x2E);
1259 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1260 w836xx_ext_leave(0x2E);
1261
1262 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001263 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001264 return -1;
1265 }
1266
1267 /* Get the GP567 IO base */
1268 w836xx_ext_enter(0x2E);
1269 sio_write(0x2E, 0x07, 0x0C);
1270 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1271 w836xx_ext_leave(0x2E);
1272
1273 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001274 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001275 " Base.\n");
1276 return -1;
1277 }
1278
1279 /* Raise GP51. */
1280 tmp = INB(base);
1281 tmp |= 0x02;
1282 OUTB(tmp, base);
1283
1284 return 0;
1285}
1286
libv9c4d2b22009-09-01 21:22:23 +00001287/*
1288 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1289 * There is only some limited checking on the port numbers.
1290 */
uwef6f94d42010-03-13 17:28:29 +00001291static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001292{
1293 unsigned int port;
1294 uint16_t id, base;
1295 uint8_t tmp;
1296
1297 port = line / 10;
1298 port--;
1299 line %= 10;
1300
1301 /* Check line */
1302 if ((port > 4) || /* also catches unsigned -1 */
1303 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001304 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001305 return -1;
1306 }
1307
1308 /* find the IT8712F */
1309 enter_conf_mode_ite(0x2E);
1310 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1311 exit_conf_mode_ite(0x2E);
1312
1313 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001314 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001315 return -1;
1316 }
1317
1318 /* Get the GPIO base */
1319 enter_conf_mode_ite(0x2E);
1320 sio_write(0x2E, 0x07, 0x07);
1321 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1322 exit_conf_mode_ite(0x2E);
1323
1324 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001325 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001326 " Base.\n");
1327 return -1;
1328 }
1329
1330 /* set GPIO. */
1331 tmp = INB(base + port);
1332 if (raise)
1333 tmp |= 1 << line;
1334 else
1335 tmp &= ~(1 << line);
1336 OUTB(tmp, base + port);
1337
1338 return 0;
1339}
1340
1341/**
mkarchercccf1392010-03-09 16:57:06 +00001342 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001343 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1344 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001345 */
mkarchercccf1392010-03-09 16:57:06 +00001346static int it8712f_gpio3_1_raise(const char *name)
libv9c4d2b22009-09-01 21:22:23 +00001347{
1348 return it8712f_gpio_set(32, 1);
1349}
1350
libv1569a562009-07-13 12:40:17 +00001351/**
uwec0751f42009-10-06 13:00:00 +00001352 * Below is the list of boards which need a special "board enable" code in
1353 * flashrom before their ROM chip can be accessed/written to.
1354 *
1355 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1356 * to the respective tables in print.c. Thanks!
1357 *
uwebe4477b2007-08-23 16:08:21 +00001358 * We use 2 sets of IDs here, you're free to choose which is which. This
1359 * is to provide a very high degree of certainty when matching a board on
1360 * the basis of subsystem/card IDs. As not every vendor handles
1361 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001362 *
stuge84659842009-04-20 12:38:17 +00001363 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001364 * NULLed if they don't identify the board fully and if you can't use DMI.
1365 * But please take care to provide an as complete set of pci ids as possible;
1366 * autodetection is the preferred behaviour and we would like to make sure that
1367 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001368 *
mkarcher803b4042010-01-20 14:14:11 +00001369 * If PCI IDs are not sufficient for board matching, the match can be further
1370 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001371 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001372 * substring match, unless it is anchored to the beginning (with a ^ in front)
1373 * or the end (with a $ at the end). Both anchors may be specified at the
1374 * same time to match the full field.
1375 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001376 * When a board is matched through DMI, the first and second main PCI IDs
1377 * and the first subsystem PCI ID have to match as well. If you specify the
1378 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1379 * subsystem ID of that device is indeed zero.
1380 *
stuge84659842009-04-20 12:38:17 +00001381 * The coreboot ids are used two fold. When running with a coreboot firmware,
1382 * the ids uniquely matches the coreboot board identification string. When a
1383 * legacy bios is installed and when autodetection is not possible, these ids
1384 * can be used to identify the board through the -m command line argument.
1385 *
1386 * When a board is identified through its coreboot ids (in both cases), the
1387 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001388 */
stepan927d4e22007-04-04 22:45:58 +00001389
uwec7f7eda2009-05-08 16:23:34 +00001390/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001391struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001392
mkarcherf2620582010-02-28 01:33:48 +00001393 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
snelsone1061102010-03-19 23:00:07 +00001394 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001395 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001396 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001397 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001398 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarchera95f8882010-03-24 22:55:56 +00001399 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001400 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1401 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1402 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1403 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, OK, w836xx_memw_enable_2e},
1404 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1405 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1406 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
mkarchercccf1392010-03-09 16:57:06 +00001407 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001408 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001409 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001410 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
snelson0a9016e2010-03-19 22:39:24 +00001411 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelson2ca83d52010-03-19 22:26:44 +00001412 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
snelsonedf5a882010-03-19 22:58:15 +00001413 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
mkarcher28d6c872010-03-07 16:42:55 +00001414 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001415 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1416 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1417 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
snelson933d4b02010-03-19 22:52:00 +00001418 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001419 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001420 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1421 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1422 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1423 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1424 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1425 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1426 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1427 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1428 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1429 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
1430 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001431 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
1432 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001433 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1434 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001435 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
snelson4e249922010-03-19 23:01:34 +00001436 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001437 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1438 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001439 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001440 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001441 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001442 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
1443 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1444 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1445 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1446 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1447 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1448 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001449 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001450 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001451 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcherf2620582010-02-28 01:33:48 +00001452 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1453 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1454 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001455 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001456 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
1457 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001458 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
mkarcherf2620582010-02-28 01:33:48 +00001459 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1460 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
libve9b336e2010-01-20 14:45:03 +00001461
mkarcherf2620582010-02-28 01:33:48 +00001462 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001463};
1464
uwebe4477b2007-08-23 16:08:21 +00001465/**
stepan1037f6f2008-01-18 15:33:10 +00001466 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001467 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001468 */
uwefa98ca12008-10-18 21:14:13 +00001469static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1470 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001471{
uwef6641642007-05-09 10:17:44 +00001472 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001473 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001474
uwe4b650af2009-05-09 00:47:04 +00001475 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001476 if (vendor && (!board->lb_vendor
1477 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001478 continue;
stepan927d4e22007-04-04 22:45:58 +00001479
stuge0c1005b2008-07-02 00:47:30 +00001480 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001481 continue;
stepan927d4e22007-04-04 22:45:58 +00001482
uwef6641642007-05-09 10:17:44 +00001483 if (!pci_dev_find(board->first_vendor, board->first_device))
1484 continue;
stepan927d4e22007-04-04 22:45:58 +00001485
uwef6641642007-05-09 10:17:44 +00001486 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001487 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001488 continue;
stugeb9b411f2008-01-27 16:21:21 +00001489
1490 if (vendor)
1491 return board;
1492
1493 if (partmatch) {
1494 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001495 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1496 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001497 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001498 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001499 return NULL;
1500 }
1501 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001502 }
uwe6ed6d952007-12-04 21:49:06 +00001503
stugeb9b411f2008-01-27 16:21:21 +00001504 if (partmatch)
1505 return partmatch;
1506
stepan3370c892009-07-30 13:30:17 +00001507 if (!partvendor_from_cbtable) {
1508 /* Only warn if the mainboard type was not gathered from the
1509 * coreboot table. If it was, the coreboot implementor is
1510 * expected to fix flashrom, too.
1511 */
snelsone42c3802010-05-07 20:09:04 +00001512 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001513 vendor, part);
1514 }
uwef6641642007-05-09 10:17:44 +00001515 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001516}
1517
uwebe4477b2007-08-23 16:08:21 +00001518/**
1519 * Match boards on PCI IDs and subsystem IDs.
1520 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001521 */
1522static struct board_pciid_enable *board_match_pci_card_ids(void)
1523{
uwef6641642007-05-09 10:17:44 +00001524 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001525
uwe4b650af2009-05-09 00:47:04 +00001526 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001527 if ((!board->first_card_vendor || !board->first_card_device) &&
1528 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001529 continue;
stepan927d4e22007-04-04 22:45:58 +00001530
uwef6641642007-05-09 10:17:44 +00001531 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001532 board->first_card_vendor,
1533 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001534 continue;
stepan927d4e22007-04-04 22:45:58 +00001535
uwef6641642007-05-09 10:17:44 +00001536 if (board->second_vendor) {
1537 if (board->second_card_vendor) {
1538 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001539 board->second_device,
1540 board->second_card_vendor,
1541 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001542 continue;
1543 } else {
1544 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001545 board->second_device))
uwef6641642007-05-09 10:17:44 +00001546 continue;
1547 }
1548 }
stepan927d4e22007-04-04 22:45:58 +00001549
mkarcher803b4042010-01-20 14:14:11 +00001550 if (board->dmi_pattern) {
1551 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001552 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001553 " DMI info unavailable.\n",
1554 board->vendor_name, board->board_name);
1555 continue;
1556 } else {
1557 if (!dmi_match(board->dmi_pattern))
1558 continue;
1559 }
1560 }
1561
uwef6641642007-05-09 10:17:44 +00001562 return board;
1563 }
stepan927d4e22007-04-04 22:45:58 +00001564
uwef6641642007-05-09 10:17:44 +00001565 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001566}
1567
uwe6ed6d952007-12-04 21:49:06 +00001568int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001569{
uwef6641642007-05-09 10:17:44 +00001570 struct board_pciid_enable *board = NULL;
1571 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001572
stugeb9b411f2008-01-27 16:21:21 +00001573 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001574 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001575
uwef6641642007-05-09 10:17:44 +00001576 if (!board)
1577 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001578
mkarchera0488b92010-03-11 23:04:16 +00001579 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001580 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001581 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001582 "code has not been tested, and thus will not not be executed by default.\n"
1583 "Depending on your hardware environment, erasing, writing or even probing\n"
1584 "can fail without running the board specific code.\n\n"
1585 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001586 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001587 board->vendor_name, board->board_name);
1588 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001589 } else {
snelsone42c3802010-05-07 20:09:04 +00001590 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001591 "Please report success/failure to flashrom@flashrom.org.\n");
1592 }
mkarcher29a80852010-03-07 22:29:28 +00001593 }
1594
uwef6641642007-05-09 10:17:44 +00001595 if (board) {
libve9b336e2010-01-20 14:45:03 +00001596 if (board->max_rom_decode_parallel)
1597 max_rom_decode.parallel =
1598 board->max_rom_decode_parallel * 1024;
1599
uwe0ec24c22010-01-28 19:02:36 +00001600 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001601 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001602 "board \"%s %s\"... ", board->vendor_name,
1603 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001604
uwe0ec24c22010-01-28 19:02:36 +00001605 ret = board->enable(board->vendor_name);
1606 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001607 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001608 else
snelsone42c3802010-05-07 20:09:04 +00001609 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001610 }
uwef6641642007-05-09 10:17:44 +00001611 }
stepan927d4e22007-04-04 22:45:58 +00001612
uwef6641642007-05-09 10:17:44 +00001613 return ret;
stepan927d4e22007-04-04 22:45:58 +00001614}