blob: f88a9a980fbed73bb459f4fda7958c303913e4fc [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
stepan927d4e22007-04-04 22:45:58 +000018 */
19
20/*
21 * Contains the board specific flash enables.
22 */
23
stepan927d4e22007-04-04 22:45:58 +000024#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000025#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000026#include "programmer.h"
Mayur Panchalf4796862019-08-05 15:46:12 +100027#include "hwaccess.h"
stepan927d4e22007-04-04 22:45:58 +000028
hailfinger324a9cc2010-05-26 01:45:41 +000029#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000030/*
uwebe4477b2007-08-23 16:08:21 +000031 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000032 */
stuge04909772007-05-04 04:47:04 +000033/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000034void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000035{
hailfingere1f062f2008-05-22 13:22:45 +000036 OUTB(0x87, port);
37 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000038}
uwe23438a02007-05-03 10:09:23 +000039
stuge04909772007-05-04 04:47:04 +000040/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000041void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000042{
hailfingere1f062f2008-05-22 13:22:45 +000043 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000044}
uwe23438a02007-05-03 10:09:23 +000045
hailfinger7bac0e52009-05-25 23:26:50 +000046/* Generic Super I/O helper functions */
47uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000048{
hailfinger7bac0e52009-05-25 23:26:50 +000049 OUTB(reg, port);
50 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000051}
uwe23438a02007-05-03 10:09:23 +000052
hailfinger7bac0e52009-05-25 23:26:50 +000053void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000054{
hailfinger7bac0e52009-05-25 23:26:50 +000055 OUTB(reg, port);
56 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000057}
uwe23438a02007-05-03 10:09:23 +000058
hailfinger7bac0e52009-05-25 23:26:50 +000059void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000060{
rminnich6079a1c2007-10-12 21:22:40 +000061 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000062
hailfinger7bac0e52009-05-25 23:26:50 +000063 OUTB(reg, port);
64 tmp = INB(port + 1) & ~mask;
65 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000066}
67
hailfingerc236f9e2009-12-22 23:42:04 +000068/* Not used yet. */
69#if 0
70static int enable_flash_decode_superio(void)
71{
72 int ret;
73 uint8_t tmp;
74
75 switch (superio.vendor) {
76 case SUPERIO_VENDOR_NONE:
77 ret = -1;
78 break;
79 case SUPERIO_VENDOR_ITE:
80 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000081 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000082 tmp = sio_read(superio.port, 0x24);
83 tmp |= 0xfc;
84 sio_write(superio.port, 0x24, tmp);
85 exit_conf_mode_ite(superio.port);
86 ret = 0;
87 break;
88 default:
snelsone42c3802010-05-07 20:09:04 +000089 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000090 ret = -1;
91 break;
92 }
93 return ret;
94}
95#endif
96
uwee15beb92010-08-08 17:01:18 +000097/*
mkarcherb2505c02010-05-24 16:03:57 +000098 * SMSC FDC37B787: Raise GPIO50
99 */
uweeb26b6e2010-06-07 19:06:26 +0000100static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000101{
102 uint8_t id, val;
103
104 OUTB(0x55, port); /* enter conf mode */
105 id = sio_read(port, 0x20);
106 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000107 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000108 OUTB(0xAA, port); /* leave conf mode */
109 return -1;
110 }
111
112 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
113
114 val = sio_read(port, 0xC8); /* GP50 */
115 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
116 {
uweeb26b6e2010-06-07 19:06:26 +0000117 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000118 OUTB(0xAA, port);
119 return -1;
120 }
121
122 sio_mask(port, 0xF9, 0x01, 0x01);
123
124 OUTB(0xAA, port); /* Leave conf mode */
125 return 0;
126}
127
uwee15beb92010-08-08 17:01:18 +0000128/*
129 * Suited for:
130 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000131 */
uweeb26b6e2010-06-07 19:06:26 +0000132static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000133{
uweeb26b6e2010-06-07 19:06:26 +0000134 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000135}
136
mkarcher51455562010-06-27 15:07:49 +0000137struct winbond_mux {
138 uint8_t reg; /* 0 if the corresponding pin is not muxed */
139 uint8_t data; /* reg/data/mask may be directly ... */
140 uint8_t mask; /* ... passed to sio_mask */
141};
142
143struct winbond_port {
144 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
145 uint8_t ldn; /* LDN this GPIO register is located in */
146 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
147 the GPIO port */
148 uint8_t base; /* base register in that LDN for the port */
149};
150
151struct winbond_chip {
152 uint8_t device_id; /* reg 0x20 of the expected w83626x */
153 uint8_t gpio_port_count;
154 const struct winbond_port *port;
155};
156
157
158#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
159
160enum winbond_id {
161 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000162 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000163 WINBOND_W83627THF_ID = 0x82,
164};
165
166static const struct winbond_mux w83627hf_port2_mux[8] = {
167 {0x2A, 0x01, 0x01}, /* or MIDI */
168 {0x2B, 0x80, 0x80}, /* or SPI */
169 {0x2B, 0x40, 0x40}, /* or SPI */
170 {0x2B, 0x20, 0x20}, /* or power LED */
171 {0x2B, 0x10, 0x10}, /* or watchdog */
172 {0x2B, 0x08, 0x08}, /* or infra red */
173 {0x2B, 0x04, 0x04}, /* or infra red */
174 {0x2B, 0x03, 0x03} /* or IRQ1 input */
175};
176
177static const struct winbond_port w83627hf[3] = {
178 UNIMPLEMENTED_PORT,
179 {w83627hf_port2_mux, 0x08, 0, 0xF0},
uwe8d342eb2011-07-28 08:13:25 +0000180 UNIMPLEMENTED_PORT,
mkarcher51455562010-06-27 15:07:49 +0000181};
182
mkarcher65f85742010-06-27 15:07:52 +0000183static const struct winbond_mux w83627ehf_port2_mux[8] = {
184 {0x29, 0x06, 0x02}, /* or MIDI */
185 {0x29, 0x06, 0x02},
186 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
187 {0x24, 0x02, 0x00},
188 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
189 {0x2A, 0x01, 0x01},
190 {0x2A, 0x01, 0x01},
uwe8d342eb2011-07-28 08:13:25 +0000191 {0x2A, 0x01, 0x01},
mkarcher65f85742010-06-27 15:07:52 +0000192};
193
194static const struct winbond_port w83627ehf[6] = {
195 UNIMPLEMENTED_PORT,
196 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
197 UNIMPLEMENTED_PORT,
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
uwe8d342eb2011-07-28 08:13:25 +0000200 UNIMPLEMENTED_PORT,
mkarcher65f85742010-06-27 15:07:52 +0000201};
202
mkarcher51455562010-06-27 15:07:49 +0000203static const struct winbond_mux w83627thf_port4_mux[8] = {
204 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
205 {0x2D, 0x02, 0x02}, /* or resume reset */
206 {0x2D, 0x04, 0x04}, /* or S3 input */
207 {0x2D, 0x08, 0x08}, /* or PSON# */
208 {0x2D, 0x10, 0x10}, /* or PWROK */
209 {0x2D, 0x20, 0x20}, /* or suspend LED */
210 {0x2D, 0x40, 0x40}, /* or panel switch input */
uwe8d342eb2011-07-28 08:13:25 +0000211 {0x2D, 0x80, 0x80}, /* or panel switch output */
mkarcher51455562010-06-27 15:07:49 +0000212};
213
214static const struct winbond_port w83627thf[5] = {
215 UNIMPLEMENTED_PORT, /* GPIO1 */
216 UNIMPLEMENTED_PORT, /* GPIO2 */
217 UNIMPLEMENTED_PORT, /* GPIO3 */
218 {w83627thf_port4_mux, 0x09, 1, 0xF4},
uwe8d342eb2011-07-28 08:13:25 +0000219 UNIMPLEMENTED_PORT, /* GPIO5 */
mkarcher51455562010-06-27 15:07:49 +0000220};
221
222static const struct winbond_chip winbond_chips[] = {
223 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000224 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000225 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
226};
227
uwee15beb92010-08-08 17:01:18 +0000228/*
229 * Detects which Winbond Super I/O is responding at the given base address,
230 * but takes no effort to make sure the chip is really a Winbond Super I/O.
231 */
232static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000233{
234 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000235 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000236 int i;
237
238 w836xx_ext_enter(base);
239 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000240
241 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
242 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000243 chip = &winbond_chips[i];
244 break;
245 }
uwee15beb92010-08-08 17:01:18 +0000246 }
247
mkarcher51455562010-06-27 15:07:49 +0000248 w836xx_ext_leave(base);
249 return chip;
250}
251
uwee15beb92010-08-08 17:01:18 +0000252/*
253 * The chipid parameter goes away as soon as we have Super I/O matching in the
254 * board enable table. The call to winbond_superio_detect() goes away as
255 * soon as we have generic Super I/O detection code.
256 */
mkarcher51455562010-06-27 15:07:49 +0000257static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
258 int pin, int raise)
259{
uwee15beb92010-08-08 17:01:18 +0000260 const struct winbond_chip *chip = NULL;
261 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000262 int port = pin / 10;
263 int bit = pin % 10;
264
265 chip = winbond_superio_detect(base);
266 if (!chip) {
267 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
268 return -1;
269 }
mkarcher87ee57f2010-06-29 14:44:40 +0000270 if (chip->device_id != chipid) {
271 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
272 "expected %x\n", chip->device_id, chipid);
273 return -1;
274 }
mkarcher51455562010-06-27 15:07:49 +0000275 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
276 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
277 pin);
278 return -1;
279 }
280
281 gpio = &chip->port[port - 1];
282
283 if (gpio->ldn == 0) {
284 msg_perr("\nERROR: GPIO%d is not supported yet on this"
285 " winbond chip\n", port);
286 return -1;
287 }
288
289 w836xx_ext_enter(base);
290
uwee15beb92010-08-08 17:01:18 +0000291 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000292 sio_write(base, 0x07, gpio->ldn);
293
294 /* Activate logical device. */
295 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
296
uwee15beb92010-08-08 17:01:18 +0000297 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000298 if (gpio->mux && gpio->mux[bit].reg)
299 sio_mask(base, gpio->mux[bit].reg,
300 gpio->mux[bit].data, gpio->mux[bit].mask);
301
uwee15beb92010-08-08 17:01:18 +0000302 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000303 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
304 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
305
306 w836xx_ext_leave(base);
307
308 return 0;
309}
310
uwee15beb92010-08-08 17:01:18 +0000311/*
uwebe4477b2007-08-23 16:08:21 +0000312 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000313 *
314 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000315 * - Agami Aruma
316 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000317 */
uwee15beb92010-08-08 17:01:18 +0000318static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000319{
mkarcher51455562010-06-27 15:07:49 +0000320 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000321}
322
uwee15beb92010-08-08 17:01:18 +0000323/*
mkarcher101a27a2010-08-07 21:49:11 +0000324 * Winbond W83627HF: Raise GPIO25.
325 *
326 * Suited for:
327 * - MSI MS-6577
328 */
uwee15beb92010-08-08 17:01:18 +0000329static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000330{
331 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
332}
333
uwee15beb92010-08-08 17:01:18 +0000334/*
stefanctbf8ef7d2011-07-20 16:34:18 +0000335 * Winbond W83627EHF: Raise GPIO22.
mkarcher65f85742010-06-27 15:07:52 +0000336 *
337 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000338 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000339 */
stefanctbf8ef7d2011-07-20 16:34:18 +0000340static int w83627ehf_gpio22_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000341{
stefanctbf8ef7d2011-07-20 16:34:18 +0000342 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
mkarcher65f85742010-06-27 15:07:52 +0000343}
344
uwee15beb92010-08-08 17:01:18 +0000345/*
mkarcher51455562010-06-27 15:07:49 +0000346 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000347 *
348 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000349 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000350 */
uwee15beb92010-08-08 17:01:18 +0000351static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000352{
mkarcher51455562010-06-27 15:07:49 +0000353 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000354}
355
uwee15beb92010-08-08 17:01:18 +0000356/*
mkarcher51455562010-06-27 15:07:49 +0000357 * Winbond W83627THF: Raise GPIO 44.
358 *
359 * Suited for:
360 * - MSI K8N Neo3
361 */
uwee15beb92010-08-08 17:01:18 +0000362static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000363{
mkarcher51455562010-06-27 15:07:49 +0000364 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000365}
uwe6ed6d952007-12-04 21:49:06 +0000366
uwee15beb92010-08-08 17:01:18 +0000367/*
mkarcher20636ae2010-08-02 08:29:34 +0000368 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000369 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000370 */
hailfinger7bac0e52009-05-25 23:26:50 +0000371static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000372{
hailfinger7bac0e52009-05-25 23:26:50 +0000373 w836xx_ext_enter(port);
374 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000375 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000376 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000377 }
hailfinger7bac0e52009-05-25 23:26:50 +0000378 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000379}
380
uwee15beb92010-08-08 17:01:18 +0000381/*
libv53f58142009-12-23 00:54:26 +0000382 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000383 * - EPoX EP-8K5A2: VIA KT333 + VT8235
384 * - Albatron PM266A Pro: VIA P4M266A + VT8235
385 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
386 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
387 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000388 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000389 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000390 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000391 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe0e214692011-06-19 16:52:48 +0000392 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000393 */
uweeb26b6e2010-06-07 19:06:26 +0000394static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000395{
libv53f58142009-12-23 00:54:26 +0000396 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000397
libv53f58142009-12-23 00:54:26 +0000398 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000399}
400
uwee15beb92010-08-08 17:01:18 +0000401/*
mkarchered00ee62010-03-21 13:36:20 +0000402 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000403 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000404 */
uweeb26b6e2010-06-07 19:06:26 +0000405static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000406{
407 w836xx_memw_enable(0x4E);
408
409 return 0;
410}
411
uwee15beb92010-08-08 17:01:18 +0000412/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000413 * Suited for all boards with ITE IT8705F.
414 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000415 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000416int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000417{
hailfingerc73ce6e2010-07-10 16:56:32 +0000418 uint8_t tmp;
419 int ret = 0;
420
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000421 if (!(internal_buses_supported & BUS_PARALLEL))
422 return 1;
423
libv71e95f52010-01-20 14:45:07 +0000424 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000425 tmp = sio_read(port, 0x24);
426 /* Check if at least one flash segment is enabled. */
427 if (tmp & 0xf0) {
428 /* The IT8705F will respond to LPC cycles and translate them. */
Edward O'Callaghan26bf5c42019-08-02 23:28:03 +1000429 internal_buses_supported &= BUS_PARALLEL;
hailfingerc73ce6e2010-07-10 16:56:32 +0000430 /* Flash ROM I/F Writes Enable */
431 tmp |= 0x04;
432 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
433 if (tmp & 0x02) {
434 /* The data sheet contradicts itself about max size. */
435 max_rom_decode.parallel = 1024 * 1024;
436 msg_pinfo("IT8705F with very unusual settings. Please "
437 "send the output of \"flashrom -V\" to \n"
hailfinger5bae2332010-10-08 11:03:02 +0000438 "flashrom@flashrom.org with "
439 "IT8705: your board name: flashrom -V\n"
440 "as the subject to help us finish "
hailfingerc73ce6e2010-07-10 16:56:32 +0000441 "support for your Super I/O. Thanks.\n");
442 ret = 1;
443 } else if (tmp & 0x08) {
444 max_rom_decode.parallel = 512 * 1024;
445 } else {
446 max_rom_decode.parallel = 256 * 1024;
447 }
448 /* Safety checks. The data sheet is unclear here: Segments 1+3
449 * overlap, no segment seems to cover top - 1MB to top - 512kB.
450 * We assume that certain combinations make no sense.
451 */
452 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
453 (!(tmp & 0x10)) || /* 128 kB dis */
454 (!(tmp & 0x40))) { /* 256/512 kB dis */
455 msg_perr("Inconsistent IT8705F decode size!\n");
456 ret = 1;
457 }
458 if (sio_read(port, 0x25) != 0) {
459 msg_perr("IT8705F flash data pins disabled!\n");
460 ret = 1;
461 }
462 if (sio_read(port, 0x26) != 0) {
463 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
464 ret = 1;
465 }
466 if (sio_read(port, 0x27) != 0) {
467 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
468 ret = 1;
469 }
470 if ((sio_read(port, 0x29) & 0x10) != 0) {
471 msg_perr("IT8705F flash write enable pin disabled!\n");
472 ret = 1;
473 }
474 if ((sio_read(port, 0x29) & 0x08) != 0) {
475 msg_perr("IT8705F flash chip select pin disabled!\n");
476 ret = 1;
477 }
478 if ((sio_read(port, 0x29) & 0x04) != 0) {
479 msg_perr("IT8705F flash read strobe pin disabled!\n");
480 ret = 1;
481 }
482 if ((sio_read(port, 0x29) & 0x03) != 0) {
483 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
484 /* Not really an error if you use flash chips smaller
485 * than 256 kByte, but such a configuration is unlikely.
486 */
487 ret = 1;
488 }
489 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
490 max_rom_decode.parallel);
491 if (ret) {
492 msg_pinfo("Not enabling IT8705F flash write.\n");
493 } else {
494 sio_write(port, 0x24, tmp);
495 }
496 } else {
497 msg_pdbg("No IT8705F flash segment enabled.\n");
David Hendricks5e79c9f2013-11-04 22:05:08 -0800498 ret = 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000499 }
libv71e95f52010-01-20 14:45:07 +0000500 exit_conf_mode_ite(port);
501
hailfingerc73ce6e2010-07-10 16:56:32 +0000502 return ret;
libv71e95f52010-01-20 14:45:07 +0000503}
libv53f58142009-12-23 00:54:26 +0000504
mhm0d4fa5f2010-09-13 19:39:25 +0000505/*
506 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
507 * It uses the Winbond command sequence to enter extended configuration
508 * mode and the ITE sequence to exit.
509 *
510 * Registers seems similar to the ones on ITE IT8710F.
511 */
512static int it8707f_write_enable(uint8_t port)
513{
514 uint8_t tmp;
515
516 w836xx_ext_enter(port);
517
518 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
519 tmp = sio_read(port, 0x23);
520 tmp |= (1 << 3);
521 sio_write(port, 0x23, tmp);
522
523 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
524 tmp = sio_read(port, 0x24);
525 tmp |= (1 << 2) | (1 << 3);
526 sio_write(port, 0x24, tmp);
527
528 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
529 tmp = sio_read(port, 0x23);
530 tmp &= ~(1 << 3);
531 sio_write(port, 0x23, tmp);
532
533 exit_conf_mode_ite(port);
534
535 return 0;
536}
537
538/*
539 * Suited for:
540 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
541 */
542static int it8707f_write_enable_2e(void)
543{
544 return it8707f_write_enable(0x2e);
545}
546
mkarcherfc0a1e12011-03-06 12:07:19 +0000547#define PC87360_ID 0xE1
548#define PC87364_ID 0xE4
549
550static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000551{
uwee15beb92010-08-08 17:01:18 +0000552 static const int bankbase[] = {0, 4, 8, 10, 12};
553 int gpio_bank = gpio / 8;
554 int gpio_pin = gpio % 8;
555 uint16_t baseport;
556 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000557
uwee15beb92010-08-08 17:01:18 +0000558 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000559 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000560 return -1;
561 }
mkarcherb507b7b2010-02-27 18:35:54 +0000562
uwee15beb92010-08-08 17:01:18 +0000563 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000564 if (id != chipid) {
uwe8d342eb2011-07-28 08:13:25 +0000565 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
566 id, chipid);
uwee15beb92010-08-08 17:01:18 +0000567 return -1;
568 }
mkarcherb507b7b2010-02-27 18:35:54 +0000569
uwee15beb92010-08-08 17:01:18 +0000570 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
571 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
572 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
573 msg_perr("PC87360: invalid GPIO base address %04x\n",
574 baseport);
575 return -1;
576 }
577 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
578 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
579 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000580
uwee15beb92010-08-08 17:01:18 +0000581 val = INB(baseport + bankbase[gpio_bank]);
582 if (raise)
583 val |= 1 << gpio_pin;
584 else
585 val &= ~(1 << gpio_pin);
586 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000587
uwee15beb92010-08-08 17:01:18 +0000588 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000589}
590
uwee15beb92010-08-08 17:01:18 +0000591/*
592 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000593 */
libv53f58142009-12-23 00:54:26 +0000594static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000595{
libv53f58142009-12-23 00:54:26 +0000596 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000597 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000598 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000599
libv53f58142009-12-23 00:54:26 +0000600 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
601 switch (dev->device_id) {
602 case 0x3177: /* VT8235 */
603 case 0x3227: /* VT8237R */
604 case 0x3337: /* VT8237A */
605 break;
606 default:
snelsone42c3802010-05-07 20:09:04 +0000607 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000608 return -1;
609 }
610
libv785ec422009-06-19 13:53:59 +0000611 if ((gpio >= 12) && (gpio <= 15)) {
612 /* GPIO12-15 -> output */
613 val = pci_read_byte(dev, 0xE4);
614 val |= 0x10;
615 pci_write_byte(dev, 0xE4, val);
616 } else if (gpio == 9) {
617 /* GPIO9 -> Output */
618 val = pci_read_byte(dev, 0xE4);
619 val |= 0x20;
620 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000621 } else if (gpio == 5) {
622 val = pci_read_byte(dev, 0xE4);
623 val |= 0x01;
624 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000625 } else {
snelsone42c3802010-05-07 20:09:04 +0000626 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000627 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000628 return -1;
uwef6641642007-05-09 10:17:44 +0000629 }
stepan927d4e22007-04-04 22:45:58 +0000630
uwe6ab4b7b2009-05-09 14:26:04 +0000631 /* We need the I/O Base Address for this board's flash enable. */
632 base = pci_read_word(dev, 0x88) & 0xff80;
633
libvc89fddc2009-12-09 07:53:01 +0000634 offset = 0x4C + gpio / 8;
635 bit = 0x01 << (gpio % 8);
636
637 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000638 if (raise)
639 val |= bit;
640 else
641 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000642 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000643
uwef6641642007-05-09 10:17:44 +0000644 return 0;
stepan927d4e22007-04-04 22:45:58 +0000645}
646
uwee15beb92010-08-08 17:01:18 +0000647/*
648 * Suited for:
649 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000650 */
uweeb26b6e2010-06-07 19:06:26 +0000651static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000652{
libv53f58142009-12-23 00:54:26 +0000653 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
654 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000655}
656
uwee15beb92010-08-08 17:01:18 +0000657/*
658 * Suited for:
659 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000660 */
uweeb26b6e2010-06-07 19:06:26 +0000661static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000662{
libv53f58142009-12-23 00:54:26 +0000663 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000664}
665
uwee15beb92010-08-08 17:01:18 +0000666/*
667 * Suited for:
668 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000669 *
670 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
671 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000672 */
uweeb26b6e2010-06-07 19:06:26 +0000673static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000674{
libv53f58142009-12-23 00:54:26 +0000675 return via_vt823x_gpio_set(15, 1);
676}
677
uwee15beb92010-08-08 17:01:18 +0000678/*
libv53f58142009-12-23 00:54:26 +0000679 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
680 *
681 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000682 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
683 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000684 */
uweeb26b6e2010-06-07 19:06:26 +0000685static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000686{
687 int ret;
688
689 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000690 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000691
libv53f58142009-12-23 00:54:26 +0000692 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000693}
694
uwee15beb92010-08-08 17:01:18 +0000695/*
696 * Suited for:
697 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000698 *
699 * This is rather nasty code, but there's no way to do this cleanly.
700 * We're basically talking to some unknown device on SMBus, my guess
701 * is that it is the Winbond W83781D that lives near the DIP BIOS.
702 */
uweeb26b6e2010-06-07 19:06:26 +0000703static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000704{
705 uint8_t tmp;
706 int i;
707
708#define ASUSP5A_LOOP 5000
709
hailfingere1f062f2008-05-22 13:22:45 +0000710 OUTB(0x00, 0xE807);
711 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000712
hailfingere1f062f2008-05-22 13:22:45 +0000713 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000714
715 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000716 OUTB(0xE1, 0xFF);
717 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000718 break;
719 }
720
721 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000722 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000723 return -1;
724 }
725
hailfingere1f062f2008-05-22 13:22:45 +0000726 OUTB(0x20, 0xE801);
727 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000728
hailfingere1f062f2008-05-22 13:22:45 +0000729 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000730
731 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000732 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000733 if (tmp & 0x70)
734 break;
735 }
736
737 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000738 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000739 return -1;
740 }
741
hailfingere1f062f2008-05-22 13:22:45 +0000742 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000743 tmp &= ~0x02;
744
hailfingere1f062f2008-05-22 13:22:45 +0000745 OUTB(0x00, 0xE807);
746 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000747
hailfingere1f062f2008-05-22 13:22:45 +0000748 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000749
hailfingere1f062f2008-05-22 13:22:45 +0000750 OUTB(0xFF, 0xE800);
751 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000752
hailfingere1f062f2008-05-22 13:22:45 +0000753 OUTB(0x20, 0xE801);
754 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000755
hailfingere1f062f2008-05-22 13:22:45 +0000756 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000757
758 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000759 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000760 if (tmp & 0x70)
761 break;
762 }
763
764 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000765 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000766 return -1;
767 }
768
769 return 0;
770}
771
libv6a74dbe2009-12-09 11:39:02 +0000772/*
773 * Set GPIO lines in the Broadcom HT-1000 southbridge.
774 *
uwee15beb92010-08-08 17:01:18 +0000775 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000776 */
uweeb26b6e2010-06-07 19:06:26 +0000777static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000778{
779 /* GPIO 0 reg from PM regs */
780 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
781 sio_mask(0xcd6, 0x44, 0x24, 0x24);
782
783 return 0;
784}
785
hailfinger08c281b2010-07-01 11:16:28 +0000786/*
787 * Set GPIO lines in the Broadcom HT-1000 southbridge.
788 *
uwee15beb92010-08-08 17:01:18 +0000789 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000790 */
791static int board_hp_dl165_g6_enable(void)
792{
793 /* Variant of DL145, with slightly different pin placement. */
794 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
795 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
796
797 return 0;
798}
799
uweeb26b6e2010-06-07 19:06:26 +0000800static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000801{
uwee15beb92010-08-08 17:01:18 +0000802 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000803 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000804
805 return 0;
806}
807
uwee15beb92010-08-08 17:01:18 +0000808/*
809 * Suited for:
810 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000811 */
uweeb26b6e2010-06-07 19:06:26 +0000812static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000813{
814 struct pci_dev *dev;
815
uwe8d342eb2011-07-28 08:13:25 +0000816 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
libvb13ceec2009-10-21 12:05:50 +0000817 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000818 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000819 return -1;
820 }
821
uwe8d342eb2011-07-28 08:13:25 +0000822 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
libvb13ceec2009-10-21 12:05:50 +0000823 pci_write_byte(dev, 0x92, 0);
824
825 return 0;
826}
827
uwee15beb92010-08-08 17:01:18 +0000828/*
mhmbf2aff92010-09-16 22:09:18 +0000829 * Suited for:
830 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
831 */
mhmbf2aff92010-09-16 22:09:18 +0000832static int board_ecs_geforce6100sm_m(void)
833{
834 struct pci_dev *dev;
835 uint32_t tmp;
836
837 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
838 if (!dev) {
839 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
840 return -1;
841 }
842
843 tmp = pci_read_byte(dev, 0xE0);
844 tmp &= ~(1 << 3);
845 pci_write_byte(dev, 0xE0, tmp);
846
847 return 0;
848}
849
850/*
libv6db37e62009-12-03 12:25:34 +0000851 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000852 */
libv6db37e62009-12-03 12:25:34 +0000853static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000854{
libv6db37e62009-12-03 12:25:34 +0000855 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +0000856 uint16_t base, devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000857 uint8_t tmp;
858
libv8068cf92009-12-22 13:04:13 +0000859 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000860 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000861 return -1;
862 }
863
hailfingerb91c08c2011-08-15 19:54:20 +0000864 /* Check for the ISA bridge first. */
libv8068cf92009-12-22 13:04:13 +0000865 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000866 switch (dev->device_id) {
867 case 0x0030: /* CK804 */
868 case 0x0050: /* MCP04 */
869 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000870 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000871 break;
mkarcherbb421582010-06-01 16:09:06 +0000872 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +0000873 case 0x0261: /* MCP51 */
mkarcherbb421582010-06-01 16:09:06 +0000874 case 0x0364: /* MCP55 */
875 /* find SMBus controller on *this* southbridge */
876 /* The infamous Tyan S2915-E has two south bridges; they are
877 easily told apart from each other by the class of the
878 LPC bridge, but have the same SMBus bridge IDs */
879 if (dev->func != 0) {
880 msg_perr("MCP LPC bridge at unexpected function"
881 " number %d\n", dev->func);
882 return -1;
883 }
884
hailfinger86da8ff2010-07-17 22:28:05 +0000885#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000886 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000887#else
888 /* pciutils/libpci before version 2.2 is too old to support
889 * PCI domains. Such old machines usually don't have domains
890 * besides domain 0, so this is not a problem.
891 */
892 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
893#endif
mkarcherbb421582010-06-01 16:09:06 +0000894 if (!dev) {
895 msg_perr("MCP SMBus controller could not be found\n");
896 return -1;
897 }
898 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
899 if (devclass != 0x0C05) {
900 msg_perr("Unexpected device class %04x for SMBus"
901 " controller\n", devclass);
902 return -1;
903 }
libv8068cf92009-12-22 13:04:13 +0000904 break;
mkarcherbb421582010-06-01 16:09:06 +0000905 default:
snelsone42c3802010-05-07 20:09:04 +0000906 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000907 return -1;
908 }
909
910 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
911 base += 0xC0;
912
913 tmp = INB(base + gpio);
914 tmp &= ~0x0F; /* null lower nibble */
915 tmp |= 0x04; /* gpio -> output. */
916 if (raise)
917 tmp |= 0x01;
918 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000919
920 return 0;
921}
922
uwee15beb92010-08-08 17:01:18 +0000923/*
924 * Suited for:
stefanctd7a27782011-08-07 13:17:20 +0000925 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
uwe75074aa2010-08-15 14:36:18 +0000926 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000927 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000928 */
uweeb26b6e2010-06-07 19:06:26 +0000929static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000930{
931 return nvidia_mcp_gpio_set(0x00, 1);
932}
933
uwee15beb92010-08-08 17:01:18 +0000934/*
935 * Suited for:
936 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000937 */
uweeb26b6e2010-06-07 19:06:26 +0000938static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000939{
940 return nvidia_mcp_gpio_set(0x02, 0);
941}
942
uwee15beb92010-08-08 17:01:18 +0000943/*
944 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +0000945 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
uwe0b7a6ba2010-08-15 15:26:30 +0000946 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
947 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000948 */
uweeb26b6e2010-06-07 19:06:26 +0000949static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000950{
951 return nvidia_mcp_gpio_set(0x02, 1);
952}
953
uwee15beb92010-08-08 17:01:18 +0000954/*
955 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +0000956 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +0000957 */
958static int nvidia_mcp_gpio4_raise(void)
959{
960 return nvidia_mcp_gpio_set(0x04, 1);
961}
962
963/*
964 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000965 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
966 *
967 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
968 * board. We can't tell the SMBus logical devices apart, but we
969 * can tell the LPC bridge functions apart.
970 * We need to choose the SMBus bridge next to the LPC bridge with
971 * ID 0x364 and the "LPC bridge" class.
972 * b) #TBL is hardwired on that board to a pull-down. It can be
973 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000974 */
uweeb26b6e2010-06-07 19:06:26 +0000975static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000976{
977 return nvidia_mcp_gpio_set(0x05, 1);
978}
979
uwee15beb92010-08-08 17:01:18 +0000980/*
981 * Suited for:
982 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000983 */
uweeb26b6e2010-06-07 19:06:26 +0000984static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000985{
986 return nvidia_mcp_gpio_set(0x08, 1);
987}
988
uwee15beb92010-08-08 17:01:18 +0000989/*
990 * Suited for:
stefanct371e7e82011-07-07 19:56:58 +0000991 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
stefanct8fb644d2011-06-13 16:58:54 +0000992 */
993static int nvidia_mcp_gpio0a_raise(void)
994{
995 return nvidia_mcp_gpio_set(0x0a, 1);
996}
997
998/*
999 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001000 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +00001001 */
mkarcherd291e752010-06-12 23:14:03 +00001002static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +00001003{
1004 return nvidia_mcp_gpio_set(0x0c, 1);
1005}
1006
uwee15beb92010-08-08 17:01:18 +00001007/*
1008 * Suited for:
1009 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +00001010 */
1011static int nvidia_mcp_gpio4_lower(void)
1012{
1013 return nvidia_mcp_gpio_set(0x04, 0);
1014}
1015
uwee15beb92010-08-08 17:01:18 +00001016/*
1017 * Suited for:
1018 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001019 */
uweeb26b6e2010-06-07 19:06:26 +00001020static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001021{
libv6db37e62009-12-03 12:25:34 +00001022 return nvidia_mcp_gpio_set(0x10, 1);
1023}
libv5ac6e5c2009-10-05 16:07:00 +00001024
uwee15beb92010-08-08 17:01:18 +00001025/*
1026 * Suited for:
1027 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001028 */
uweeb26b6e2010-06-07 19:06:26 +00001029static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001030{
1031 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001032}
1033
uwee15beb92010-08-08 17:01:18 +00001034/*
1035 * Suited for:
1036 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001037 */
uweeb26b6e2010-06-07 19:06:26 +00001038static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001039{
libv6db37e62009-12-03 12:25:34 +00001040 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001041}
libv5ac6e5c2009-10-05 16:07:00 +00001042
uwee15beb92010-08-08 17:01:18 +00001043/*
1044 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001045 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1046 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001047 */
1048static int nvidia_mcp_gpio3b_raise(void)
1049{
1050 return nvidia_mcp_gpio_set(0x3b, 1);
1051}
1052
1053/*
1054 * Suited for:
stefanct634adc82011-11-02 14:31:18 +00001055 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1056 */
1057static int board_sun_ultra_40_m2(void)
1058{
1059 int ret;
1060 uint8_t reg;
1061 uint16_t base;
1062 struct pci_dev *dev;
1063
1064 ret = nvidia_mcp_gpio4_lower();
1065 if (ret)
1066 return ret;
1067
1068 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1069 if (!dev) {
1070 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1071 return -1;
1072 }
1073
1074 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1075 if (!base)
1076 return -1;
1077
1078 reg = INB(base + 0x4b);
1079 reg |= 0x10;
1080 OUTB(reg, base + 0x4b);
1081
1082 return 0;
1083}
1084
1085/*
1086 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001087 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001088 */
uweeb26b6e2010-06-07 19:06:26 +00001089static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001090{
1091#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001092#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1093#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1094#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001095#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1096#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1097#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001098#define DBE6x_BOOT_LOC_FLASH 2
1099#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001100
stepanf251ff82009-08-12 18:25:24 +00001101 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001102 unsigned long boot_loc;
1103
stepanf251ff82009-08-12 18:25:24 +00001104 /* Geode only has a single core */
1105 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001106 return -1;
stepanf778f522008-02-20 11:11:18 +00001107
stepanf251ff82009-08-12 18:25:24 +00001108 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001109
stepanf251ff82009-08-12 18:25:24 +00001110 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001111 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1112 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1113 else
1114 boot_loc = DBE6x_BOOT_LOC_FLASH;
1115
stepanf251ff82009-08-12 18:25:24 +00001116 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1117 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001118 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001119
stepanf251ff82009-08-12 18:25:24 +00001120 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001121
stepanf251ff82009-08-12 18:25:24 +00001122 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001123
stepanf778f522008-02-20 11:11:18 +00001124 return 0;
1125}
1126
uwee15beb92010-08-08 17:01:18 +00001127/*
stefanctdda0e212011-05-17 13:31:55 +00001128 * Suited for:
uwe8d342eb2011-07-28 08:13:25 +00001129 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
stefanctdda0e212011-05-17 13:31:55 +00001130 * Datasheet(s) used:
1131 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1132 */
1133static int amd_sbxxx_gpio9_raise(void)
1134{
1135 struct pci_dev *dev;
1136 uint32_t reg;
1137
uwe8d342eb2011-07-28 08:13:25 +00001138 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
stefanctdda0e212011-05-17 13:31:55 +00001139 if (!dev) {
1140 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1141 return -1;
1142 }
1143
1144 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1145 /* enable output (0: enable, 1: tristate):
1146 GPIO9 output enable is at bit 5 in 0xA9 */
1147 reg &= ~((uint32_t)1<<(8+5));
1148 /* raise:
1149 GPIO9 output register is at bit 5 in 0xA8 */
1150 reg |= (1<<5);
1151 pci_write_long(dev, 0xA8, reg);
1152
1153 return 0;
1154}
1155
1156/*
uwe3a3ab2f2010-03-25 23:18:41 +00001157 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001158 */
1159static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1160{
mkarcher681bc022010-02-24 00:00:21 +00001161 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001162 struct pci_dev *dev;
1163 uint32_t tmp, base;
1164
hailfingerb91c08c2011-08-15 19:54:20 +00001165 /* GPO{0,8,27,28,30} are always available. */
1166 static const uint32_t nonmuxed_gpos = 0x58000101;
mkarcher6757a5e2010-08-15 22:35:31 +00001167
1168 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
uwe8d342eb2011-07-28 08:13:25 +00001169 {0},
1170 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1171 {0xB0, 0x0001, 0x0000},
1172 {0xB0, 0x0001, 0x0000},
1173 {0xB0, 0x0001, 0x0000},
1174 {0xB0, 0x0001, 0x0000},
1175 {0xB0, 0x0001, 0x0000},
1176 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1177 {0},
1178 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1179 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1180 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1181 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1182 {0x4E, 0x0100, 0x0000},
1183 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1184 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1185 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1186 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1187 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1188 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1189 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1190 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1191 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1192 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1193 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1194 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1195 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1196 {0},
1197 {0},
1198 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1199 {0}
mkarcher6757a5e2010-08-15 22:35:31 +00001200 };
1201
libv8d908612009-12-14 10:41:58 +00001202 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1203 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001204 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001205 return -1;
1206 }
1207
uwee15beb92010-08-08 17:01:18 +00001208 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001209 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001210 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001211 return -1;
1212 }
1213
uwe8d342eb2011-07-28 08:13:25 +00001214 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
hailfingerb91c08c2011-08-15 19:54:20 +00001215 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1216 piix4_gpo[gpo].value)) {
1217 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
uwe8d342eb2011-07-28 08:13:25 +00001218 return -1;
libv8d908612009-12-14 10:41:58 +00001219 }
1220
libv8d908612009-12-14 10:41:58 +00001221 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1222 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001223 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001224 return -1;
1225 }
1226
1227 /* PM IO base */
1228 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1229
mkarcher681bc022010-02-24 00:00:21 +00001230 gpo_byte = gpo >> 3;
1231 gpo_bit = gpo & 7;
1232 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001233 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001234 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001235 else
mkarcher681bc022010-02-24 00:00:21 +00001236 tmp &= ~(0x01 << gpo_bit);
1237 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001238
1239 return 0;
1240}
1241
uwee15beb92010-08-08 17:01:18 +00001242/*
1243 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001244 * - ASUS P2B-N
1245 */
1246static int intel_piix4_gpo18_lower(void)
1247{
1248 return intel_piix4_gpo_set(18, 0);
1249}
1250
1251/*
1252 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001253 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1254 */
1255static int intel_piix4_gpo14_raise(void)
1256{
1257 return intel_piix4_gpo_set(14, 1);
1258}
1259
1260/*
1261 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001262 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001263 */
mkarcher6757a5e2010-08-15 22:35:31 +00001264static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001265{
1266 return intel_piix4_gpo_set(22, 1);
1267}
1268
uwee15beb92010-08-08 17:01:18 +00001269/*
1270 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001271 * - abit BM6
1272 */
1273static int intel_piix4_gpo26_lower(void)
1274{
1275 return intel_piix4_gpo_set(26, 0);
1276}
1277
1278/*
1279 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001280 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001281 */
uweeb26b6e2010-06-07 19:06:26 +00001282static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001283{
uwee15beb92010-08-08 17:01:18 +00001284 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001285}
1286
uwee15beb92010-08-08 17:01:18 +00001287/*
mhm4f2a2b62010-10-05 21:32:29 +00001288 * Suited for:
1289 * - Dell OptiPlex GX1
1290 */
1291static int intel_piix4_gpo30_lower(void)
1292{
1293 return intel_piix4_gpo_set(30, 0);
1294}
1295
1296/*
uwe3a3ab2f2010-03-25 23:18:41 +00001297 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001298 */
libv5afe85c2009-11-28 18:07:51 +00001299static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001300{
uwe3a3ab2f2010-03-25 23:18:41 +00001301 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001302 static struct {
1303 uint16_t id;
1304 uint8_t base_reg;
1305 uint32_t bank0;
1306 uint32_t bank1;
1307 uint32_t bank2;
1308 } intel_ich_gpio_table[] = {
1309 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1310 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1311 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1312 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1313 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1314 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1315 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1316 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1317 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1318 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1319 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1320 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1321 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1322 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1323 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1324 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1325 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1326 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1327 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1328 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1329 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1330 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1331 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1332 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1333 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1334 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1335 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1336 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1337 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1338 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1339 {0, 0, 0, 0, 0} /* end marker */
1340 };
uwecc6ecc52008-05-22 21:19:38 +00001341
libv5afe85c2009-11-28 18:07:51 +00001342 struct pci_dev *dev;
1343 uint16_t base;
1344 uint32_t tmp;
1345 int i, allowed;
1346
1347 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001348 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001349 uint16_t device_class;
1350 /* libpci before version 2.2.4 does not store class info. */
1351 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001352 if ((dev->vendor_id == 0x8086) &&
uwe8d342eb2011-07-28 08:13:25 +00001353 (device_class == 0x0601)) { /* ISA bridge */
libv5afe85c2009-11-28 18:07:51 +00001354 /* Is this device in our list? */
1355 for (i = 0; intel_ich_gpio_table[i].id; i++)
1356 if (dev->device_id == intel_ich_gpio_table[i].id)
1357 break;
1358
1359 if (intel_ich_gpio_table[i].id)
1360 break;
1361 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001362 }
libv5afe85c2009-11-28 18:07:51 +00001363
uwecc6ecc52008-05-22 21:19:38 +00001364 if (!dev) {
uwe8d342eb2011-07-28 08:13:25 +00001365 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001366 return -1;
1367 }
1368
uwee15beb92010-08-08 17:01:18 +00001369 /*
1370 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1371 * strapped to zero. From some mobile ICH9 version on, this becomes
1372 * 6:1. The mask below catches all.
1373 */
libv5afe85c2009-11-28 18:07:51 +00001374 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001375
uwee15beb92010-08-08 17:01:18 +00001376 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001377 if (gpio < 32)
1378 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1379 else if (gpio < 64)
1380 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1381 else
1382 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1383
1384 if (!allowed) {
uwe8d342eb2011-07-28 08:13:25 +00001385 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1386 " setting GPIO%02d\n", gpio);
libv5afe85c2009-11-28 18:07:51 +00001387 return -1;
1388 }
1389
uwe8d342eb2011-07-28 08:13:25 +00001390 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1391 raise ? "Rais" : "Dropp", gpio);
libv5afe85c2009-11-28 18:07:51 +00001392
1393 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001394 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001395 tmp = INL(base);
1396 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1397 if ((gpio == 28) &&
1398 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1399 tmp |= 1 << 27;
1400 else
1401 tmp |= 1 << gpio;
1402 OUTL(tmp, base);
1403
1404 /* As soon as we are talking to ICH8 and above, this register
1405 decides whether we can set the gpio or not. */
1406 if (dev->device_id > 0x2800) {
1407 tmp = INL(base);
1408 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001409 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001410 " does not allow setting GPIO%02d\n",
1411 gpio);
1412 return -1;
1413 }
1414 }
1415
uwee15beb92010-08-08 17:01:18 +00001416 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001417 tmp = INL(base + 0x04);
1418 tmp &= ~(1 << gpio);
1419 OUTL(tmp, base + 0x04);
1420
uwee15beb92010-08-08 17:01:18 +00001421 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001422 tmp = INL(base + 0x0C);
1423 if (raise)
1424 tmp |= 1 << gpio;
1425 else
1426 tmp &= ~(1 << gpio);
1427 OUTL(tmp, base + 0x0C);
1428 } else if (gpio < 64) {
1429 gpio -= 32;
1430
uwee15beb92010-08-08 17:01:18 +00001431 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001432 tmp = INL(base + 0x30);
1433 tmp |= 1 << gpio;
1434 OUTL(tmp, base + 0x30);
1435
1436 /* As soon as we are talking to ICH8 and above, this register
1437 decides whether we can set the gpio or not. */
1438 if (dev->device_id > 0x2800) {
1439 tmp = INL(base + 30);
1440 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001441 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001442 " does not allow setting GPIO%02d\n",
1443 gpio + 32);
1444 return -1;
1445 }
1446 }
1447
uwee15beb92010-08-08 17:01:18 +00001448 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001449 tmp = INL(base + 0x34);
1450 tmp &= ~(1 << gpio);
1451 OUTL(tmp, base + 0x34);
1452
uwee15beb92010-08-08 17:01:18 +00001453 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001454 tmp = INL(base + 0x38);
1455 if (raise)
1456 tmp |= 1 << gpio;
1457 else
1458 tmp &= ~(1 << gpio);
1459 OUTL(tmp, base + 0x38);
1460 } else {
1461 gpio -= 64;
1462
uwee15beb92010-08-08 17:01:18 +00001463 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001464 tmp = INL(base + 0x40);
1465 tmp |= 1 << gpio;
1466 OUTL(tmp, base + 0x40);
1467
1468 tmp = INL(base + 40);
1469 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001470 msg_perr("\nERROR: This Intel LPC bridge does "
libv5afe85c2009-11-28 18:07:51 +00001471 "not allow setting GPIO%02d\n", gpio + 64);
1472 return -1;
1473 }
1474
uwee15beb92010-08-08 17:01:18 +00001475 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001476 tmp = INL(base + 0x44);
1477 tmp &= ~(1 << gpio);
1478 OUTL(tmp, base + 0x44);
1479
uwee15beb92010-08-08 17:01:18 +00001480 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001481 tmp = INL(base + 0x48);
1482 if (raise)
1483 tmp |= 1 << gpio;
1484 else
1485 tmp &= ~(1 << gpio);
1486 OUTL(tmp, base + 0x48);
1487 }
uwecc6ecc52008-05-22 21:19:38 +00001488
1489 return 0;
1490}
1491
uwee15beb92010-08-08 17:01:18 +00001492/*
1493 * Suited for:
1494 * - abit IP35: Intel P35 + ICH9R
1495 * - abit IP35 Pro: Intel P35 + ICH9R
stefanct275b2532011-08-11 04:21:34 +00001496 * - ASUS P5LD2
uwecc6ecc52008-05-22 21:19:38 +00001497 */
uweeb26b6e2010-06-07 19:06:26 +00001498static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001499{
libv5afe85c2009-11-28 18:07:51 +00001500 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001501}
1502
uwee15beb92010-08-08 17:01:18 +00001503/*
1504 * Suited for:
1505 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001506 */
1507static int intel_ich_gpio18_raise(void)
1508{
1509 return intel_ich_gpio_set(18, 1);
1510}
1511
uwee15beb92010-08-08 17:01:18 +00001512/*
1513 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001514 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001515 */
uweeb26b6e2010-06-07 19:06:26 +00001516static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001517{
libv5afe85c2009-11-28 18:07:51 +00001518 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001519}
1520
uwee15beb92010-08-08 17:01:18 +00001521/*
libvdc84fa32009-11-28 18:26:21 +00001522 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001523 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1524 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001525 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001526 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001527 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001528 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
stefanctdbca6752011-08-11 05:47:32 +00001529 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001530 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001531 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1532 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001533 */
uweeb26b6e2010-06-07 19:06:26 +00001534static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001535{
libv5afe85c2009-11-28 18:07:51 +00001536 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001537}
1538
uwee15beb92010-08-08 17:01:18 +00001539/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001540 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001541 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001542 * - ASUS P4B533-E: socket478 + 845E + ICH4
1543 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
Rudolf Marek1d455e22016-08-04 18:14:47 -07001544 * - TriGem Anaheim-3: socket370 + Intel 810 + ICH
libv5afe85c2009-11-28 18:07:51 +00001545 */
uweeb26b6e2010-06-07 19:06:26 +00001546static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001547{
1548 return intel_ich_gpio_set(22, 1);
1549}
1550
uwee15beb92010-08-08 17:01:18 +00001551/*
1552 * Suited for:
stefanctdfd58832011-07-25 20:38:52 +00001553 * - ASUS A8Jm (laptop): Intel 945 + ICH7
stefanct950bded2011-08-25 14:06:50 +00001554 * - ASUS P5LP-LE used in ...
1555 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1556 * - Epson Endeavor MT7700
stefanctdfd58832011-07-25 20:38:52 +00001557 */
1558static int intel_ich_gpio34_raise(void)
1559{
1560 return intel_ich_gpio_set(34, 1);
1561}
1562
1563/*
1564 * Suited for:
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001565 * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ...
Stefan Tauner718d1eb2016-08-18 18:00:53 -07001566 * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1)
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07001567 */
1568static int intel_ich_gpio38_raise(void)
1569{
1570 return intel_ich_gpio_set(38, 1);
1571}
1572
1573/*
1574 * Suited for:
stefanct58c2d772011-07-09 19:46:53 +00001575 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1576 */
1577static int intel_ich_gpio43_raise(void)
1578{
1579 return intel_ich_gpio_set(43, 1);
1580}
1581
1582/*
1583 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001584 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001585 */
uweeb26b6e2010-06-07 19:06:26 +00001586static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001587{
uwee15beb92010-08-08 17:01:18 +00001588 int ret;
1589 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1590 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001591 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001592 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001593 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1594 return ret;
1595}
1596
1597/*
1598 * Suited for:
1599 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1600 */
1601static int board_hp_p2706t(void)
1602{
1603 int ret;
1604 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1605 if (!ret)
1606 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001607 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001608}
1609
uwee15beb92010-08-08 17:01:18 +00001610/*
libve42a7c62009-11-28 18:16:31 +00001611 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001612 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1613 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1614 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001615 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001616 */
uweeb26b6e2010-06-07 19:06:26 +00001617static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001618{
1619 return intel_ich_gpio_set(23, 1);
1620}
1621
uwee15beb92010-08-08 17:01:18 +00001622/*
1623 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001624 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001625 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001626 */
1627static int intel_ich_gpio25_raise(void)
1628{
1629 return intel_ich_gpio_set(25, 1);
1630}
1631
uwee15beb92010-08-08 17:01:18 +00001632/*
1633 * Suited for:
1634 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001635 */
uweeb26b6e2010-06-07 19:06:26 +00001636static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001637{
1638 return intel_ich_gpio_set(26, 1);
1639}
1640
uwee15beb92010-08-08 17:01:18 +00001641/*
1642 * Suited for:
1643 * - P4SD-LA (HP OEM): i865 + ICH5
stefanct2ecec882011-06-13 16:59:01 +00001644 * - GIGABYTE GA-8IP775: 865P + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001645 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
hailfinger344569c2011-06-09 20:59:30 +00001646 * - MSI MS-6788-40 (aka 848P Neo-V)
mkarcher0b183572010-07-24 11:03:48 +00001647 */
hailfinger531e79c2010-07-24 18:47:45 +00001648static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001649{
1650 return intel_ich_gpio_set(32, 1);
1651}
1652
uwee15beb92010-08-08 17:01:18 +00001653/*
1654 * Suited for:
stefanctf1c118f2011-05-18 01:32:16 +00001655 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1656 */
1657static int board_aopen_i975xa_ydg(void)
1658{
1659 int ret;
1660
uwe8d342eb2011-07-28 08:13:25 +00001661 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
stefanctf1c118f2011-05-18 01:32:16 +00001662 * or perhaps it's not needed at all?
uwe8d342eb2011-07-28 08:13:25 +00001663 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1664 * were in the right LDN, it would have to be GPIO1 or GPIO3.
stefanctf1c118f2011-05-18 01:32:16 +00001665 */
1666/*
1667 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1668 if (!ret)
1669*/
1670 ret = intel_ich_gpio_set(33, 1);
1671
1672 return ret;
1673}
1674
1675/*
1676 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001677 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001678 */
uweeb26b6e2010-06-07 19:06:26 +00001679static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001680{
1681 int ret;
1682
1683 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1684 ret = intel_ich_gpio_set(22, 1);
1685 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1686 ret = intel_ich_gpio_set(23, 1);
1687
1688 return ret;
1689}
1690
uwee15beb92010-08-08 17:01:18 +00001691/*
1692 * Suited for:
1693 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001694 */
uweeb26b6e2010-06-07 19:06:26 +00001695static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001696{
libv5afe85c2009-11-28 18:07:51 +00001697 int ret;
stepanb8361b92008-03-17 22:59:40 +00001698
libv5afe85c2009-11-28 18:07:51 +00001699 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1700 if (!ret)
1701 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001702
libv5afe85c2009-11-28 18:07:51 +00001703 return ret;
stepanb8361b92008-03-17 22:59:40 +00001704}
1705
uwee15beb92010-08-08 17:01:18 +00001706/*
1707 * Suited for:
1708 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001709 */
snelsonef86df92010-03-19 22:49:09 +00001710static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001711{
snelsonef86df92010-03-19 22:49:09 +00001712 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001713 uint32_t base, tmp;
libv88cd3d22009-06-17 14:43:24 +00001714
uwe8d342eb2011-07-28 08:13:25 +00001715 /* VT82C686 power management */
libv88cd3d22009-06-17 14:43:24 +00001716 dev = pci_dev_find(0x1106, 0x3057);
1717 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001718 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001719 return -1;
1720 }
1721
snelsone42c3802010-05-07 20:09:04 +00001722 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
uwe8d342eb2011-07-28 08:13:25 +00001723 raise ? "Rais" : "Dropp", gpio);
snelsonef86df92010-03-19 22:49:09 +00001724
uwe8d342eb2011-07-28 08:13:25 +00001725 /* Select GPO function on multiplexed pins. */
libv88cd3d22009-06-17 14:43:24 +00001726 tmp = pci_read_byte(dev, 0x54);
uwe8d342eb2011-07-28 08:13:25 +00001727 switch (gpio) {
1728 case 0:
1729 tmp &= ~0x03;
1730 break;
1731 case 1:
1732 tmp |= 0x04;
1733 break;
1734 case 2:
1735 tmp |= 0x08;
1736 break;
1737 case 3:
1738 tmp |= 0x10;
1739 break;
snelsonef86df92010-03-19 22:49:09 +00001740 }
libv88cd3d22009-06-17 14:43:24 +00001741 pci_write_byte(dev, 0x54, tmp);
1742
1743 /* PM IO base */
1744 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1745
1746 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001747 tmp = INL(base + 0x4C);
1748 if (raise)
1749 tmp |= 1U << gpio;
1750 else
1751 tmp &= ~(1U << gpio);
1752 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001753
1754 return 0;
1755}
1756
uwee15beb92010-08-08 17:01:18 +00001757/*
1758 * Suited for:
1759 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001760 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001761 */
uweeb26b6e2010-06-07 19:06:26 +00001762static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001763{
1764 return via_apollo_gpo_set(4, 0);
1765}
1766
uwee15beb92010-08-08 17:01:18 +00001767/*
1768 * Suited for:
1769 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001770 */
uweeb26b6e2010-06-07 19:06:26 +00001771static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001772{
1773 return via_apollo_gpo_set(0, 0);
1774}
1775
uwee15beb92010-08-08 17:01:18 +00001776/*
mkarcher2b630cf2011-07-25 17:25:24 +00001777 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
uwee15beb92010-08-08 17:01:18 +00001778 *
1779 * Suited for:
1780 * - MSI 651M-L: SiS651 / SiS962
mkarcher2b630cf2011-07-25 17:25:24 +00001781 * - GIGABYTE GA-8SIMLH
mkarchercd460642010-01-09 17:36:06 +00001782 */
mkarcher2b630cf2011-07-25 17:25:24 +00001783static int sis_gpio0_raise_and_w836xx_memw(void)
mkarchercd460642010-01-09 17:36:06 +00001784{
uwee15beb92010-08-08 17:01:18 +00001785 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001786 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001787
1788 dev = pci_dev_find(0x1039, 0x0962);
1789 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001790 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001791 return 1;
1792 }
1793
mkarchercd460642010-01-09 17:36:06 +00001794 base = pci_read_word(dev, 0x74);
1795 temp = INW(base + 0x68);
1796 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001797 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001798
1799 temp = INW(base + 0x64);
1800 temp |= (1 << 0); /* Raise output? */
1801 OUTW(temp, base + 0x64);
1802
1803 w836xx_memw_enable(0x2E);
1804
1805 return 0;
1806}
1807
uwee15beb92010-08-08 17:01:18 +00001808/*
libv5bcbdea2009-06-19 13:00:24 +00001809 * Find the runtime registers of an SMSC Super I/O, after verifying its
1810 * chip ID.
1811 *
1812 * Returns the base port of the runtime register block, or 0 on error.
1813 */
1814static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1815 uint8_t logical_device)
1816{
1817 uint16_t rt_port = 0;
1818
1819 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001820 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001821 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001822 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001823 goto out;
1824 }
1825
1826 /* If the runtime block is active, get its address. */
1827 sio_write(sio_port, 0x07, logical_device);
1828 if (sio_read(sio_port, 0x30) & 1) {
1829 rt_port = (sio_read(sio_port, 0x60) << 8)
1830 | sio_read(sio_port, 0x61);
1831 }
1832
1833 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001834 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001835 "Super I/O runtime interface not available.\n");
1836 }
1837out:
uwe619a15a2009-06-28 23:26:37 +00001838 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001839 return rt_port;
1840}
1841
uwee15beb92010-08-08 17:01:18 +00001842/*
1843 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001844 * connected to GP30 on the Super I/O, and TBL# is always high.
1845 */
uweeb26b6e2010-06-07 19:06:26 +00001846static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001847{
1848 struct pci_dev *dev;
1849 uint16_t rt_port;
1850 uint8_t val;
1851
1852 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1853 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001854 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001855 return -1;
1856 }
1857
uwe619a15a2009-06-28 23:26:37 +00001858 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001859 if (rt_port == 0)
1860 return -1;
1861
1862 /* Configure the GPIO pin. */
1863 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001864 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001865 OUTB(val, rt_port + 0x33);
1866
1867 /* Disable write protection. */
1868 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001869 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001870 OUTB(val, rt_port + 0x4d);
1871
1872 return 0;
1873}
1874
uwee15beb92010-08-08 17:01:18 +00001875/*
1876 * Suited for:
stefanctcfc2c392011-10-21 13:20:11 +00001877 * - abit AV8: Socket939 + K8T800Pro + VT8237
1878 */
1879static int board_abit_av8(void)
1880{
1881 uint8_t val;
1882
1883 /* Raise GPO pins GP22 & GP23 */
1884 val = INB(0x404E);
1885 val |= 0xC0;
1886 OUTB(val, 0x404E);
1887
1888 return 0;
1889}
1890
1891/*
1892 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001893 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001894 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001895 */
uwe5b4dd552010-09-14 23:20:35 +00001896static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001897{
1898 uint16_t id, base;
1899 uint8_t tmp;
1900
uwee15beb92010-08-08 17:01:18 +00001901 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001902 w836xx_ext_enter(0x2E);
1903 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1904 w836xx_ext_leave(0x2E);
1905
1906 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001907 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001908 return -1;
1909 }
1910
uwee15beb92010-08-08 17:01:18 +00001911 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001912 w836xx_ext_enter(0x2E);
1913 sio_write(0x2E, 0x07, 0x0C);
1914 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1915 w836xx_ext_leave(0x2E);
1916
1917 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001918 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001919 " Base.\n");
1920 return -1;
1921 }
1922
1923 /* Raise GP51. */
1924 tmp = INB(base);
1925 tmp |= 0x02;
1926 OUTB(tmp, base);
1927
1928 return 0;
1929}
1930
libv9c4d2b22009-09-01 21:22:23 +00001931/*
stefanct54a39ee2011-11-14 13:00:12 +00001932 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
libv9c4d2b22009-09-01 21:22:23 +00001933 */
stefanct54a39ee2011-11-14 13:00:12 +00001934static int it87_gpio_set(unsigned int gpio, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001935{
stefanct54a39ee2011-11-14 13:00:12 +00001936 int allowed, sio;
libv9c4d2b22009-09-01 21:22:23 +00001937 unsigned int port;
stefanct54a39ee2011-11-14 13:00:12 +00001938 uint16_t base, sioport;
libv9c4d2b22009-09-01 21:22:23 +00001939 uint8_t tmp;
1940
stefanct54a39ee2011-11-14 13:00:12 +00001941 /* IT87 GPIO configuration table */
1942 static const struct it87cfg {
1943 uint16_t id;
1944 uint8_t base_reg;
1945 uint32_t bank0;
1946 uint32_t bank1;
1947 uint32_t bank2;
1948 } it87_gpio_table[] = {
1949 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
1950 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
1951 {0, 0, 0, 0, 0} /* end marker */
1952 };
1953 const struct it87cfg *cfg = NULL;
libv9c4d2b22009-09-01 21:22:23 +00001954
stefanct54a39ee2011-11-14 13:00:12 +00001955 /* Find the Super I/O in the probed list */
1956 for (sio = 0; sio < superio_count; sio++) {
1957 int i;
1958 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
1959 continue;
1960
1961 /* Is this device in our list? */
1962 for (i = 0; it87_gpio_table[i].id; i++)
1963 if (superios[sio].model == it87_gpio_table[i].id) {
1964 cfg = &it87_gpio_table[i];
1965 goto found;
1966 }
1967 }
1968
1969 if (cfg == NULL) {
1970 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
1971 "found.\n");
uwe8d342eb2011-07-28 08:13:25 +00001972 return -1;
libv9c4d2b22009-09-01 21:22:23 +00001973 }
1974
stefanct54a39ee2011-11-14 13:00:12 +00001975found:
1976 /* Check whether the gpio is allowed. */
1977 if (gpio < 32)
1978 allowed = (cfg->bank0 >> gpio) & 0x01;
1979 else if (gpio < 64)
1980 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
1981 else if (gpio < 96)
1982 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
1983 else
1984 allowed = 0;
libv9c4d2b22009-09-01 21:22:23 +00001985
stefanct54a39ee2011-11-14 13:00:12 +00001986 if (!allowed) {
1987 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
1988 cfg->id, gpio);
libv9c4d2b22009-09-01 21:22:23 +00001989 return -1;
1990 }
1991
stefanct54a39ee2011-11-14 13:00:12 +00001992 /* Read the Simple I/O Base Address Register */
1993 sioport = superios[sio].port;
1994 enter_conf_mode_ite(sioport);
1995 sio_write(sioport, 0x07, 0x07);
1996 base = (sio_read(sioport, cfg->base_reg) << 8) |
1997 sio_read(sioport, cfg->base_reg + 1);
1998 exit_conf_mode_ite(sioport);
libv9c4d2b22009-09-01 21:22:23 +00001999
2000 if (!base) {
stefanct54a39ee2011-11-14 13:00:12 +00002001 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
libv9c4d2b22009-09-01 21:22:23 +00002002 return -1;
2003 }
2004
stefanct54a39ee2011-11-14 13:00:12 +00002005 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
2006
2007 port = gpio / 10 - 1;
2008 gpio %= 10;
2009
2010 /* set GPIO. */
libv9c4d2b22009-09-01 21:22:23 +00002011 tmp = INB(base + port);
2012 if (raise)
stefanct54a39ee2011-11-14 13:00:12 +00002013 tmp |= 1 << gpio;
libv9c4d2b22009-09-01 21:22:23 +00002014 else
stefanct54a39ee2011-11-14 13:00:12 +00002015 tmp &= ~(1 << gpio);
libv9c4d2b22009-09-01 21:22:23 +00002016 OUTB(tmp, base + port);
2017
2018 return 0;
2019}
2020
uwee15beb92010-08-08 17:01:18 +00002021/*
mkarchercccf1392010-03-09 16:57:06 +00002022 * Suited for:
stefanctdbdba192011-11-19 19:31:17 +00002023 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2024 */
2025static int it8712f_gpio12_raise(void)
2026{
2027 return it87_gpio_set(12, 1);
2028}
2029
2030/*
2031 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00002032 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2033 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00002034 */
stefanct54a39ee2011-11-14 13:00:12 +00002035static int it8712f_gpio31_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00002036{
stefanct54a39ee2011-11-14 13:00:12 +00002037 return it87_gpio_set(32, 1);
2038}
2039
2040/*
2041 * Suited for:
2042 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2043 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2044 */
2045static int it8718f_gpio63_raise(void)
2046{
2047 return it87_gpio_set(63, 1);
libv9c4d2b22009-09-01 21:22:23 +00002048}
2049
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002050/*
2051 * Suited for all boards with ambiguous DMI chassis information, which should be
2052 * whitelisted because they are known to work:
2053 * - MSC Q7 Tunnel Creek Module (Q7-TCTC)
2054 */
2055static int p2_not_a_laptop(void)
2056{
2057 /* label this board as not a laptop */
2058 is_laptop = 0;
2059 msg_pdbg("Laptop detection overridden by P2 board enable.\n");
2060 return 0;
2061}
2062
hailfinger324a9cc2010-05-26 01:45:41 +00002063#endif
2064
uwee15beb92010-08-08 17:01:18 +00002065/*
uwec0751f42009-10-06 13:00:00 +00002066 * Below is the list of boards which need a special "board enable" code in
2067 * flashrom before their ROM chip can be accessed/written to.
2068 *
2069 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2070 * to the respective tables in print.c. Thanks!
2071 *
uwebe4477b2007-08-23 16:08:21 +00002072 * We use 2 sets of IDs here, you're free to choose which is which. This
2073 * is to provide a very high degree of certainty when matching a board on
2074 * the basis of subsystem/card IDs. As not every vendor handles
2075 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00002076 *
stuge84659842009-04-20 12:38:17 +00002077 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00002078 * NULLed if they don't identify the board fully and if you can't use DMI.
2079 * But please take care to provide an as complete set of pci ids as possible;
2080 * autodetection is the preferred behaviour and we would like to make sure that
2081 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00002082 *
mkarcher803b4042010-01-20 14:14:11 +00002083 * If PCI IDs are not sufficient for board matching, the match can be further
2084 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00002085 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00002086 * substring match, unless it is anchored to the beginning (with a ^ in front)
2087 * or the end (with a $ at the end). Both anchors may be specified at the
2088 * same time to match the full field.
2089 *
hailfinger7fcb5b72010-02-04 11:12:04 +00002090 * When a board is matched through DMI, the first and second main PCI IDs
2091 * and the first subsystem PCI ID have to match as well. If you specify the
2092 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2093 * subsystem ID of that device is indeed zero.
2094 *
stuge84659842009-04-20 12:38:17 +00002095 * The coreboot ids are used two fold. When running with a coreboot firmware,
2096 * the ids uniquely matches the coreboot board identification string. When a
2097 * legacy bios is installed and when autodetection is not possible, these ids
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002098 * can be used to identify the board through the -p internal:mainboard=
2099 * programmer parameter.
stuge84659842009-04-20 12:38:17 +00002100 *
2101 * When a board is identified through its coreboot ids (in both cases), the
2102 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00002103 */
stepan927d4e22007-04-04 22:45:58 +00002104
uwec7f7eda2009-05-08 16:23:34 +00002105/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger4640bdb2011-08-31 16:19:50 +00002106const struct board_match board_matches[] = {
uwe869efa02009-06-21 20:50:22 +00002107
hailfingere52e9f82011-05-05 07:12:40 +00002108 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00002109#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00002110 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
stefanctcfc2c392011-10-21 13:20:11 +00002111 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
hailfingere52e9f82011-05-05 07:12:40 +00002112 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2113 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2114 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2115 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
2116 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2117 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
Stefan Tauner718d1eb2016-08-18 18:00:53 -07002118 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002119 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2120 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2121 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
2122 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
2123 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2124 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2125 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002126 {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise},
stefanctf1c118f2011-05-18 01:32:16 +00002127 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
stefanct1bf61862011-11-16 22:08:11 +00002128 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002129 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwe0e214692011-06-19 16:52:48 +00002130 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002131 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2132 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
stefanctdbdba192011-11-19 19:31:17 +00002133 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002134 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002135 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2136 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2137 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002138 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
stefanctdda0e212011-05-17 13:31:55 +00002139 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002140 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
stefanctd7a27782011-08-07 13:17:20 +00002141 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002142 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
stefanct577a1a52011-08-06 16:16:45 +00002143 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, "^A8N-SLI DELUXE", NULL, NULL, P3, "ASUS", "A8N-SLI Deluxe", 0, NT, board_shuttle_fn25},
stefanctbf8ef7d2011-07-20 16:34:18 +00002144 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002145 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2146 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
stefanct58c2d772011-07-09 19:46:53 +00002147 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002148 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2149 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2150 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2151 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
stefanct1d40d862011-11-15 08:08:15 +00002152 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002153 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2154 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
stefanctd6efe1a2011-09-03 11:22:27 +00002155 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D3, 0x1043, 0x80A6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002156 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2157 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2158 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2159 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2160 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
stefanct26b40f22011-10-22 22:01:09 +00002161 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2162 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2163 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
stefanctdbca6752011-08-11 05:47:32 +00002164 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
stefanct26b40f22011-10-22 22:01:09 +00002165 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2166 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2167 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
stefanct950bded2011-08-25 14:06:50 +00002168 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2169 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
stefanctdbca6752011-08-11 05:47:32 +00002170 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, NT, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002171 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002172 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2173 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002174 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
2175 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2176 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2177 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2178 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2179 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
stefanctf5689f92011-08-06 16:16:33 +00002180 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2181 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002182 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2183 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2184 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2185 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2186 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
stefanct2ecec882011-06-13 16:59:01 +00002187 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002188 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2189 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
stefanctdfd58832011-07-25 20:38:52 +00002190 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002191 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2192 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002193 {0x10de, 0x00e4, 0x1458, 0x0c11, 0x10de, 0x00e0, 0x1458, 0x0c11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS Pro-939", 0, NT, nvidia_mcp_gpio0a_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002194 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002195 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
hailfingere52e9f82011-05-05 07:12:40 +00002196 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2197 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2198 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002199 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
hailfingere52e9f82011-05-05 07:12:40 +00002200 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2201 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2202 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2203 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2204 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2205 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2206 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2207 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2208 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
Carl-Daniel Hailfinger289f4e92016-08-04 15:48:57 -07002209 {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0x0000, 0x0000, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop},
hailfingere52e9f82011-05-05 07:12:40 +00002210 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2211 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2212 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2213 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2214 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2215 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2216 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2217 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
hailfinger344569c2011-06-09 20:59:30 +00002218 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
mkarcher2b630cf2011-07-25 17:25:24 +00002219 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002220 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2221 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2222 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2223 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2224 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2225 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2226 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2227 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2228 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2229 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2230 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2231 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
stefanct634adc82011-11-02 14:31:18 +00002232 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
hailfingere52e9f82011-05-05 07:12:40 +00002233 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2234 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
Rudolf Marek1d455e22016-08-04 18:14:47 -07002235 {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002236 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2237 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2238 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2239 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002240#endif
hailfingere52e9f82011-05-05 07:12:40 +00002241 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002242};
2243
uwee15beb92010-08-08 17:01:18 +00002244/*
stepan1037f6f2008-01-18 15:33:10 +00002245 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00002246 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00002247 */
hailfinger4640bdb2011-08-31 16:19:50 +00002248static const struct board_match *board_match_cbname(const char *vendor,
2249 const char *part)
stepan927d4e22007-04-04 22:45:58 +00002250{
hailfinger4640bdb2011-08-31 16:19:50 +00002251 const struct board_match *board = board_matches;
2252 const struct board_match *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002253
uwe4b650af2009-05-09 00:47:04 +00002254 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00002255 if (vendor && (!board->lb_vendor
2256 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00002257 continue;
stepan927d4e22007-04-04 22:45:58 +00002258
stuge0c1005b2008-07-02 00:47:30 +00002259 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00002260 continue;
stepan927d4e22007-04-04 22:45:58 +00002261
uwef6641642007-05-09 10:17:44 +00002262 if (!pci_dev_find(board->first_vendor, board->first_device))
2263 continue;
stepan927d4e22007-04-04 22:45:58 +00002264
uwef6641642007-05-09 10:17:44 +00002265 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00002266 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00002267 continue;
stugeb9b411f2008-01-27 16:21:21 +00002268
2269 if (vendor)
2270 return board;
2271
2272 if (partmatch) {
2273 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002274 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2275 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwe8d342eb2011-07-28 08:13:25 +00002276 partmatch->lb_vendor, board->lb_vendor);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002277 msg_perr("Please use the full -p internal:mainboard=vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002278 return NULL;
2279 }
2280 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002281 }
uwe6ed6d952007-12-04 21:49:06 +00002282
stugeb9b411f2008-01-27 16:21:21 +00002283 if (partmatch)
2284 return partmatch;
2285
stepan3370c892009-07-30 13:30:17 +00002286 if (!partvendor_from_cbtable) {
2287 /* Only warn if the mainboard type was not gathered from the
2288 * coreboot table. If it was, the coreboot implementor is
2289 * expected to fix flashrom, too.
2290 */
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -07002291 msg_perr("\nUnknown vendor:board from -p internal:mainboard= programmer parameter:\n%s:%s\n\n",
uwe8d342eb2011-07-28 08:13:25 +00002292 vendor, part);
stepan3370c892009-07-30 13:30:17 +00002293 }
uwef6641642007-05-09 10:17:44 +00002294 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002295}
2296
uwee15beb92010-08-08 17:01:18 +00002297/*
uwebe4477b2007-08-23 16:08:21 +00002298 * Match boards on PCI IDs and subsystem IDs.
hailfinger4640bdb2011-08-31 16:19:50 +00002299 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
stepan927d4e22007-04-04 22:45:58 +00002300 */
hailfinger4640bdb2011-08-31 16:19:50 +00002301const static struct board_match *board_match_pci_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002302{
hailfinger4640bdb2011-08-31 16:19:50 +00002303 const struct board_match *board = board_matches;
stepan927d4e22007-04-04 22:45:58 +00002304
uwe4b650af2009-05-09 00:47:04 +00002305 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002306 if ((!board->first_card_vendor || !board->first_card_device) &&
2307 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002308 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002309 if (board->phase != phase)
2310 continue;
stepan927d4e22007-04-04 22:45:58 +00002311
uwef6641642007-05-09 10:17:44 +00002312 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002313 board->first_card_vendor,
2314 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002315 continue;
stepan927d4e22007-04-04 22:45:58 +00002316
uwef6641642007-05-09 10:17:44 +00002317 if (board->second_vendor) {
2318 if (board->second_card_vendor) {
2319 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002320 board->second_device,
2321 board->second_card_vendor,
2322 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002323 continue;
2324 } else {
2325 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002326 board->second_device))
uwef6641642007-05-09 10:17:44 +00002327 continue;
2328 }
2329 }
stepan927d4e22007-04-04 22:45:58 +00002330
mkarcher803b4042010-01-20 14:14:11 +00002331 if (board->dmi_pattern) {
2332 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002333 msg_perr("WARNING: Can't autodetect %s %s,"
uwe8d342eb2011-07-28 08:13:25 +00002334 " DMI info unavailable.\n",
2335 board->vendor_name, board->board_name);
mkarcher803b4042010-01-20 14:14:11 +00002336 continue;
2337 } else {
2338 if (!dmi_match(board->dmi_pattern))
2339 continue;
2340 }
2341 }
2342
uwef6641642007-05-09 10:17:44 +00002343 return board;
2344 }
stepan927d4e22007-04-04 22:45:58 +00002345
uwef6641642007-05-09 10:17:44 +00002346 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002347}
2348
hailfinger4640bdb2011-08-31 16:19:50 +00002349static int unsafe_board_handler(const struct board_match *board)
hailfingere52e9f82011-05-05 07:12:40 +00002350{
2351 if (!board)
2352 return 1;
2353
2354 if (board->status == OK)
2355 return 0;
2356
2357 if (!force_boardenable) {
2358 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
uwe8d342eb2011-07-28 08:13:25 +00002359 "code has not been tested, and thus will not be executed by default.\n"
2360 "Depending on your hardware environment, erasing, writing or even probing\n"
2361 "can fail without running the board specific code.\n\n"
2362 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2363 "\"internal programmer\") for details.\n",
2364 board->vendor_name, board->board_name);
hailfingere52e9f82011-05-05 07:12:40 +00002365 return 1;
2366 }
2367 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2368 "Please report success/failure to flashrom@flashrom.org\n"
2369 "with your board name and SUCCESS or FAILURE in the subject.\n");
2370 return 0;
2371}
2372
2373/* FIXME: Should this be identical to board_flash_enable? */
2374static int board_handle_phase(enum board_match_phase phase)
2375{
hailfinger4640bdb2011-08-31 16:19:50 +00002376 const struct board_match *board = NULL;
hailfingere52e9f82011-05-05 07:12:40 +00002377
hailfinger4640bdb2011-08-31 16:19:50 +00002378 board = board_match_pci_ids(phase);
hailfingere52e9f82011-05-05 07:12:40 +00002379
2380 if (unsafe_board_handler(board))
2381 board = NULL;
2382
2383 if (!board)
2384 return 0;
2385
2386 if (!board->enable) {
2387 /* Not sure if there is a valid case for this. */
2388 msg_perr("Board match found, but nothing to do?\n");
2389 return 0;
2390 }
2391
2392 return board->enable();
2393}
2394
2395void board_handle_before_superio(void)
2396{
2397 board_handle_phase(P1);
2398}
2399
2400void board_handle_before_laptop(void)
2401{
2402 board_handle_phase(P2);
2403}
2404
uwe6ed6d952007-12-04 21:49:06 +00002405int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002406{
hailfinger4640bdb2011-08-31 16:19:50 +00002407 const struct board_match *board = NULL;
uwef6641642007-05-09 10:17:44 +00002408 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002409
stugeb9b411f2008-01-27 16:21:21 +00002410 if (part)
hailfinger4640bdb2011-08-31 16:19:50 +00002411 board = board_match_cbname(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002412
uwef6641642007-05-09 10:17:44 +00002413 if (!board)
hailfinger4640bdb2011-08-31 16:19:50 +00002414 board = board_match_pci_ids(P3);
stepan927d4e22007-04-04 22:45:58 +00002415
hailfingere52e9f82011-05-05 07:12:40 +00002416 if (unsafe_board_handler(board))
uwee15beb92010-08-08 17:01:18 +00002417 board = NULL;
mkarcher29a80852010-03-07 22:29:28 +00002418
uwef6641642007-05-09 10:17:44 +00002419 if (board) {
libve9b336e2010-01-20 14:45:03 +00002420 if (board->max_rom_decode_parallel)
2421 max_rom_decode.parallel =
2422 board->max_rom_decode_parallel * 1024;
2423
uwe0ec24c22010-01-28 19:02:36 +00002424 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002425 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002426 "board \"%s %s\"... ", board->vendor_name,
2427 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002428
uweeb26b6e2010-06-07 19:06:26 +00002429 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002430 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002431 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002432 else
snelsone42c3802010-05-07 20:09:04 +00002433 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002434 }
uwef6641642007-05-09 10:17:44 +00002435 }
stepan927d4e22007-04-04 22:45:58 +00002436
uwef6641642007-05-09 10:17:44 +00002437 return ret;
stepan927d4e22007-04-04 22:45:58 +00002438}