blob: f378db556c066938fd2e8b42e326944d2698f2be [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwe89e0e7f2010-09-07 18:14:53 +0000391 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uwe6ab4b7b2009-05-09 14:26:04 +0000392 */
uweeb26b6e2010-06-07 19:06:26 +0000393static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000394{
libv53f58142009-12-23 00:54:26 +0000395 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000396
libv53f58142009-12-23 00:54:26 +0000397 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000398}
399
uwee15beb92010-08-08 17:01:18 +0000400/*
mkarchered00ee62010-03-21 13:36:20 +0000401 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000402 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000403 */
uweeb26b6e2010-06-07 19:06:26 +0000404static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000405{
406 w836xx_memw_enable(0x4E);
407
408 return 0;
409}
410
uwee15beb92010-08-08 17:01:18 +0000411/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000412 * Suited for all boards with ITE IT8705F.
413 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000414 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000415int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000416{
hailfingerc73ce6e2010-07-10 16:56:32 +0000417 uint8_t tmp;
418 int ret = 0;
419
libv71e95f52010-01-20 14:45:07 +0000420 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000421 tmp = sio_read(port, 0x24);
422 /* Check if at least one flash segment is enabled. */
423 if (tmp & 0xf0) {
424 /* The IT8705F will respond to LPC cycles and translate them. */
425 buses_supported = CHIP_BUSTYPE_PARALLEL;
426 /* Flash ROM I/F Writes Enable */
427 tmp |= 0x04;
428 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
429 if (tmp & 0x02) {
430 /* The data sheet contradicts itself about max size. */
431 max_rom_decode.parallel = 1024 * 1024;
432 msg_pinfo("IT8705F with very unusual settings. Please "
433 "send the output of \"flashrom -V\" to \n"
434 "flashrom@flashrom.org to help us finish "
435 "support for your Super I/O. Thanks.\n");
436 ret = 1;
437 } else if (tmp & 0x08) {
438 max_rom_decode.parallel = 512 * 1024;
439 } else {
440 max_rom_decode.parallel = 256 * 1024;
441 }
442 /* Safety checks. The data sheet is unclear here: Segments 1+3
443 * overlap, no segment seems to cover top - 1MB to top - 512kB.
444 * We assume that certain combinations make no sense.
445 */
446 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
447 (!(tmp & 0x10)) || /* 128 kB dis */
448 (!(tmp & 0x40))) { /* 256/512 kB dis */
449 msg_perr("Inconsistent IT8705F decode size!\n");
450 ret = 1;
451 }
452 if (sio_read(port, 0x25) != 0) {
453 msg_perr("IT8705F flash data pins disabled!\n");
454 ret = 1;
455 }
456 if (sio_read(port, 0x26) != 0) {
457 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
458 ret = 1;
459 }
460 if (sio_read(port, 0x27) != 0) {
461 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
462 ret = 1;
463 }
464 if ((sio_read(port, 0x29) & 0x10) != 0) {
465 msg_perr("IT8705F flash write enable pin disabled!\n");
466 ret = 1;
467 }
468 if ((sio_read(port, 0x29) & 0x08) != 0) {
469 msg_perr("IT8705F flash chip select pin disabled!\n");
470 ret = 1;
471 }
472 if ((sio_read(port, 0x29) & 0x04) != 0) {
473 msg_perr("IT8705F flash read strobe pin disabled!\n");
474 ret = 1;
475 }
476 if ((sio_read(port, 0x29) & 0x03) != 0) {
477 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
478 /* Not really an error if you use flash chips smaller
479 * than 256 kByte, but such a configuration is unlikely.
480 */
481 ret = 1;
482 }
483 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
484 max_rom_decode.parallel);
485 if (ret) {
486 msg_pinfo("Not enabling IT8705F flash write.\n");
487 } else {
488 sio_write(port, 0x24, tmp);
489 }
490 } else {
491 msg_pdbg("No IT8705F flash segment enabled.\n");
492 /* Not sure if this is an error or not. */
493 ret = 0;
494 }
libv71e95f52010-01-20 14:45:07 +0000495 exit_conf_mode_ite(port);
496
hailfingerc73ce6e2010-07-10 16:56:32 +0000497 return ret;
libv71e95f52010-01-20 14:45:07 +0000498}
libv53f58142009-12-23 00:54:26 +0000499
mkarcherb507b7b2010-02-27 18:35:54 +0000500static int pc87360_gpio_set(uint8_t gpio, int raise)
501{
uwee15beb92010-08-08 17:01:18 +0000502 static const int bankbase[] = {0, 4, 8, 10, 12};
503 int gpio_bank = gpio / 8;
504 int gpio_pin = gpio % 8;
505 uint16_t baseport;
506 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000507
uwee15beb92010-08-08 17:01:18 +0000508 if (gpio_bank > 4) {
509 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
510 return -1;
511 }
mkarcherb507b7b2010-02-27 18:35:54 +0000512
uwee15beb92010-08-08 17:01:18 +0000513 id = sio_read(0x2E, 0x20);
514 if (id != 0xE1) {
515 msg_perr("PC87360: unexpected ID %02x\n", id);
516 return -1;
517 }
mkarcherb507b7b2010-02-27 18:35:54 +0000518
uwee15beb92010-08-08 17:01:18 +0000519 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
520 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
521 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
522 msg_perr("PC87360: invalid GPIO base address %04x\n",
523 baseport);
524 return -1;
525 }
526 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
527 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
528 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000529
uwee15beb92010-08-08 17:01:18 +0000530 val = INB(baseport + bankbase[gpio_bank]);
531 if (raise)
532 val |= 1 << gpio_pin;
533 else
534 val &= ~(1 << gpio_pin);
535 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000536
uwee15beb92010-08-08 17:01:18 +0000537 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000538}
539
uwee15beb92010-08-08 17:01:18 +0000540/*
541 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000542 */
libv53f58142009-12-23 00:54:26 +0000543static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000544{
libv53f58142009-12-23 00:54:26 +0000545 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000546 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000547 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000548
libv53f58142009-12-23 00:54:26 +0000549 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
550 switch (dev->device_id) {
551 case 0x3177: /* VT8235 */
552 case 0x3227: /* VT8237R */
553 case 0x3337: /* VT8237A */
554 break;
555 default:
snelsone42c3802010-05-07 20:09:04 +0000556 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000557 return -1;
558 }
559
libv785ec422009-06-19 13:53:59 +0000560 if ((gpio >= 12) && (gpio <= 15)) {
561 /* GPIO12-15 -> output */
562 val = pci_read_byte(dev, 0xE4);
563 val |= 0x10;
564 pci_write_byte(dev, 0xE4, val);
565 } else if (gpio == 9) {
566 /* GPIO9 -> Output */
567 val = pci_read_byte(dev, 0xE4);
568 val |= 0x20;
569 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000570 } else if (gpio == 5) {
571 val = pci_read_byte(dev, 0xE4);
572 val |= 0x01;
573 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000574 } else {
snelsone42c3802010-05-07 20:09:04 +0000575 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000576 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000577 return -1;
uwef6641642007-05-09 10:17:44 +0000578 }
stepan927d4e22007-04-04 22:45:58 +0000579
uwe6ab4b7b2009-05-09 14:26:04 +0000580 /* We need the I/O Base Address for this board's flash enable. */
581 base = pci_read_word(dev, 0x88) & 0xff80;
582
libvc89fddc2009-12-09 07:53:01 +0000583 offset = 0x4C + gpio / 8;
584 bit = 0x01 << (gpio % 8);
585
586 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000587 if (raise)
588 val |= bit;
589 else
590 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000591 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000592
uwef6641642007-05-09 10:17:44 +0000593 return 0;
stepan927d4e22007-04-04 22:45:58 +0000594}
595
uwee15beb92010-08-08 17:01:18 +0000596/*
597 * Suited for:
598 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000599 */
uweeb26b6e2010-06-07 19:06:26 +0000600static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000601{
libv53f58142009-12-23 00:54:26 +0000602 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
603 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000604}
605
uwee15beb92010-08-08 17:01:18 +0000606/*
607 * Suited for:
608 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000609 */
uweeb26b6e2010-06-07 19:06:26 +0000610static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000611{
libv53f58142009-12-23 00:54:26 +0000612 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000613}
614
uwee15beb92010-08-08 17:01:18 +0000615/*
616 * Suited for:
617 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000618 *
619 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
620 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000621 */
uweeb26b6e2010-06-07 19:06:26 +0000622static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000623{
libv53f58142009-12-23 00:54:26 +0000624 return via_vt823x_gpio_set(15, 1);
625}
626
uwee15beb92010-08-08 17:01:18 +0000627/*
libv53f58142009-12-23 00:54:26 +0000628 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
629 *
630 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000631 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
632 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000633 */
uweeb26b6e2010-06-07 19:06:26 +0000634static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000635{
636 int ret;
637
638 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000639 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000640
libv53f58142009-12-23 00:54:26 +0000641 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000642}
643
uwee15beb92010-08-08 17:01:18 +0000644/*
645 * Suited for:
646 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000647 *
648 * This is rather nasty code, but there's no way to do this cleanly.
649 * We're basically talking to some unknown device on SMBus, my guess
650 * is that it is the Winbond W83781D that lives near the DIP BIOS.
651 */
uweeb26b6e2010-06-07 19:06:26 +0000652static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000653{
654 uint8_t tmp;
655 int i;
656
657#define ASUSP5A_LOOP 5000
658
hailfingere1f062f2008-05-22 13:22:45 +0000659 OUTB(0x00, 0xE807);
660 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000661
hailfingere1f062f2008-05-22 13:22:45 +0000662 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000663
664 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000665 OUTB(0xE1, 0xFF);
666 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000667 break;
668 }
669
670 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000671 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000672 return -1;
673 }
674
hailfingere1f062f2008-05-22 13:22:45 +0000675 OUTB(0x20, 0xE801);
676 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000677
hailfingere1f062f2008-05-22 13:22:45 +0000678 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000679
680 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000681 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000682 if (tmp & 0x70)
683 break;
684 }
685
686 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000687 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000688 return -1;
689 }
690
hailfingere1f062f2008-05-22 13:22:45 +0000691 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000692 tmp &= ~0x02;
693
hailfingere1f062f2008-05-22 13:22:45 +0000694 OUTB(0x00, 0xE807);
695 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000696
hailfingere1f062f2008-05-22 13:22:45 +0000697 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000698
hailfingere1f062f2008-05-22 13:22:45 +0000699 OUTB(0xFF, 0xE800);
700 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000701
hailfingere1f062f2008-05-22 13:22:45 +0000702 OUTB(0x20, 0xE801);
703 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000704
hailfingere1f062f2008-05-22 13:22:45 +0000705 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000706
707 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000708 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000709 if (tmp & 0x70)
710 break;
711 }
712
713 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000714 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000715 return -1;
716 }
717
718 return 0;
719}
720
libv6a74dbe2009-12-09 11:39:02 +0000721/*
722 * Set GPIO lines in the Broadcom HT-1000 southbridge.
723 *
uwee15beb92010-08-08 17:01:18 +0000724 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000725 */
uweeb26b6e2010-06-07 19:06:26 +0000726static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000727{
728 /* GPIO 0 reg from PM regs */
729 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
730 sio_mask(0xcd6, 0x44, 0x24, 0x24);
731
732 return 0;
733}
734
hailfinger08c281b2010-07-01 11:16:28 +0000735/*
736 * Set GPIO lines in the Broadcom HT-1000 southbridge.
737 *
uwee15beb92010-08-08 17:01:18 +0000738 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000739 */
740static int board_hp_dl165_g6_enable(void)
741{
742 /* Variant of DL145, with slightly different pin placement. */
743 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
744 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
745
746 return 0;
747}
748
uweeb26b6e2010-06-07 19:06:26 +0000749static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000750{
uwee15beb92010-08-08 17:01:18 +0000751 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000752 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000753
754 return 0;
755}
756
uwee15beb92010-08-08 17:01:18 +0000757/*
758 * Suited for:
759 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000760 */
uweeb26b6e2010-06-07 19:06:26 +0000761static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000762{
763 struct pci_dev *dev;
764
765 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
766 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000767 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000768 return -1;
769 }
770
771 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
772 pci_write_byte(dev, 0x92, 0);
773
774 return 0;
775}
776
uwee15beb92010-08-08 17:01:18 +0000777/*
libv6db37e62009-12-03 12:25:34 +0000778 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000779 */
libv6db37e62009-12-03 12:25:34 +0000780static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000781{
libv6db37e62009-12-03 12:25:34 +0000782 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000783 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000784 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000785 uint8_t tmp;
786
libv8068cf92009-12-22 13:04:13 +0000787 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000788 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000789 return -1;
790 }
791
libv8068cf92009-12-22 13:04:13 +0000792 /* First, check the ISA Bridge */
793 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000794 switch (dev->device_id) {
795 case 0x0030: /* CK804 */
796 case 0x0050: /* MCP04 */
797 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000798 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000799 break;
mkarcherbb421582010-06-01 16:09:06 +0000800 case 0x0260: /* MCP51 */
801 case 0x0364: /* MCP55 */
802 /* find SMBus controller on *this* southbridge */
803 /* The infamous Tyan S2915-E has two south bridges; they are
804 easily told apart from each other by the class of the
805 LPC bridge, but have the same SMBus bridge IDs */
806 if (dev->func != 0) {
807 msg_perr("MCP LPC bridge at unexpected function"
808 " number %d\n", dev->func);
809 return -1;
810 }
811
hailfinger86da8ff2010-07-17 22:28:05 +0000812#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000813 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000814#else
815 /* pciutils/libpci before version 2.2 is too old to support
816 * PCI domains. Such old machines usually don't have domains
817 * besides domain 0, so this is not a problem.
818 */
819 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
820#endif
mkarcherbb421582010-06-01 16:09:06 +0000821 if (!dev) {
822 msg_perr("MCP SMBus controller could not be found\n");
823 return -1;
824 }
825 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
826 if (devclass != 0x0C05) {
827 msg_perr("Unexpected device class %04x for SMBus"
828 " controller\n", devclass);
829 return -1;
830 }
libv8068cf92009-12-22 13:04:13 +0000831 break;
mkarcherbb421582010-06-01 16:09:06 +0000832 default:
snelsone42c3802010-05-07 20:09:04 +0000833 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000834 return -1;
835 }
836
837 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
838 base += 0xC0;
839
840 tmp = INB(base + gpio);
841 tmp &= ~0x0F; /* null lower nibble */
842 tmp |= 0x04; /* gpio -> output. */
843 if (raise)
844 tmp |= 0x01;
845 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000846
847 return 0;
848}
849
uwee15beb92010-08-08 17:01:18 +0000850/*
851 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000852 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000853 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000854 */
uweeb26b6e2010-06-07 19:06:26 +0000855static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000856{
857 return nvidia_mcp_gpio_set(0x00, 1);
858}
859
uwee15beb92010-08-08 17:01:18 +0000860/*
861 * Suited for:
862 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000863 */
uweeb26b6e2010-06-07 19:06:26 +0000864static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000865{
866 return nvidia_mcp_gpio_set(0x02, 0);
867}
868
uwee15beb92010-08-08 17:01:18 +0000869/*
870 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +0000871 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
872 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000873 */
uweeb26b6e2010-06-07 19:06:26 +0000874static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000875{
876 return nvidia_mcp_gpio_set(0x02, 1);
877}
878
uwee15beb92010-08-08 17:01:18 +0000879/*
880 * Suited for:
881 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
882 *
883 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
884 * board. We can't tell the SMBus logical devices apart, but we
885 * can tell the LPC bridge functions apart.
886 * We need to choose the SMBus bridge next to the LPC bridge with
887 * ID 0x364 and the "LPC bridge" class.
888 * b) #TBL is hardwired on that board to a pull-down. It can be
889 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000890 */
uweeb26b6e2010-06-07 19:06:26 +0000891static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000892{
893 return nvidia_mcp_gpio_set(0x05, 1);
894}
895
uwee15beb92010-08-08 17:01:18 +0000896/*
897 * Suited for:
898 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000899 */
uweeb26b6e2010-06-07 19:06:26 +0000900static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000901{
902 return nvidia_mcp_gpio_set(0x08, 1);
903}
904
uwee15beb92010-08-08 17:01:18 +0000905/*
906 * Suited for:
907 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000908 */
mkarcherd291e752010-06-12 23:14:03 +0000909static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000910{
911 return nvidia_mcp_gpio_set(0x0c, 1);
912}
913
uwee15beb92010-08-08 17:01:18 +0000914/*
915 * Suited for:
916 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000917 */
918static int nvidia_mcp_gpio4_lower(void)
919{
920 return nvidia_mcp_gpio_set(0x04, 0);
921}
922
uwee15beb92010-08-08 17:01:18 +0000923/*
924 * Suited for:
925 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +0000926 */
uweeb26b6e2010-06-07 19:06:26 +0000927static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000928{
libv6db37e62009-12-03 12:25:34 +0000929 return nvidia_mcp_gpio_set(0x10, 1);
930}
libv5ac6e5c2009-10-05 16:07:00 +0000931
uwee15beb92010-08-08 17:01:18 +0000932/*
933 * Suited for:
934 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +0000935 */
uweeb26b6e2010-06-07 19:06:26 +0000936static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000937{
938 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000939}
940
uwee15beb92010-08-08 17:01:18 +0000941/*
942 * Suited for:
943 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +0000944 */
uweeb26b6e2010-06-07 19:06:26 +0000945static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000946{
libv6db37e62009-12-03 12:25:34 +0000947 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000948}
libv5ac6e5c2009-10-05 16:07:00 +0000949
uwee15beb92010-08-08 17:01:18 +0000950/*
951 * Suited for:
uwe70640ba2010-09-07 17:52:09 +0000952 * - GIGABYTE GA-K8N51GMF-9
953 */
954static int nvidia_mcp_gpio3b_raise(void)
955{
956 return nvidia_mcp_gpio_set(0x3b, 1);
957}
958
959/*
960 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000961 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +0000962 */
uweeb26b6e2010-06-07 19:06:26 +0000963static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000964{
965#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +0000966#define DBE6x_PRI_BOOT_LOC_SHIFT 2
967#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
968#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +0000969#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
970#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
971#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +0000972#define DBE6x_BOOT_LOC_FLASH 2
973#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +0000974
stepanf251ff82009-08-12 18:25:24 +0000975 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000976 unsigned long boot_loc;
977
stepanf251ff82009-08-12 18:25:24 +0000978 /* Geode only has a single core */
979 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000980 return -1;
stepanf778f522008-02-20 11:11:18 +0000981
stepanf251ff82009-08-12 18:25:24 +0000982 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000983
stepanf251ff82009-08-12 18:25:24 +0000984 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000985 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
986 boot_loc = DBE6x_BOOT_LOC_FWHUB;
987 else
988 boot_loc = DBE6x_BOOT_LOC_FLASH;
989
stepanf251ff82009-08-12 18:25:24 +0000990 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
991 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000992 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000993
stepanf251ff82009-08-12 18:25:24 +0000994 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000995
stepanf251ff82009-08-12 18:25:24 +0000996 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000997
stepanf778f522008-02-20 11:11:18 +0000998 return 0;
999}
1000
uwee15beb92010-08-08 17:01:18 +00001001/*
uwe3a3ab2f2010-03-25 23:18:41 +00001002 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001003 */
1004static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1005{
mkarcher681bc022010-02-24 00:00:21 +00001006 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001007 struct pci_dev *dev;
1008 uint32_t tmp, base;
1009
mkarcher6757a5e2010-08-15 22:35:31 +00001010 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1011
1012 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1013 {0},
1014 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1015 {0xB0, 0x0001, 0x0000},
1016 {0xB0, 0x0001, 0x0000},
1017 {0xB0, 0x0001, 0x0000},
1018 {0xB0, 0x0001, 0x0000},
1019 {0xB0, 0x0001, 0x0000},
1020 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1021 {0},
1022 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1023 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1024 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1025 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1026 {0x4E, 0x0100, 0x0000},
1027 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1028 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1029 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1030 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1031 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1032 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1033 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1034 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1035 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1036 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1037 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1038 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1039 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1040 {0},
1041 {0},
1042 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1043 {0}
1044 };
1045
1046
libv8d908612009-12-14 10:41:58 +00001047 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1048 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001049 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001050 return -1;
1051 }
1052
uwee15beb92010-08-08 17:01:18 +00001053 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001054 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001055 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001056 return -1;
1057 }
1058
mkarcher6757a5e2010-08-15 22:35:31 +00001059 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1060 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1061 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1062 return -1;
libv8d908612009-12-14 10:41:58 +00001063 }
1064
libv8d908612009-12-14 10:41:58 +00001065 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1066 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001067 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001068 return -1;
1069 }
1070
1071 /* PM IO base */
1072 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1073
mkarcher681bc022010-02-24 00:00:21 +00001074 gpo_byte = gpo >> 3;
1075 gpo_bit = gpo & 7;
1076 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001077 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001078 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001079 else
mkarcher681bc022010-02-24 00:00:21 +00001080 tmp &= ~(0x01 << gpo_bit);
1081 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001082
1083 return 0;
1084}
1085
uwee15beb92010-08-08 17:01:18 +00001086/*
1087 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001088 * - ASUS P2B-N
1089 */
1090static int intel_piix4_gpo18_lower(void)
1091{
1092 return intel_piix4_gpo_set(18, 0);
1093}
1094
1095/*
1096 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001097 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001098 */
mkarcher6757a5e2010-08-15 22:35:31 +00001099static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001100{
1101 return intel_piix4_gpo_set(22, 1);
1102}
1103
uwee15beb92010-08-08 17:01:18 +00001104/*
1105 * Suited for:
1106 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001107 */
uweeb26b6e2010-06-07 19:06:26 +00001108static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001109{
uwee15beb92010-08-08 17:01:18 +00001110 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001111}
1112
uwee15beb92010-08-08 17:01:18 +00001113/*
uwe3a3ab2f2010-03-25 23:18:41 +00001114 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001115 */
libv5afe85c2009-11-28 18:07:51 +00001116static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001117{
uwe3a3ab2f2010-03-25 23:18:41 +00001118 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001119 static struct {
1120 uint16_t id;
1121 uint8_t base_reg;
1122 uint32_t bank0;
1123 uint32_t bank1;
1124 uint32_t bank2;
1125 } intel_ich_gpio_table[] = {
1126 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1127 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1128 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1129 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1130 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1131 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1132 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1133 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1134 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1135 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1136 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1137 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1138 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1139 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1140 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1141 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1142 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1143 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1144 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1145 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1146 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1147 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1148 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1149 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1150 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1151 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1152 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1153 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1154 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1155 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1156 {0, 0, 0, 0, 0} /* end marker */
1157 };
uwecc6ecc52008-05-22 21:19:38 +00001158
libv5afe85c2009-11-28 18:07:51 +00001159 struct pci_dev *dev;
1160 uint16_t base;
1161 uint32_t tmp;
1162 int i, allowed;
1163
1164 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001165 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001166 uint16_t device_class;
1167 /* libpci before version 2.2.4 does not store class info. */
1168 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001169 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001170 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001171 /* Is this device in our list? */
1172 for (i = 0; intel_ich_gpio_table[i].id; i++)
1173 if (dev->device_id == intel_ich_gpio_table[i].id)
1174 break;
1175
1176 if (intel_ich_gpio_table[i].id)
1177 break;
1178 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001179 }
libv5afe85c2009-11-28 18:07:51 +00001180
uwecc6ecc52008-05-22 21:19:38 +00001181 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001182 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001183 return -1;
1184 }
1185
uwee15beb92010-08-08 17:01:18 +00001186 /*
1187 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1188 * strapped to zero. From some mobile ICH9 version on, this becomes
1189 * 6:1. The mask below catches all.
1190 */
libv5afe85c2009-11-28 18:07:51 +00001191 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001192
uwee15beb92010-08-08 17:01:18 +00001193 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001194 if (gpio < 32)
1195 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1196 else if (gpio < 64)
1197 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1198 else
1199 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1200
1201 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001202 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001203 " setting GPIO%02d\n", gpio);
1204 return -1;
1205 }
1206
snelsone42c3802010-05-07 20:09:04 +00001207 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001208 raise ? "Rais" : "Dropp", gpio);
1209
1210 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001211 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001212 tmp = INL(base);
1213 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1214 if ((gpio == 28) &&
1215 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1216 tmp |= 1 << 27;
1217 else
1218 tmp |= 1 << gpio;
1219 OUTL(tmp, base);
1220
1221 /* As soon as we are talking to ICH8 and above, this register
1222 decides whether we can set the gpio or not. */
1223 if (dev->device_id > 0x2800) {
1224 tmp = INL(base);
1225 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001226 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001227 " does not allow setting GPIO%02d\n",
1228 gpio);
1229 return -1;
1230 }
1231 }
1232
uwee15beb92010-08-08 17:01:18 +00001233 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001234 tmp = INL(base + 0x04);
1235 tmp &= ~(1 << gpio);
1236 OUTL(tmp, base + 0x04);
1237
uwee15beb92010-08-08 17:01:18 +00001238 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001239 tmp = INL(base + 0x0C);
1240 if (raise)
1241 tmp |= 1 << gpio;
1242 else
1243 tmp &= ~(1 << gpio);
1244 OUTL(tmp, base + 0x0C);
1245 } else if (gpio < 64) {
1246 gpio -= 32;
1247
uwee15beb92010-08-08 17:01:18 +00001248 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001249 tmp = INL(base + 0x30);
1250 tmp |= 1 << gpio;
1251 OUTL(tmp, base + 0x30);
1252
1253 /* As soon as we are talking to ICH8 and above, this register
1254 decides whether we can set the gpio or not. */
1255 if (dev->device_id > 0x2800) {
1256 tmp = INL(base + 30);
1257 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001258 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001259 " does not allow setting GPIO%02d\n",
1260 gpio + 32);
1261 return -1;
1262 }
1263 }
1264
uwee15beb92010-08-08 17:01:18 +00001265 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001266 tmp = INL(base + 0x34);
1267 tmp &= ~(1 << gpio);
1268 OUTL(tmp, base + 0x34);
1269
uwee15beb92010-08-08 17:01:18 +00001270 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001271 tmp = INL(base + 0x38);
1272 if (raise)
1273 tmp |= 1 << gpio;
1274 else
1275 tmp &= ~(1 << gpio);
1276 OUTL(tmp, base + 0x38);
1277 } else {
1278 gpio -= 64;
1279
uwee15beb92010-08-08 17:01:18 +00001280 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001281 tmp = INL(base + 0x40);
1282 tmp |= 1 << gpio;
1283 OUTL(tmp, base + 0x40);
1284
1285 tmp = INL(base + 40);
1286 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001287 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001288 "not allow setting GPIO%02d\n", gpio + 64);
1289 return -1;
1290 }
1291
uwee15beb92010-08-08 17:01:18 +00001292 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001293 tmp = INL(base + 0x44);
1294 tmp &= ~(1 << gpio);
1295 OUTL(tmp, base + 0x44);
1296
uwee15beb92010-08-08 17:01:18 +00001297 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001298 tmp = INL(base + 0x48);
1299 if (raise)
1300 tmp |= 1 << gpio;
1301 else
1302 tmp &= ~(1 << gpio);
1303 OUTL(tmp, base + 0x48);
1304 }
uwecc6ecc52008-05-22 21:19:38 +00001305
1306 return 0;
1307}
1308
uwee15beb92010-08-08 17:01:18 +00001309/*
1310 * Suited for:
1311 * - abit IP35: Intel P35 + ICH9R
1312 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001313 */
uweeb26b6e2010-06-07 19:06:26 +00001314static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001315{
libv5afe85c2009-11-28 18:07:51 +00001316 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001317}
1318
uwee15beb92010-08-08 17:01:18 +00001319/*
1320 * Suited for:
1321 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001322 */
1323static int intel_ich_gpio18_raise(void)
1324{
1325 return intel_ich_gpio_set(18, 1);
1326}
1327
uwee15beb92010-08-08 17:01:18 +00001328/*
1329 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001330 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001331 */
uweeb26b6e2010-06-07 19:06:26 +00001332static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001333{
1334 return intel_ich_gpio_set(34, 1);
1335}
1336
uwee15beb92010-08-08 17:01:18 +00001337/*
1338 * Suited for:
1339 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001340 */
uweeb26b6e2010-06-07 19:06:26 +00001341static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001342{
libv5afe85c2009-11-28 18:07:51 +00001343 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001344}
1345
uwee15beb92010-08-08 17:01:18 +00001346/*
libvdc84fa32009-11-28 18:26:21 +00001347 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001348 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1349 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
1350 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001351 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001352 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1353 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001354 */
uweeb26b6e2010-06-07 19:06:26 +00001355static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001356{
libv5afe85c2009-11-28 18:07:51 +00001357 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001358}
1359
uwee15beb92010-08-08 17:01:18 +00001360/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001361 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001362 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001363 * - ASUS P4B533-E: socket478 + 845E + ICH4
1364 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001365 */
uweeb26b6e2010-06-07 19:06:26 +00001366static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001367{
1368 return intel_ich_gpio_set(22, 1);
1369}
1370
uwee15beb92010-08-08 17:01:18 +00001371/*
1372 * Suited for:
1373 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001374 */
uweeb26b6e2010-06-07 19:06:26 +00001375static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001376{
uwee15beb92010-08-08 17:01:18 +00001377 int ret;
1378 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1379 if (!ret)
1380 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1381 if (!ret)
1382 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1383 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001384}
1385
uwee15beb92010-08-08 17:01:18 +00001386/*
libve42a7c62009-11-28 18:16:31 +00001387 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001388 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1389 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1390 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
libv5afe85c2009-11-28 18:07:51 +00001391 */
uweeb26b6e2010-06-07 19:06:26 +00001392static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001393{
1394 return intel_ich_gpio_set(23, 1);
1395}
1396
uwee15beb92010-08-08 17:01:18 +00001397/*
1398 * Suited for:
1399 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001400 */
1401static int intel_ich_gpio25_raise(void)
1402{
1403 return intel_ich_gpio_set(25, 1);
1404}
1405
uwee15beb92010-08-08 17:01:18 +00001406/*
1407 * Suited for:
1408 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001409 */
uweeb26b6e2010-06-07 19:06:26 +00001410static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001411{
1412 return intel_ich_gpio_set(26, 1);
1413}
1414
uwee15beb92010-08-08 17:01:18 +00001415/*
1416 * Suited for:
1417 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001418 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001419 */
hailfinger531e79c2010-07-24 18:47:45 +00001420static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001421{
1422 return intel_ich_gpio_set(32, 1);
1423}
1424
uwee15beb92010-08-08 17:01:18 +00001425/*
1426 * Suited for:
1427 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001428 */
uweeb26b6e2010-06-07 19:06:26 +00001429static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001430{
1431 int ret;
1432
1433 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1434 ret = intel_ich_gpio_set(22, 1);
1435 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1436 ret = intel_ich_gpio_set(23, 1);
1437
1438 return ret;
1439}
1440
uwee15beb92010-08-08 17:01:18 +00001441/*
1442 * Suited for:
1443 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001444 */
uweeb26b6e2010-06-07 19:06:26 +00001445static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001446{
libv5afe85c2009-11-28 18:07:51 +00001447 int ret;
stepanb8361b92008-03-17 22:59:40 +00001448
libv5afe85c2009-11-28 18:07:51 +00001449 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1450 if (!ret)
1451 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001452
libv5afe85c2009-11-28 18:07:51 +00001453 return ret;
stepanb8361b92008-03-17 22:59:40 +00001454}
1455
uwee15beb92010-08-08 17:01:18 +00001456/*
1457 * Suited for:
1458 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001459 */
snelsonef86df92010-03-19 22:49:09 +00001460static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001461{
snelsonef86df92010-03-19 22:49:09 +00001462 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001463 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001464 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001465
1466 /* VT82C686 Power management */
1467 dev = pci_dev_find(0x1106, 0x3057);
1468 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001469 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001470 return -1;
1471 }
1472
snelsone42c3802010-05-07 20:09:04 +00001473 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001474 raise ? "Rais" : "Dropp", gpio);
1475
1476 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001477 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001478 switch(gpio)
1479 {
1480 case 0:
1481 tmp &= ~0x03;
1482 break;
1483 case 1:
1484 tmp |= 0x04;
1485 break;
1486 case 2:
1487 tmp |= 0x08;
1488 break;
1489 case 3:
1490 tmp |= 0x10;
1491 break;
1492 }
libv88cd3d22009-06-17 14:43:24 +00001493 pci_write_byte(dev, 0x54, tmp);
1494
1495 /* PM IO base */
1496 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1497
1498 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001499 tmp = INL(base + 0x4C);
1500 if (raise)
1501 tmp |= 1U << gpio;
1502 else
1503 tmp &= ~(1U << gpio);
1504 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001505
1506 return 0;
1507}
1508
uwee15beb92010-08-08 17:01:18 +00001509/*
1510 * Suited for:
1511 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001512 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001513 */
uweeb26b6e2010-06-07 19:06:26 +00001514static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001515{
1516 return via_apollo_gpo_set(4, 0);
1517}
1518
uwee15beb92010-08-08 17:01:18 +00001519/*
1520 * Suited for:
1521 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001522 */
uweeb26b6e2010-06-07 19:06:26 +00001523static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001524{
1525 return via_apollo_gpo_set(0, 0);
1526}
1527
uwee15beb92010-08-08 17:01:18 +00001528/*
mkarchercd460642010-01-09 17:36:06 +00001529 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001530 *
1531 * Suited for:
1532 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001533 */
uweeb26b6e2010-06-07 19:06:26 +00001534static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001535{
uwee15beb92010-08-08 17:01:18 +00001536 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001537 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001538
1539 dev = pci_dev_find(0x1039, 0x0962);
1540 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001541 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001542 return 1;
1543 }
1544
uwee15beb92010-08-08 17:01:18 +00001545 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001546 base = pci_read_word(dev, 0x74);
1547 temp = INW(base + 0x68);
1548 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001549 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001550
1551 temp = INW(base + 0x64);
1552 temp |= (1 << 0); /* Raise output? */
1553 OUTW(temp, base + 0x64);
1554
1555 w836xx_memw_enable(0x2E);
1556
1557 return 0;
1558}
1559
uwee15beb92010-08-08 17:01:18 +00001560/*
libv5bcbdea2009-06-19 13:00:24 +00001561 * Find the runtime registers of an SMSC Super I/O, after verifying its
1562 * chip ID.
1563 *
1564 * Returns the base port of the runtime register block, or 0 on error.
1565 */
1566static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1567 uint8_t logical_device)
1568{
1569 uint16_t rt_port = 0;
1570
1571 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001572 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001573 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001574 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001575 goto out;
1576 }
1577
1578 /* If the runtime block is active, get its address. */
1579 sio_write(sio_port, 0x07, logical_device);
1580 if (sio_read(sio_port, 0x30) & 1) {
1581 rt_port = (sio_read(sio_port, 0x60) << 8)
1582 | sio_read(sio_port, 0x61);
1583 }
1584
1585 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001586 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001587 "Super I/O runtime interface not available.\n");
1588 }
1589out:
uwe619a15a2009-06-28 23:26:37 +00001590 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001591 return rt_port;
1592}
1593
uwee15beb92010-08-08 17:01:18 +00001594/*
1595 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001596 * connected to GP30 on the Super I/O, and TBL# is always high.
1597 */
uweeb26b6e2010-06-07 19:06:26 +00001598static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001599{
1600 struct pci_dev *dev;
1601 uint16_t rt_port;
1602 uint8_t val;
1603
1604 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1605 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001606 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001607 return -1;
1608 }
1609
uwe619a15a2009-06-28 23:26:37 +00001610 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001611 if (rt_port == 0)
1612 return -1;
1613
1614 /* Configure the GPIO pin. */
1615 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001616 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001617 OUTB(val, rt_port + 0x33);
1618
1619 /* Disable write protection. */
1620 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001621 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001622 OUTB(val, rt_port + 0x4d);
1623
1624 return 0;
1625}
1626
uwee15beb92010-08-08 17:01:18 +00001627/*
1628 * Suited for:
1629 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001630 */
uweeb26b6e2010-06-07 19:06:26 +00001631static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001632{
1633 uint16_t id, base;
1634 uint8_t tmp;
1635
uwee15beb92010-08-08 17:01:18 +00001636 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001637 w836xx_ext_enter(0x2E);
1638 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1639 w836xx_ext_leave(0x2E);
1640
1641 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001642 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001643 return -1;
1644 }
1645
uwee15beb92010-08-08 17:01:18 +00001646 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001647 w836xx_ext_enter(0x2E);
1648 sio_write(0x2E, 0x07, 0x0C);
1649 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1650 w836xx_ext_leave(0x2E);
1651
1652 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001653 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001654 " Base.\n");
1655 return -1;
1656 }
1657
1658 /* Raise GP51. */
1659 tmp = INB(base);
1660 tmp |= 0x02;
1661 OUTB(tmp, base);
1662
1663 return 0;
1664}
1665
libv9c4d2b22009-09-01 21:22:23 +00001666/*
1667 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1668 * There is only some limited checking on the port numbers.
1669 */
uwef6f94d42010-03-13 17:28:29 +00001670static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001671{
1672 unsigned int port;
1673 uint16_t id, base;
1674 uint8_t tmp;
1675
1676 port = line / 10;
1677 port--;
1678 line %= 10;
1679
1680 /* Check line */
1681 if ((port > 4) || /* also catches unsigned -1 */
1682 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001683 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001684 return -1;
1685 }
1686
uwee15beb92010-08-08 17:01:18 +00001687 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001688 enter_conf_mode_ite(0x2E);
1689 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1690 exit_conf_mode_ite(0x2E);
1691
1692 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001693 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001694 return -1;
1695 }
1696
1697 /* Get the GPIO base */
1698 enter_conf_mode_ite(0x2E);
1699 sio_write(0x2E, 0x07, 0x07);
1700 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1701 exit_conf_mode_ite(0x2E);
1702
1703 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001704 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001705 " Base.\n");
1706 return -1;
1707 }
1708
1709 /* set GPIO. */
1710 tmp = INB(base + port);
1711 if (raise)
1712 tmp |= 1 << line;
1713 else
1714 tmp &= ~(1 << line);
1715 OUTB(tmp, base + port);
1716
1717 return 0;
1718}
1719
uwee15beb92010-08-08 17:01:18 +00001720/*
mkarchercccf1392010-03-09 16:57:06 +00001721 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001722 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1723 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001724 */
uweeb26b6e2010-06-07 19:06:26 +00001725static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001726{
1727 return it8712f_gpio_set(32, 1);
1728}
1729
hailfinger324a9cc2010-05-26 01:45:41 +00001730#endif
1731
uwee15beb92010-08-08 17:01:18 +00001732/*
uwec0751f42009-10-06 13:00:00 +00001733 * Below is the list of boards which need a special "board enable" code in
1734 * flashrom before their ROM chip can be accessed/written to.
1735 *
1736 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1737 * to the respective tables in print.c. Thanks!
1738 *
uwebe4477b2007-08-23 16:08:21 +00001739 * We use 2 sets of IDs here, you're free to choose which is which. This
1740 * is to provide a very high degree of certainty when matching a board on
1741 * the basis of subsystem/card IDs. As not every vendor handles
1742 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001743 *
stuge84659842009-04-20 12:38:17 +00001744 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001745 * NULLed if they don't identify the board fully and if you can't use DMI.
1746 * But please take care to provide an as complete set of pci ids as possible;
1747 * autodetection is the preferred behaviour and we would like to make sure that
1748 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001749 *
mkarcher803b4042010-01-20 14:14:11 +00001750 * If PCI IDs are not sufficient for board matching, the match can be further
1751 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001752 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001753 * substring match, unless it is anchored to the beginning (with a ^ in front)
1754 * or the end (with a $ at the end). Both anchors may be specified at the
1755 * same time to match the full field.
1756 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001757 * When a board is matched through DMI, the first and second main PCI IDs
1758 * and the first subsystem PCI ID have to match as well. If you specify the
1759 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1760 * subsystem ID of that device is indeed zero.
1761 *
stuge84659842009-04-20 12:38:17 +00001762 * The coreboot ids are used two fold. When running with a coreboot firmware,
1763 * the ids uniquely matches the coreboot board identification string. When a
1764 * legacy bios is installed and when autodetection is not possible, these ids
1765 * can be used to identify the board through the -m command line argument.
1766 *
1767 * When a board is identified through its coreboot ids (in both cases), the
1768 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001769 */
stepan927d4e22007-04-04 22:45:58 +00001770
uwec7f7eda2009-05-08 16:23:34 +00001771/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001772const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001773
mkarcherf2620582010-02-28 01:33:48 +00001774 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001775#if defined(__i386__) || defined(__x86_64__)
uwee15beb92010-08-08 17:01:18 +00001776 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1777 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1778 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1779 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1780 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1781 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1782 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchere68b8152010-08-15 22:43:23 +00001783 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
uwee15beb92010-08-08 17:01:18 +00001784 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001785 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001786 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001787 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001788 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1789 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001790 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001791 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001792 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001793 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001794 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001795 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001796 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
uwe75074aa2010-08-15 14:36:18 +00001797 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001798 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
mkarcher5b19f1a2010-07-08 09:32:18 +00001799 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001800 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001801 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mhm4791ef92010-09-01 01:21:34 +00001802 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
mkarcherf2620582010-02-28 01:33:48 +00001803 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001804 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001805 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001806 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001807 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001808 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001809 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001810 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
mkarcher15ea7eb2010-09-10 14:46:46 +00001811 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001812 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001813 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001814 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001815 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001816 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1817 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
mkarcher6757a5e2010-08-15 22:35:31 +00001818 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
uwee6dc3012010-05-26 22:26:44 +00001819 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001820 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf4016092010-08-13 12:49:01 +00001821 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
uwe70640ba2010-09-07 17:52:09 +00001822 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
mkarcherf2620582010-02-28 01:33:48 +00001823 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001824 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1825 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001826 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001827 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
uwe0b7a6ba2010-08-15 15:26:30 +00001828 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001829 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwee15beb92010-08-08 17:01:18 +00001830 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001831 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1832 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001833 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001834 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001835 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001836 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwe0b7a6ba2010-08-15 15:26:30 +00001837 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
1838 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001839 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001840 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001841 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
uwe89e0e7f2010-09-07 18:14:53 +00001842 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, NT, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001843 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001844 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001845 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher7ad3c252010-08-15 10:21:29 +00001846 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
mkarcher51455562010-06-27 15:07:49 +00001847 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
uwe0b7a6ba2010-08-15 15:26:30 +00001848 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001849 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001850 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001851 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001852 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001853 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001854 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001855 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001856 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001857 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001858 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001859 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1860 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001861#endif
mkarcherf2620582010-02-28 01:33:48 +00001862 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001863};
1864
uwee15beb92010-08-08 17:01:18 +00001865/*
stepan1037f6f2008-01-18 15:33:10 +00001866 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001867 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001868 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001869static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001870 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001871{
hailfinger1ff33dc2010-07-03 11:02:10 +00001872 const struct board_pciid_enable *board = board_pciid_enables;
1873 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001874
uwe4b650af2009-05-09 00:47:04 +00001875 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001876 if (vendor && (!board->lb_vendor
1877 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001878 continue;
stepan927d4e22007-04-04 22:45:58 +00001879
stuge0c1005b2008-07-02 00:47:30 +00001880 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001881 continue;
stepan927d4e22007-04-04 22:45:58 +00001882
uwef6641642007-05-09 10:17:44 +00001883 if (!pci_dev_find(board->first_vendor, board->first_device))
1884 continue;
stepan927d4e22007-04-04 22:45:58 +00001885
uwef6641642007-05-09 10:17:44 +00001886 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001887 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001888 continue;
stugeb9b411f2008-01-27 16:21:21 +00001889
1890 if (vendor)
1891 return board;
1892
1893 if (partmatch) {
1894 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001895 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1896 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001897 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001898 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001899 return NULL;
1900 }
1901 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001902 }
uwe6ed6d952007-12-04 21:49:06 +00001903
stugeb9b411f2008-01-27 16:21:21 +00001904 if (partmatch)
1905 return partmatch;
1906
stepan3370c892009-07-30 13:30:17 +00001907 if (!partvendor_from_cbtable) {
1908 /* Only warn if the mainboard type was not gathered from the
1909 * coreboot table. If it was, the coreboot implementor is
1910 * expected to fix flashrom, too.
1911 */
snelsone42c3802010-05-07 20:09:04 +00001912 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001913 vendor, part);
1914 }
uwef6641642007-05-09 10:17:44 +00001915 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001916}
1917
uwee15beb92010-08-08 17:01:18 +00001918/*
uwebe4477b2007-08-23 16:08:21 +00001919 * Match boards on PCI IDs and subsystem IDs.
1920 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001921 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001922const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001923{
hailfinger1ff33dc2010-07-03 11:02:10 +00001924 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001925
uwe4b650af2009-05-09 00:47:04 +00001926 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001927 if ((!board->first_card_vendor || !board->first_card_device) &&
1928 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001929 continue;
stepan927d4e22007-04-04 22:45:58 +00001930
uwef6641642007-05-09 10:17:44 +00001931 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001932 board->first_card_vendor,
1933 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001934 continue;
stepan927d4e22007-04-04 22:45:58 +00001935
uwef6641642007-05-09 10:17:44 +00001936 if (board->second_vendor) {
1937 if (board->second_card_vendor) {
1938 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001939 board->second_device,
1940 board->second_card_vendor,
1941 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001942 continue;
1943 } else {
1944 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001945 board->second_device))
uwef6641642007-05-09 10:17:44 +00001946 continue;
1947 }
1948 }
stepan927d4e22007-04-04 22:45:58 +00001949
mkarcher803b4042010-01-20 14:14:11 +00001950 if (board->dmi_pattern) {
1951 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001952 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001953 " DMI info unavailable.\n",
1954 board->vendor_name, board->board_name);
1955 continue;
1956 } else {
1957 if (!dmi_match(board->dmi_pattern))
1958 continue;
1959 }
1960 }
1961
uwef6641642007-05-09 10:17:44 +00001962 return board;
1963 }
stepan927d4e22007-04-04 22:45:58 +00001964
uwef6641642007-05-09 10:17:44 +00001965 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001966}
1967
uwe6ed6d952007-12-04 21:49:06 +00001968int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001969{
hailfinger1ff33dc2010-07-03 11:02:10 +00001970 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001971 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001972
stugeb9b411f2008-01-27 16:21:21 +00001973 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001974 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001975
uwef6641642007-05-09 10:17:44 +00001976 if (!board)
1977 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001978
uwee15beb92010-08-08 17:01:18 +00001979 if (board && board->status == NT) {
1980 if (!force_boardenable) {
1981 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1982 "code has not been tested, and thus will not not be executed by default.\n"
1983 "Depending on your hardware environment, erasing, writing or even probing\n"
1984 "can fail without running the board specific code.\n\n"
1985 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1986 "\"internal programmer\") for details.\n",
1987 board->vendor_name, board->board_name);
1988 board = NULL;
1989 } else {
1990 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1991 "Please report success/failure to flashrom@flashrom.org.\n");
uwef6f94d42010-03-13 17:28:29 +00001992 }
mkarcher29a80852010-03-07 22:29:28 +00001993 }
1994
uwef6641642007-05-09 10:17:44 +00001995 if (board) {
libve9b336e2010-01-20 14:45:03 +00001996 if (board->max_rom_decode_parallel)
1997 max_rom_decode.parallel =
1998 board->max_rom_decode_parallel * 1024;
1999
uwe0ec24c22010-01-28 19:02:36 +00002000 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002001 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002002 "board \"%s %s\"... ", board->vendor_name,
2003 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002004
uweeb26b6e2010-06-07 19:06:26 +00002005 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002006 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002007 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002008 else
snelsone42c3802010-05-07 20:09:04 +00002009 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002010 }
uwef6641642007-05-09 10:17:44 +00002011 }
stepan927d4e22007-04-04 22:45:58 +00002012
uwef6641642007-05-09 10:17:44 +00002013 return ret;
stepan927d4e22007-04-04 22:45:58 +00002014}