blob: 5cc937904a3b7d4d2c017d27888a92ed4567e281 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199static CPUDebugExcpHandler *debug_excp_handler;
200
201CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
202{
203 CPUDebugExcpHandler *old_handler = debug_excp_handler;
204
205 debug_excp_handler = handler;
206 return old_handler;
207}
208
209static void cpu_handle_debug_exception(CPUState *env)
210{
211 CPUWatchpoint *wp;
212
213 if (!env->watchpoint_hit) {
214 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
215 wp->flags &= ~BP_WATCHPOINT_HIT;
216 }
217 }
218 if (debug_excp_handler) {
219 debug_excp_handler(env);
220 }
221}
222
bellard7d132992003-03-06 23:23:54 +0000223/* main execution loop */
224
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225volatile sig_atomic_t exit_request;
226
bellarde4533c72003-06-15 19:51:39 +0000227int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000228{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100229 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000230 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000231 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000232 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000233 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000234
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100235 if (env1->halted) {
236 if (!cpu_has_work(env1)) {
237 return EXCP_HALTED;
238 }
239
240 env1->halted = 0;
241 }
bellard5a1e3cf2005-11-23 21:02:53 +0000242
ths5fafdf22007-09-16 21:08:06 +0000243 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000244
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100245 /* the access to env below is actually saving the global register's
246 value, so that files not including target-xyz/exec.h are free to
247 use it. */
248 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
249 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200250 barrier();
bellardc27004e2005-01-03 23:35:10 +0000251 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000252
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200253 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300254 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300255 }
256
thsecb644f2007-06-03 18:45:53 +0000257#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 /* put eflags in CPU temporary format */
259 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
260 DF = 1 - (2 * ((env->eflags >> 10) & 1));
261 CC_OP = CC_OP_EFLAGS;
262 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000263#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000264#elif defined(TARGET_M68K)
265 env->cc_op = CC_OP_FLAGS;
266 env->cc_dest = env->sr & 0xf;
267 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_ALPHA)
269#elif defined(TARGET_ARM)
270#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100271#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200272#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000273#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000274#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000275#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100276#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000277 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000278#else
279#error unsupported target CPU
280#endif
bellard3fb2ded2003-06-24 13:22:59 +0000281 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000282
bellard7d132992003-03-06 23:23:54 +0000283 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000284 for(;;) {
285 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200286#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000287#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100288 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000289#define env cpu_single_env
290#endif
bellard3fb2ded2003-06-24 13:22:59 +0000291 /* if an exception is pending, we execute it here */
292 if (env->exception_index >= 0) {
293 if (env->exception_index >= EXCP_INTERRUPT) {
294 /* exit request from the cpu execution loop */
295 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100296 if (ret == EXCP_DEBUG) {
297 cpu_handle_debug_exception(env);
298 }
bellard3fb2ded2003-06-24 13:22:59 +0000299 break;
aurel3272d239e2009-01-14 19:40:27 +0000300 } else {
301#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000302 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000303 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000304 loop */
bellard83479e72003-06-25 16:12:37 +0000305#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000306 do_interrupt_user(env->exception_index,
307 env->exception_is_int,
308 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000309 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000310 /* successfully delivered */
311 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000312#endif
bellard3fb2ded2003-06-24 13:22:59 +0000313 ret = env->exception_index;
314 break;
aurel3272d239e2009-01-14 19:40:27 +0000315#else
bellard83479e72003-06-25 16:12:37 +0000316#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000317 /* simulate a real cpu exception. On i386, it can
318 trigger new exceptions, but we do not handle
319 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000320 do_interrupt(env->exception_index,
321 env->exception_is_int,
322 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000323 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000324 /* successfully delivered */
325 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000326#elif defined(TARGET_PPC)
327 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100328#elif defined(TARGET_LM32)
329 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200330#elif defined(TARGET_MICROBLAZE)
331 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000332#elif defined(TARGET_MIPS)
333 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000334#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000335 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000336#elif defined(TARGET_ARM)
337 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000338#elif defined(TARGET_SH4)
339 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000340#elif defined(TARGET_ALPHA)
341 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000342#elif defined(TARGET_CRIS)
343 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000344#elif defined(TARGET_M68K)
345 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000346#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100347 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000348#endif
bellard3fb2ded2003-06-24 13:22:59 +0000349 }
ths5fafdf22007-09-16 21:08:06 +0000350 }
bellard9df217a2005-02-10 22:05:51 +0000351
blueswir1b5fc09a2008-05-04 06:38:18 +0000352 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000353 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000354 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000355 if (unlikely(interrupt_request)) {
356 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
357 /* Mask out external interrupts for this step. */
358 interrupt_request &= ~(CPU_INTERRUPT_HARD |
359 CPU_INTERRUPT_FIQ |
360 CPU_INTERRUPT_SMI |
361 CPU_INTERRUPT_NMI);
362 }
pbrook6658ffb2007-03-16 23:58:11 +0000363 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
364 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
365 env->exception_index = EXCP_DEBUG;
366 cpu_loop_exit();
367 }
balroga90b7312007-05-01 01:28:01 +0000368#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200369 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Michael Walle81ea0e12011-02-17 23:45:02 +0100370 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32)
balroga90b7312007-05-01 01:28:01 +0000371 if (interrupt_request & CPU_INTERRUPT_HALT) {
372 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
373 env->halted = 1;
374 env->exception_index = EXCP_HLT;
375 cpu_loop_exit();
376 }
377#endif
bellard68a79312003-06-30 13:12:32 +0000378#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300379 if (interrupt_request & CPU_INTERRUPT_INIT) {
380 svm_check_intercept(SVM_EXIT_INIT);
381 do_cpu_init(env);
382 env->exception_index = EXCP_HALTED;
383 cpu_loop_exit();
384 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
385 do_cpu_sipi(env);
386 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000387 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
388 !(env->hflags & HF_SMM_MASK)) {
389 svm_check_intercept(SVM_EXIT_SMI);
390 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
391 do_smm_enter();
392 next_tb = 0;
393 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
394 !(env->hflags2 & HF2_NMI_MASK)) {
395 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
396 env->hflags2 |= HF2_NMI_MASK;
397 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
398 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800399 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
400 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
401 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
402 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000403 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
404 (((env->hflags2 & HF2_VINTR_MASK) &&
405 (env->hflags2 & HF2_HIF_MASK)) ||
406 (!(env->hflags2 & HF2_VINTR_MASK) &&
407 (env->eflags & IF_MASK &&
408 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
409 int intno;
410 svm_check_intercept(SVM_EXIT_INTR);
411 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
412 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000413 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200414#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000415#undef env
416 env = cpu_single_env;
417#define env cpu_single_env
418#endif
bellarddb620f42008-06-04 17:02:19 +0000419 do_interrupt(intno, 0, 0, 0, 1);
420 /* ensure that no TB jump will be modified as
421 the program flow was changed */
422 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000423#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000424 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
425 (env->eflags & IF_MASK) &&
426 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
427 int intno;
428 /* FIXME: this should respect TPR */
429 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000430 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000431 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000432 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000433 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000434 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000435#endif
bellarddb620f42008-06-04 17:02:19 +0000436 }
bellard68a79312003-06-30 13:12:32 +0000437 }
bellardce097762004-01-04 23:53:18 +0000438#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000439#if 0
440 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000441 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000442 }
443#endif
j_mayer47103572007-03-30 09:38:04 +0000444 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000445 ppc_hw_interrupt(env);
446 if (env->pending_interrupts == 0)
447 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000448 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000449 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100450#elif defined(TARGET_LM32)
451 if ((interrupt_request & CPU_INTERRUPT_HARD)
452 && (env->ie & IE_IE)) {
453 env->exception_index = EXCP_IRQ;
454 do_interrupt(env);
455 next_tb = 0;
456 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200457#elif defined(TARGET_MICROBLAZE)
458 if ((interrupt_request & CPU_INTERRUPT_HARD)
459 && (env->sregs[SR_MSR] & MSR_IE)
460 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
461 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
462 env->exception_index = EXCP_IRQ;
463 do_interrupt(env);
464 next_tb = 0;
465 }
bellard6af0bf92005-07-02 14:58:51 +0000466#elif defined(TARGET_MIPS)
467 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100468 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000469 /* Raise it */
470 env->exception_index = EXCP_EXT_INTERRUPT;
471 env->error_code = 0;
472 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000473 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000474 }
bellarde95c8d52004-09-30 22:22:08 +0000475#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300476 if (interrupt_request & CPU_INTERRUPT_HARD) {
477 if (cpu_interrupts_enabled(env) &&
478 env->interrupt_index > 0) {
479 int pil = env->interrupt_index & 0xf;
480 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000481
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300482 if (((type == TT_EXTINT) &&
483 cpu_pil_allowed(env, pil)) ||
484 type != TT_EXTINT) {
485 env->exception_index = env->interrupt_index;
486 do_interrupt(env);
487 next_tb = 0;
488 }
489 }
bellarde95c8d52004-09-30 22:22:08 +0000490 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
491 //do_interrupt(0, 0, 0, 0, 0);
492 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000493 }
bellardb5ff1b32005-11-26 10:38:39 +0000494#elif defined(TARGET_ARM)
495 if (interrupt_request & CPU_INTERRUPT_FIQ
496 && !(env->uncached_cpsr & CPSR_F)) {
497 env->exception_index = EXCP_FIQ;
498 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000499 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000500 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000501 /* ARMv7-M interrupt return works by loading a magic value
502 into the PC. On real hardware the load causes the
503 return to occur. The qemu implementation performs the
504 jump normally, then does the exception return when the
505 CPU tries to execute code at the magic address.
506 This will cause the magic PC value to be pushed to
507 the stack if an interrupt occured at the wrong time.
508 We avoid this by disabling interrupts when
509 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000510 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000511 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
512 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000513 env->exception_index = EXCP_IRQ;
514 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000515 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000516 }
bellardfdf9b3e2006-04-27 21:07:38 +0000517#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000518 if (interrupt_request & CPU_INTERRUPT_HARD) {
519 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000520 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000521 }
j_mayereddf68a2007-04-05 07:22:49 +0000522#elif defined(TARGET_ALPHA)
523 if (interrupt_request & CPU_INTERRUPT_HARD) {
524 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000525 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000526 }
thsf1ccf902007-10-08 13:16:14 +0000527#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000528 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100529 && (env->pregs[PR_CCS] & I_FLAG)
530 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000531 env->exception_index = EXCP_IRQ;
532 do_interrupt(env);
533 next_tb = 0;
534 }
535 if (interrupt_request & CPU_INTERRUPT_NMI
536 && (env->pregs[PR_CCS] & M_FLAG)) {
537 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000538 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000539 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000540 }
pbrook06338792007-05-23 19:58:11 +0000541#elif defined(TARGET_M68K)
542 if (interrupt_request & CPU_INTERRUPT_HARD
543 && ((env->sr & SR_I) >> SR_I_SHIFT)
544 < env->pending_level) {
545 /* Real hardware gets the interrupt vector via an
546 IACK cycle at this point. Current emulated
547 hardware doesn't rely on this, so we
548 provide/save the vector when the interrupt is
549 first signalled. */
550 env->exception_index = env->pending_vector;
551 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000552 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000553 }
bellard68a79312003-06-30 13:12:32 +0000554#endif
bellard9d050952006-05-22 22:03:52 +0000555 /* Don't use the cached interupt_request value,
556 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000557 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000558 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
559 /* ensure that no TB jump will be modified as
560 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000561 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000562 }
aurel32be214e62009-03-06 21:48:00 +0000563 }
564 if (unlikely(env->exit_request)) {
565 env->exit_request = 0;
566 env->exception_index = EXCP_INTERRUPT;
567 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000568 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700569#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000570 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000571 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000572#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000573 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000574 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000575 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000576#elif defined(TARGET_M68K)
577 cpu_m68k_flush_flags(env, env->cc_op);
578 env->cc_op = CC_OP_FLAGS;
579 env->sr = (env->sr & 0xffe0)
580 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000581 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000582#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700583 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000584#endif
bellard3fb2ded2003-06-24 13:22:59 +0000585 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700586#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000587 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000588 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000589 /* Note: we do it here to avoid a gcc bug on Mac OS X when
590 doing it in tb_find_slow */
591 if (tb_invalidated_flag) {
592 /* as some TB could have been invalidated because
593 of memory exceptions while generating the code, we
594 must recompute the hash index here */
595 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000596 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000597 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200598#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000599 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
600 (long)tb->tc_ptr, tb->pc,
601 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000602#endif
bellard8a40a182005-11-20 10:35:40 +0000603 /* see if we can patch the calling TB. When the TB
604 spans two pages, we cannot safely do a direct
605 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100606 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000607 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000608 }
pbrookd5975362008-06-07 20:50:51 +0000609 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000610
611 /* cpu_interrupt might be called while translating the
612 TB, but before it is linked into a potentially
613 infinite loop and becomes env->current_tb. Avoid
614 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200615 env->current_tb = tb;
616 barrier();
617 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000618 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000619 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200620#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000621#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000622 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000623#define env cpu_single_env
624#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000625 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000626 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000627 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000628 int insns_left;
629 tb = (TranslationBlock *)(long)(next_tb & ~3);
630 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000631 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000632 insns_left = env->icount_decr.u32;
633 if (env->icount_extra && insns_left >= 0) {
634 /* Refill decrementer and continue execution. */
635 env->icount_extra += insns_left;
636 if (env->icount_extra > 0xffff) {
637 insns_left = 0xffff;
638 } else {
639 insns_left = env->icount_extra;
640 }
641 env->icount_extra -= insns_left;
642 env->icount_decr.u16.low = insns_left;
643 } else {
644 if (insns_left > 0) {
645 /* Execute remaining instructions. */
646 cpu_exec_nocache(insns_left, tb);
647 }
648 env->exception_index = EXCP_INTERRUPT;
649 next_tb = 0;
650 cpu_loop_exit();
651 }
652 }
653 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200654 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000655 /* reset soft MMU for next block (it can currently
656 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000657 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000658 }
bellard3fb2ded2003-06-24 13:22:59 +0000659 } /* for(;;) */
660
bellard7d132992003-03-06 23:23:54 +0000661
bellarde4533c72003-06-15 19:51:39 +0000662#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000663 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000664 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000665#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000666 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000667#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000668#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100669#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000670#elif defined(TARGET_M68K)
671 cpu_m68k_flush_flags(env, env->cc_op);
672 env->cc_op = CC_OP_FLAGS;
673 env->sr = (env->sr & 0xffe0)
674 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200675#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000676#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000677#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000678#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000679#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100680#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000681 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000682#else
683#error unsupported target CPU
684#endif
pbrook1057eaa2007-02-04 13:37:44 +0000685
686 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200687 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100688 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000689
bellard6a00d602005-11-21 23:25:50 +0000690 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000691 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000692 return ret;
693}
bellard6dbad632003-03-16 18:05:05 +0000694
bellardfbf9eeb2004-04-25 21:21:33 +0000695/* must only be called from the generated code as an exception can be
696 generated */
697void tb_invalidate_page_range(target_ulong start, target_ulong end)
698{
bellarddc5d0b32004-06-22 18:43:30 +0000699 /* XXX: cannot enable it yet because it yields to MMU exception
700 where NIP != read address on PowerPC */
701#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000702 target_ulong phys_addr;
703 phys_addr = get_phys_addr_code(env, start);
704 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000705#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000706}
707
bellard1a18c712003-10-30 01:07:51 +0000708#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000709
bellard6dbad632003-03-16 18:05:05 +0000710void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
711{
712 CPUX86State *saved_env;
713
714 saved_env = env;
715 env = s;
bellarda412ac52003-07-26 18:01:40 +0000716 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000717 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000718 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000719 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000720 } else {
bellard5d975592008-05-12 22:05:33 +0000721 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000722 }
bellard6dbad632003-03-16 18:05:05 +0000723 env = saved_env;
724}
bellard9de5e442003-03-23 16:49:39 +0000725
bellard6f12a2a2007-11-11 22:16:56 +0000726void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000727{
728 CPUX86State *saved_env;
729
730 saved_env = env;
731 env = s;
ths3b46e622007-09-17 08:09:54 +0000732
bellard6f12a2a2007-11-11 22:16:56 +0000733 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000734
735 env = saved_env;
736}
737
bellard6f12a2a2007-11-11 22:16:56 +0000738void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000739{
740 CPUX86State *saved_env;
741
742 saved_env = env;
743 env = s;
ths3b46e622007-09-17 08:09:54 +0000744
bellard6f12a2a2007-11-11 22:16:56 +0000745 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000746
747 env = saved_env;
748}
749
bellarde4533c72003-06-15 19:51:39 +0000750#endif /* TARGET_I386 */
751
bellard67b915a2004-03-31 23:37:16 +0000752#if !defined(CONFIG_SOFTMMU)
753
bellard3fb2ded2003-06-24 13:22:59 +0000754#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700755#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
756#else
757#define EXCEPTION_ACTION cpu_loop_exit()
758#endif
bellard3fb2ded2003-06-24 13:22:59 +0000759
bellardb56dad12003-05-08 15:38:04 +0000760/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000761 the effective address of the memory exception. 'is_write' is 1 if a
762 write caused the exception and otherwise 0'. 'old_set' is the
763 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000764static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000765 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000766 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000767{
bellarda513fe12003-05-27 23:29:48 +0000768 TranslationBlock *tb;
769 int ret;
bellard68a79312003-06-30 13:12:32 +0000770
bellard83479e72003-06-25 16:12:37 +0000771 if (cpu_single_env)
772 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000773#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000774 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000775 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000776#endif
bellard25eb4482003-05-14 21:50:54 +0000777 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000778 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000779 return 1;
780 }
bellardfbf9eeb2004-04-25 21:21:33 +0000781
bellard3fb2ded2003-06-24 13:22:59 +0000782 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700783 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000784 if (ret < 0)
785 return 0; /* not an MMU fault */
786 if (ret == 0)
787 return 1; /* the MMU fault was handled without causing real CPU fault */
788 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000789 tb = tb_find_pc(pc);
790 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000791 /* the PC is inside the translated code. It means that we have
792 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000793 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000794 }
bellard3fb2ded2003-06-24 13:22:59 +0000795
bellard68016c62005-02-07 23:12:27 +0000796 /* we restore the process signal mask as the sigreturn should
797 do it (XXX: use sigsetjmp) */
798 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700799 EXCEPTION_ACTION;
800
aurel32968c74d2008-04-11 04:55:17 +0000801 /* never comes here */
802 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000803}
bellard9de5e442003-03-23 16:49:39 +0000804
bellard2b413142003-05-14 23:01:10 +0000805#if defined(__i386__)
806
bellardd8ecc0b2007-02-05 21:41:46 +0000807#if defined(__APPLE__)
808# include <sys/ucontext.h>
809
810# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
811# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
812# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000813# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200814#elif defined (__NetBSD__)
815# include <ucontext.h>
816
817# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
818# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
819# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
820# define MASK_sig(context) ((context)->uc_sigmask)
821#elif defined (__FreeBSD__) || defined(__DragonFly__)
822# include <ucontext.h>
823
824# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
825# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
826# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
827# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000828#elif defined(__OpenBSD__)
829# define EIP_sig(context) ((context)->sc_eip)
830# define TRAP_sig(context) ((context)->sc_trapno)
831# define ERROR_sig(context) ((context)->sc_err)
832# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000833#else
834# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
835# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
836# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000837# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000838#endif
839
ths5fafdf22007-09-16 21:08:06 +0000840int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000841 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000842{
ths5a7b5422007-01-31 12:16:51 +0000843 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200844#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
845 ucontext_t *uc = puc;
846#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000847 struct sigcontext *uc = puc;
848#else
bellard9de5e442003-03-23 16:49:39 +0000849 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000850#endif
bellard9de5e442003-03-23 16:49:39 +0000851 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000852 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000853
bellardd691f662003-03-24 21:58:34 +0000854#ifndef REG_EIP
855/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000856#define REG_EIP EIP
857#define REG_ERR ERR
858#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000859#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000860 pc = EIP_sig(uc);
861 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000862 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
863 trapno == 0xe ?
864 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000865 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000866}
867
bellardbc51c5c2004-03-17 23:46:04 +0000868#elif defined(__x86_64__)
869
blueswir1b3efe5c2008-12-05 17:55:45 +0000870#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000871#define PC_sig(context) _UC_MACHINE_PC(context)
872#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
873#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
874#define MASK_sig(context) ((context)->uc_sigmask)
875#elif defined(__OpenBSD__)
876#define PC_sig(context) ((context)->sc_rip)
877#define TRAP_sig(context) ((context)->sc_trapno)
878#define ERROR_sig(context) ((context)->sc_err)
879#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200880#elif defined (__FreeBSD__) || defined(__DragonFly__)
881#include <ucontext.h>
882
883#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
884#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
885#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
886#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000887#else
blueswir1d397abb2009-04-10 13:00:29 +0000888#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
889#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
890#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
891#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000892#endif
893
ths5a7b5422007-01-31 12:16:51 +0000894int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000895 void *puc)
896{
ths5a7b5422007-01-31 12:16:51 +0000897 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000898 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200899#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000900 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000901#elif defined(__OpenBSD__)
902 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000903#else
904 struct ucontext *uc = puc;
905#endif
bellardbc51c5c2004-03-17 23:46:04 +0000906
blueswir1d397abb2009-04-10 13:00:29 +0000907 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000908 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000909 TRAP_sig(uc) == 0xe ?
910 (ERROR_sig(uc) >> 1) & 1 : 0,
911 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000912}
913
malce58ffeb2009-01-14 18:39:49 +0000914#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000915
bellard83fb7ad2004-07-05 21:25:26 +0000916/***********************************************************************
917 * signal context platform-specific definitions
918 * From Wine
919 */
920#ifdef linux
921/* All Registers access - only for local access */
922# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
923/* Gpr Registers access */
924# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
925# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
926# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
927# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
928# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
929# define LR_sig(context) REG_sig(link, context) /* Link register */
930# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
931/* Float Registers access */
932# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
933# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
934/* Exception Registers access */
935# define DAR_sig(context) REG_sig(dar, context)
936# define DSISR_sig(context) REG_sig(dsisr, context)
937# define TRAP_sig(context) REG_sig(trap, context)
938#endif /* linux */
939
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100940#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
941#include <ucontext.h>
942# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
943# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
944# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
945# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
946# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
947# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
948/* Exception Registers access */
949# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
950# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
951# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
952#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
953
bellard83fb7ad2004-07-05 21:25:26 +0000954#ifdef __APPLE__
955# include <sys/ucontext.h>
956typedef struct ucontext SIGCONTEXT;
957/* All Registers access - only for local access */
958# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
959# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
960# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
961# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
962/* Gpr Registers access */
963# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
964# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
965# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
966# define CTR_sig(context) REG_sig(ctr, context)
967# define XER_sig(context) REG_sig(xer, context) /* Link register */
968# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
969# define CR_sig(context) REG_sig(cr, context) /* Condition register */
970/* Float Registers access */
971# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
972# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
973/* Exception Registers access */
974# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
975# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
976# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
977#endif /* __APPLE__ */
978
ths5fafdf22007-09-16 21:08:06 +0000979int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000980 void *puc)
bellard2b413142003-05-14 23:01:10 +0000981{
ths5a7b5422007-01-31 12:16:51 +0000982 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100983#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
984 ucontext_t *uc = puc;
985#else
bellard25eb4482003-05-14 21:50:54 +0000986 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100987#endif
bellard25eb4482003-05-14 21:50:54 +0000988 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000989 int is_write;
990
bellard83fb7ad2004-07-05 21:25:26 +0000991 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000992 is_write = 0;
993#if 0
994 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000995 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000996 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000997#else
bellard83fb7ad2004-07-05 21:25:26 +0000998 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000999 is_write = 1;
1000#endif
ths5fafdf22007-09-16 21:08:06 +00001001 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001002 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001003}
bellard2b413142003-05-14 23:01:10 +00001004
bellard2f87c602003-06-02 20:38:09 +00001005#elif defined(__alpha__)
1006
ths5fafdf22007-09-16 21:08:06 +00001007int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001008 void *puc)
1009{
ths5a7b5422007-01-31 12:16:51 +00001010 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001011 struct ucontext *uc = puc;
1012 uint32_t *pc = uc->uc_mcontext.sc_pc;
1013 uint32_t insn = *pc;
1014 int is_write = 0;
1015
bellard8c6939c2003-06-09 15:28:00 +00001016 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001017 switch (insn >> 26) {
1018 case 0x0d: // stw
1019 case 0x0e: // stb
1020 case 0x0f: // stq_u
1021 case 0x24: // stf
1022 case 0x25: // stg
1023 case 0x26: // sts
1024 case 0x27: // stt
1025 case 0x2c: // stl
1026 case 0x2d: // stq
1027 case 0x2e: // stl_c
1028 case 0x2f: // stq_c
1029 is_write = 1;
1030 }
1031
ths5fafdf22007-09-16 21:08:06 +00001032 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001033 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001034}
bellard8c6939c2003-06-09 15:28:00 +00001035#elif defined(__sparc__)
1036
ths5fafdf22007-09-16 21:08:06 +00001037int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001038 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001039{
ths5a7b5422007-01-31 12:16:51 +00001040 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001041 int is_write;
1042 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001043#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001044 uint32_t *regs = (uint32_t *)(info + 1);
1045 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001046 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001047 unsigned long pc = regs[1];
1048#else
blueswir184778502008-10-26 20:33:16 +00001049#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001050 struct sigcontext *sc = puc;
1051 unsigned long pc = sc->sigc_regs.tpc;
1052 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001053#elif defined(__OpenBSD__)
1054 struct sigcontext *uc = puc;
1055 unsigned long pc = uc->sc_pc;
1056 void *sigmask = (void *)(long)uc->sc_mask;
1057#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001058#endif
1059
bellard8c6939c2003-06-09 15:28:00 +00001060 /* XXX: need kernel patch to get write flag faster */
1061 is_write = 0;
1062 insn = *(uint32_t *)pc;
1063 if ((insn >> 30) == 3) {
1064 switch((insn >> 19) & 0x3f) {
1065 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001066 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001067 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001068 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001069 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001070 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001071 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001072 case 0x17: // stda
1073 case 0x0e: // stx
1074 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001075 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001076 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001077 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001078 case 0x37: // stdfa
1079 case 0x26: // stqf
1080 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001081 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001082 case 0x3c: // casa
1083 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001084 is_write = 1;
1085 break;
1086 }
1087 }
ths5fafdf22007-09-16 21:08:06 +00001088 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001089 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001090}
1091
1092#elif defined(__arm__)
1093
ths5fafdf22007-09-16 21:08:06 +00001094int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001095 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001096{
ths5a7b5422007-01-31 12:16:51 +00001097 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001098 struct ucontext *uc = puc;
1099 unsigned long pc;
1100 int is_write;
ths3b46e622007-09-17 08:09:54 +00001101
blueswir148bbf112008-07-08 18:35:02 +00001102#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001103 pc = uc->uc_mcontext.gregs[R15];
1104#else
balrog4eee57f2008-05-06 14:47:19 +00001105 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001106#endif
bellard8c6939c2003-06-09 15:28:00 +00001107 /* XXX: compute is_write */
1108 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001109 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001110 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001111 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001112}
1113
bellard38e584a2003-08-10 22:14:22 +00001114#elif defined(__mc68000)
1115
ths5fafdf22007-09-16 21:08:06 +00001116int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001117 void *puc)
1118{
ths5a7b5422007-01-31 12:16:51 +00001119 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001120 struct ucontext *uc = puc;
1121 unsigned long pc;
1122 int is_write;
ths3b46e622007-09-17 08:09:54 +00001123
bellard38e584a2003-08-10 22:14:22 +00001124 pc = uc->uc_mcontext.gregs[16];
1125 /* XXX: compute is_write */
1126 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001127 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001128 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001129 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001130}
1131
bellardb8076a72005-04-07 22:20:31 +00001132#elif defined(__ia64)
1133
1134#ifndef __ISR_VALID
1135 /* This ought to be in <bits/siginfo.h>... */
1136# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001137#endif
1138
ths5a7b5422007-01-31 12:16:51 +00001139int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001140{
ths5a7b5422007-01-31 12:16:51 +00001141 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001142 struct ucontext *uc = puc;
1143 unsigned long ip;
1144 int is_write = 0;
1145
1146 ip = uc->uc_mcontext.sc_ip;
1147 switch (host_signum) {
1148 case SIGILL:
1149 case SIGFPE:
1150 case SIGSEGV:
1151 case SIGBUS:
1152 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001153 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001154 /* ISR.W (write-access) is bit 33: */
1155 is_write = (info->si_isr >> 33) & 1;
1156 break;
1157
1158 default:
1159 break;
1160 }
1161 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1162 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001163 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001164}
1165
bellard90cb9492005-07-24 15:11:38 +00001166#elif defined(__s390__)
1167
ths5fafdf22007-09-16 21:08:06 +00001168int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001169 void *puc)
1170{
ths5a7b5422007-01-31 12:16:51 +00001171 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001172 struct ucontext *uc = puc;
1173 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001174 uint16_t *pinsn;
1175 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001176
bellard90cb9492005-07-24 15:11:38 +00001177 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001178
1179 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1180 of the normal 2 arguments. The 3rd argument contains the "int_code"
1181 from the hardware which does in fact contain the is_write value.
1182 The rt signal handler, as far as I can tell, does not give this value
1183 at all. Not that we could get to it from here even if it were. */
1184 /* ??? This is not even close to complete, since it ignores all
1185 of the read-modify-write instructions. */
1186 pinsn = (uint16_t *)pc;
1187 switch (pinsn[0] >> 8) {
1188 case 0x50: /* ST */
1189 case 0x42: /* STC */
1190 case 0x40: /* STH */
1191 is_write = 1;
1192 break;
1193 case 0xc4: /* RIL format insns */
1194 switch (pinsn[0] & 0xf) {
1195 case 0xf: /* STRL */
1196 case 0xb: /* STGRL */
1197 case 0x7: /* STHRL */
1198 is_write = 1;
1199 }
1200 break;
1201 case 0xe3: /* RXY format insns */
1202 switch (pinsn[2] & 0xff) {
1203 case 0x50: /* STY */
1204 case 0x24: /* STG */
1205 case 0x72: /* STCY */
1206 case 0x70: /* STHY */
1207 case 0x8e: /* STPQ */
1208 case 0x3f: /* STRVH */
1209 case 0x3e: /* STRV */
1210 case 0x2f: /* STRVG */
1211 is_write = 1;
1212 }
1213 break;
1214 }
ths5fafdf22007-09-16 21:08:06 +00001215 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001216 is_write, &uc->uc_sigmask, puc);
1217}
1218
1219#elif defined(__mips__)
1220
ths5fafdf22007-09-16 21:08:06 +00001221int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001222 void *puc)
1223{
ths9617efe2007-05-08 21:05:55 +00001224 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001225 struct ucontext *uc = puc;
1226 greg_t pc = uc->uc_mcontext.pc;
1227 int is_write;
ths3b46e622007-09-17 08:09:54 +00001228
thsc4b89d12007-05-05 19:23:11 +00001229 /* XXX: compute is_write */
1230 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001231 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001232 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001233}
1234
aurel32f54b3f92008-04-12 20:14:54 +00001235#elif defined(__hppa__)
1236
1237int cpu_signal_handler(int host_signum, void *pinfo,
1238 void *puc)
1239{
1240 struct siginfo *info = pinfo;
1241 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001242 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1243 uint32_t insn = *(uint32_t *)pc;
1244 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001245
Richard Hendersonf57040b2010-03-12 15:58:08 +01001246 /* XXX: need kernel patch to get write flag faster. */
1247 switch (insn >> 26) {
1248 case 0x1a: /* STW */
1249 case 0x19: /* STH */
1250 case 0x18: /* STB */
1251 case 0x1b: /* STWM */
1252 is_write = 1;
1253 break;
1254
1255 case 0x09: /* CSTWX, FSTWX, FSTWS */
1256 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1257 /* Distinguish from coprocessor load ... */
1258 is_write = (insn >> 9) & 1;
1259 break;
1260
1261 case 0x03:
1262 switch ((insn >> 6) & 15) {
1263 case 0xa: /* STWS */
1264 case 0x9: /* STHS */
1265 case 0x8: /* STBS */
1266 case 0xe: /* STWAS */
1267 case 0xc: /* STBYS */
1268 is_write = 1;
1269 }
1270 break;
1271 }
1272
aurel32f54b3f92008-04-12 20:14:54 +00001273 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001274 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001275}
1276
bellard2b413142003-05-14 23:01:10 +00001277#else
1278
bellard3fb2ded2003-06-24 13:22:59 +00001279#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001280
1281#endif
bellard67b915a2004-03-31 23:37:16 +00001282
1283#endif /* !defined(CONFIG_SOFTMMU) */