blob: 5f88f3fa893716e8ccfe9068b937e6a478eae42b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
bellard8a40a182005-11-20 10:35:40 +0000170 /* we add the TB in the virtual pc hash table */
171 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000172 return tb;
173}
174
175static inline TranslationBlock *tb_find_fast(void)
176{
177 TranslationBlock *tb;
178 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000179 int flags;
bellard8a40a182005-11-20 10:35:40 +0000180
181 /* we record a subset of the CPU state. It will
182 always be the same before a given translated block
183 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000184 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000185 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000186 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
187 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000188 tb = tb_find_slow(pc, cs_base, flags);
189 }
190 return tb;
191}
192
aliguoridde23672008-11-18 20:50:36 +0000193static CPUDebugExcpHandler *debug_excp_handler;
194
195CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
196{
197 CPUDebugExcpHandler *old_handler = debug_excp_handler;
198
199 debug_excp_handler = handler;
200 return old_handler;
201}
202
aliguori6e140f22008-11-18 20:37:55 +0000203static void cpu_handle_debug_exception(CPUState *env)
204{
205 CPUWatchpoint *wp;
206
207 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000208 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000209 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000210
211 if (debug_excp_handler)
212 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000213}
214
bellard7d132992003-03-06 23:23:54 +0000215/* main execution loop */
216
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300217volatile sig_atomic_t exit_request;
218
bellarde4533c72003-06-15 19:51:39 +0000219int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000220{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100221 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000222 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000223 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000224 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000225 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000226
thsbfed01f2007-06-03 17:44:37 +0000227 if (cpu_halted(env1) == EXCP_HALTED)
228 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000229
ths5fafdf22007-09-16 21:08:06 +0000230 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000231
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100232 /* the access to env below is actually saving the global register's
233 value, so that files not including target-xyz/exec.h are free to
234 use it. */
235 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
236 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200237 barrier();
bellardc27004e2005-01-03 23:35:10 +0000238 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000239
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300240 if (exit_request) {
241 env->exit_request = 1;
242 exit_request = 0;
243 }
244
thsecb644f2007-06-03 18:45:53 +0000245#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100246 if (!kvm_enabled()) {
247 /* put eflags in CPU temporary format */
248 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
249 DF = 1 - (2 * ((env->eflags >> 10) & 1));
250 CC_OP = CC_OP_EFLAGS;
251 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
252 }
bellard93ac68b2003-09-30 20:57:29 +0000253#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000254#elif defined(TARGET_M68K)
255 env->cc_op = CC_OP_FLAGS;
256 env->cc_dest = env->sr & 0xf;
257 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000258#elif defined(TARGET_ALPHA)
259#elif defined(TARGET_ARM)
260#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200261#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000262#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000263#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000264#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100265#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000266 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000267#else
268#error unsupported target CPU
269#endif
bellard3fb2ded2003-06-24 13:22:59 +0000270 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000271
bellard7d132992003-03-06 23:23:54 +0000272 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000273 for(;;) {
274 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200275#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000276#undef env
277 env = cpu_single_env;
278#define env cpu_single_env
279#endif
bellard3fb2ded2003-06-24 13:22:59 +0000280 /* if an exception is pending, we execute it here */
281 if (env->exception_index >= 0) {
282 if (env->exception_index >= EXCP_INTERRUPT) {
283 /* exit request from the cpu execution loop */
284 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000285 if (ret == EXCP_DEBUG)
286 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000287 break;
aurel3272d239e2009-01-14 19:40:27 +0000288 } else {
289#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000290 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000291 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000292 loop */
bellard83479e72003-06-25 16:12:37 +0000293#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000294 do_interrupt_user(env->exception_index,
295 env->exception_is_int,
296 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000297 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000298 /* successfully delivered */
299 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000300#endif
bellard3fb2ded2003-06-24 13:22:59 +0000301 ret = env->exception_index;
302 break;
aurel3272d239e2009-01-14 19:40:27 +0000303#else
bellard83479e72003-06-25 16:12:37 +0000304#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000305 /* simulate a real cpu exception. On i386, it can
306 trigger new exceptions, but we do not handle
307 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000308 do_interrupt(env->exception_index,
309 env->exception_is_int,
310 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000311 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000312 /* successfully delivered */
313 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000314#elif defined(TARGET_PPC)
315 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200316#elif defined(TARGET_MICROBLAZE)
317 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000318#elif defined(TARGET_MIPS)
319 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000320#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000321 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000322#elif defined(TARGET_ARM)
323 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000324#elif defined(TARGET_SH4)
325 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000326#elif defined(TARGET_ALPHA)
327 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000328#elif defined(TARGET_CRIS)
329 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000330#elif defined(TARGET_M68K)
331 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000332#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100333 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000334#endif
bellard3fb2ded2003-06-24 13:22:59 +0000335 }
ths5fafdf22007-09-16 21:08:06 +0000336 }
bellard9df217a2005-02-10 22:05:51 +0000337
aliguori7ba1e612008-11-05 16:04:33 +0000338 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000339 kvm_cpu_exec(env);
340 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000341 }
342
blueswir1b5fc09a2008-05-04 06:38:18 +0000343 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000344 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000345 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000346 if (unlikely(interrupt_request)) {
347 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
348 /* Mask out external interrupts for this step. */
349 interrupt_request &= ~(CPU_INTERRUPT_HARD |
350 CPU_INTERRUPT_FIQ |
351 CPU_INTERRUPT_SMI |
352 CPU_INTERRUPT_NMI);
353 }
pbrook6658ffb2007-03-16 23:58:11 +0000354 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
355 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
356 env->exception_index = EXCP_DEBUG;
357 cpu_loop_exit();
358 }
balroga90b7312007-05-01 01:28:01 +0000359#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200360 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
361 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000362 if (interrupt_request & CPU_INTERRUPT_HALT) {
363 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
364 env->halted = 1;
365 env->exception_index = EXCP_HLT;
366 cpu_loop_exit();
367 }
368#endif
bellard68a79312003-06-30 13:12:32 +0000369#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300370 if (interrupt_request & CPU_INTERRUPT_INIT) {
371 svm_check_intercept(SVM_EXIT_INIT);
372 do_cpu_init(env);
373 env->exception_index = EXCP_HALTED;
374 cpu_loop_exit();
375 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
376 do_cpu_sipi(env);
377 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000378 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
379 !(env->hflags & HF_SMM_MASK)) {
380 svm_check_intercept(SVM_EXIT_SMI);
381 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
382 do_smm_enter();
383 next_tb = 0;
384 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
385 !(env->hflags2 & HF2_NMI_MASK)) {
386 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
387 env->hflags2 |= HF2_NMI_MASK;
388 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
389 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800390 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
391 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
392 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
393 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000394 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
395 (((env->hflags2 & HF2_VINTR_MASK) &&
396 (env->hflags2 & HF2_HIF_MASK)) ||
397 (!(env->hflags2 & HF2_VINTR_MASK) &&
398 (env->eflags & IF_MASK &&
399 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
400 int intno;
401 svm_check_intercept(SVM_EXIT_INTR);
402 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
403 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000404 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200405#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000406#undef env
407 env = cpu_single_env;
408#define env cpu_single_env
409#endif
bellarddb620f42008-06-04 17:02:19 +0000410 do_interrupt(intno, 0, 0, 0, 1);
411 /* ensure that no TB jump will be modified as
412 the program flow was changed */
413 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000414#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000415 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
416 (env->eflags & IF_MASK) &&
417 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
418 int intno;
419 /* FIXME: this should respect TPR */
420 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000421 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000422 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000423 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000424 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000425 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000426#endif
bellarddb620f42008-06-04 17:02:19 +0000427 }
bellard68a79312003-06-30 13:12:32 +0000428 }
bellardce097762004-01-04 23:53:18 +0000429#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000430#if 0
431 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000432 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000433 }
434#endif
j_mayer47103572007-03-30 09:38:04 +0000435 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000436 ppc_hw_interrupt(env);
437 if (env->pending_interrupts == 0)
438 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000439 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000440 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200441#elif defined(TARGET_MICROBLAZE)
442 if ((interrupt_request & CPU_INTERRUPT_HARD)
443 && (env->sregs[SR_MSR] & MSR_IE)
444 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
445 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
446 env->exception_index = EXCP_IRQ;
447 do_interrupt(env);
448 next_tb = 0;
449 }
bellard6af0bf92005-07-02 14:58:51 +0000450#elif defined(TARGET_MIPS)
451 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000452 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000453 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000454 !(env->CP0_Status & (1 << CP0St_EXL)) &&
455 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000456 !(env->hflags & MIPS_HFLAG_DM)) {
457 /* Raise it */
458 env->exception_index = EXCP_EXT_INTERRUPT;
459 env->error_code = 0;
460 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000461 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000462 }
bellarde95c8d52004-09-30 22:22:08 +0000463#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300464 if (interrupt_request & CPU_INTERRUPT_HARD) {
465 if (cpu_interrupts_enabled(env) &&
466 env->interrupt_index > 0) {
467 int pil = env->interrupt_index & 0xf;
468 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000469
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300470 if (((type == TT_EXTINT) &&
471 cpu_pil_allowed(env, pil)) ||
472 type != TT_EXTINT) {
473 env->exception_index = env->interrupt_index;
474 do_interrupt(env);
475 next_tb = 0;
476 }
477 }
bellarde95c8d52004-09-30 22:22:08 +0000478 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
479 //do_interrupt(0, 0, 0, 0, 0);
480 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000481 }
bellardb5ff1b32005-11-26 10:38:39 +0000482#elif defined(TARGET_ARM)
483 if (interrupt_request & CPU_INTERRUPT_FIQ
484 && !(env->uncached_cpsr & CPSR_F)) {
485 env->exception_index = EXCP_FIQ;
486 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000487 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000488 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000489 /* ARMv7-M interrupt return works by loading a magic value
490 into the PC. On real hardware the load causes the
491 return to occur. The qemu implementation performs the
492 jump normally, then does the exception return when the
493 CPU tries to execute code at the magic address.
494 This will cause the magic PC value to be pushed to
495 the stack if an interrupt occured at the wrong time.
496 We avoid this by disabling interrupts when
497 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000498 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000499 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
500 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000501 env->exception_index = EXCP_IRQ;
502 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000503 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000504 }
bellardfdf9b3e2006-04-27 21:07:38 +0000505#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000506 if (interrupt_request & CPU_INTERRUPT_HARD) {
507 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000508 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000509 }
j_mayereddf68a2007-04-05 07:22:49 +0000510#elif defined(TARGET_ALPHA)
511 if (interrupt_request & CPU_INTERRUPT_HARD) {
512 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000513 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000514 }
thsf1ccf902007-10-08 13:16:14 +0000515#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000516 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100517 && (env->pregs[PR_CCS] & I_FLAG)
518 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000519 env->exception_index = EXCP_IRQ;
520 do_interrupt(env);
521 next_tb = 0;
522 }
523 if (interrupt_request & CPU_INTERRUPT_NMI
524 && (env->pregs[PR_CCS] & M_FLAG)) {
525 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000526 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000527 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000528 }
pbrook06338792007-05-23 19:58:11 +0000529#elif defined(TARGET_M68K)
530 if (interrupt_request & CPU_INTERRUPT_HARD
531 && ((env->sr & SR_I) >> SR_I_SHIFT)
532 < env->pending_level) {
533 /* Real hardware gets the interrupt vector via an
534 IACK cycle at this point. Current emulated
535 hardware doesn't rely on this, so we
536 provide/save the vector when the interrupt is
537 first signalled. */
538 env->exception_index = env->pending_vector;
539 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000540 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000541 }
bellard68a79312003-06-30 13:12:32 +0000542#endif
bellard9d050952006-05-22 22:03:52 +0000543 /* Don't use the cached interupt_request value,
544 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000545 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000546 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
547 /* ensure that no TB jump will be modified as
548 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000549 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000550 }
aurel32be214e62009-03-06 21:48:00 +0000551 }
552 if (unlikely(env->exit_request)) {
553 env->exit_request = 0;
554 env->exception_index = EXCP_INTERRUPT;
555 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000556 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700557#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000558 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000559 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000560#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000561 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000562 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000563 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000564#elif defined(TARGET_M68K)
565 cpu_m68k_flush_flags(env, env->cc_op);
566 env->cc_op = CC_OP_FLAGS;
567 env->sr = (env->sr & 0xffe0)
568 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000569 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000570#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700571 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000572#endif
bellard3fb2ded2003-06-24 13:22:59 +0000573 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700574#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000575 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000576 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000577 /* Note: we do it here to avoid a gcc bug on Mac OS X when
578 doing it in tb_find_slow */
579 if (tb_invalidated_flag) {
580 /* as some TB could have been invalidated because
581 of memory exceptions while generating the code, we
582 must recompute the hash index here */
583 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000584 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000585 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200586#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000587 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
588 (long)tb->tc_ptr, tb->pc,
589 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000590#endif
bellard8a40a182005-11-20 10:35:40 +0000591 /* see if we can patch the calling TB. When the TB
592 spans two pages, we cannot safely do a direct
593 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100594 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000595 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000596 }
pbrookd5975362008-06-07 20:50:51 +0000597 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000598
599 /* cpu_interrupt might be called while translating the
600 TB, but before it is linked into a potentially
601 infinite loop and becomes env->current_tb. Avoid
602 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200603 env->current_tb = tb;
604 barrier();
605 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000606 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000607 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200608#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000609#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000610 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000611#define env cpu_single_env
612#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000613 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000614 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000615 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000616 int insns_left;
617 tb = (TranslationBlock *)(long)(next_tb & ~3);
618 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000619 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000620 insns_left = env->icount_decr.u32;
621 if (env->icount_extra && insns_left >= 0) {
622 /* Refill decrementer and continue execution. */
623 env->icount_extra += insns_left;
624 if (env->icount_extra > 0xffff) {
625 insns_left = 0xffff;
626 } else {
627 insns_left = env->icount_extra;
628 }
629 env->icount_extra -= insns_left;
630 env->icount_decr.u16.low = insns_left;
631 } else {
632 if (insns_left > 0) {
633 /* Execute remaining instructions. */
634 cpu_exec_nocache(insns_left, tb);
635 }
636 env->exception_index = EXCP_INTERRUPT;
637 next_tb = 0;
638 cpu_loop_exit();
639 }
640 }
641 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200642 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000643 /* reset soft MMU for next block (it can currently
644 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000645 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000646 }
bellard3fb2ded2003-06-24 13:22:59 +0000647 } /* for(;;) */
648
bellard7d132992003-03-06 23:23:54 +0000649
bellarde4533c72003-06-15 19:51:39 +0000650#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000651 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000652 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000653#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000654 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000655#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000656#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000657#elif defined(TARGET_M68K)
658 cpu_m68k_flush_flags(env, env->cc_op);
659 env->cc_op = CC_OP_FLAGS;
660 env->sr = (env->sr & 0xffe0)
661 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200662#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000663#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000664#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000665#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000666#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100667#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000668 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000669#else
670#error unsupported target CPU
671#endif
pbrook1057eaa2007-02-04 13:37:44 +0000672
673 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200674 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100675 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000676
bellard6a00d602005-11-21 23:25:50 +0000677 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000678 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000679 return ret;
680}
bellard6dbad632003-03-16 18:05:05 +0000681
bellardfbf9eeb2004-04-25 21:21:33 +0000682/* must only be called from the generated code as an exception can be
683 generated */
684void tb_invalidate_page_range(target_ulong start, target_ulong end)
685{
bellarddc5d0b32004-06-22 18:43:30 +0000686 /* XXX: cannot enable it yet because it yields to MMU exception
687 where NIP != read address on PowerPC */
688#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000689 target_ulong phys_addr;
690 phys_addr = get_phys_addr_code(env, start);
691 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000692#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000693}
694
bellard1a18c712003-10-30 01:07:51 +0000695#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000696
bellard6dbad632003-03-16 18:05:05 +0000697void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
698{
699 CPUX86State *saved_env;
700
701 saved_env = env;
702 env = s;
bellarda412ac52003-07-26 18:01:40 +0000703 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000704 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000705 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000706 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000707 } else {
bellard5d975592008-05-12 22:05:33 +0000708 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000709 }
bellard6dbad632003-03-16 18:05:05 +0000710 env = saved_env;
711}
bellard9de5e442003-03-23 16:49:39 +0000712
bellard6f12a2a2007-11-11 22:16:56 +0000713void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000714{
715 CPUX86State *saved_env;
716
717 saved_env = env;
718 env = s;
ths3b46e622007-09-17 08:09:54 +0000719
bellard6f12a2a2007-11-11 22:16:56 +0000720 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000721
722 env = saved_env;
723}
724
bellard6f12a2a2007-11-11 22:16:56 +0000725void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000726{
727 CPUX86State *saved_env;
728
729 saved_env = env;
730 env = s;
ths3b46e622007-09-17 08:09:54 +0000731
bellard6f12a2a2007-11-11 22:16:56 +0000732 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000733
734 env = saved_env;
735}
736
bellarde4533c72003-06-15 19:51:39 +0000737#endif /* TARGET_I386 */
738
bellard67b915a2004-03-31 23:37:16 +0000739#if !defined(CONFIG_SOFTMMU)
740
bellard3fb2ded2003-06-24 13:22:59 +0000741#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700742#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
743#else
744#define EXCEPTION_ACTION cpu_loop_exit()
745#endif
bellard3fb2ded2003-06-24 13:22:59 +0000746
bellardb56dad12003-05-08 15:38:04 +0000747/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000748 the effective address of the memory exception. 'is_write' is 1 if a
749 write caused the exception and otherwise 0'. 'old_set' is the
750 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000751static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000752 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000753 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000754{
bellarda513fe12003-05-27 23:29:48 +0000755 TranslationBlock *tb;
756 int ret;
bellard68a79312003-06-30 13:12:32 +0000757
bellard83479e72003-06-25 16:12:37 +0000758 if (cpu_single_env)
759 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000760#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000761 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000762 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000763#endif
bellard25eb4482003-05-14 21:50:54 +0000764 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000765 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000766 return 1;
767 }
bellardfbf9eeb2004-04-25 21:21:33 +0000768
bellard3fb2ded2003-06-24 13:22:59 +0000769 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700770 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000771 if (ret < 0)
772 return 0; /* not an MMU fault */
773 if (ret == 0)
774 return 1; /* the MMU fault was handled without causing real CPU fault */
775 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000776 tb = tb_find_pc(pc);
777 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000778 /* the PC is inside the translated code. It means that we have
779 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000780 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000781 }
bellard3fb2ded2003-06-24 13:22:59 +0000782
bellard68016c62005-02-07 23:12:27 +0000783 /* we restore the process signal mask as the sigreturn should
784 do it (XXX: use sigsetjmp) */
785 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700786 EXCEPTION_ACTION;
787
aurel32968c74d2008-04-11 04:55:17 +0000788 /* never comes here */
789 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000790}
bellard9de5e442003-03-23 16:49:39 +0000791
bellard2b413142003-05-14 23:01:10 +0000792#if defined(__i386__)
793
bellardd8ecc0b2007-02-05 21:41:46 +0000794#if defined(__APPLE__)
795# include <sys/ucontext.h>
796
797# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
798# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
799# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000800# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200801#elif defined (__NetBSD__)
802# include <ucontext.h>
803
804# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
805# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
806# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
807# define MASK_sig(context) ((context)->uc_sigmask)
808#elif defined (__FreeBSD__) || defined(__DragonFly__)
809# include <ucontext.h>
810
811# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
812# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
813# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
814# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000815#elif defined(__OpenBSD__)
816# define EIP_sig(context) ((context)->sc_eip)
817# define TRAP_sig(context) ((context)->sc_trapno)
818# define ERROR_sig(context) ((context)->sc_err)
819# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000820#else
821# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
822# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
823# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000824# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000825#endif
826
ths5fafdf22007-09-16 21:08:06 +0000827int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000828 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000829{
ths5a7b5422007-01-31 12:16:51 +0000830 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200831#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
832 ucontext_t *uc = puc;
833#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000834 struct sigcontext *uc = puc;
835#else
bellard9de5e442003-03-23 16:49:39 +0000836 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000837#endif
bellard9de5e442003-03-23 16:49:39 +0000838 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000839 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000840
bellardd691f662003-03-24 21:58:34 +0000841#ifndef REG_EIP
842/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000843#define REG_EIP EIP
844#define REG_ERR ERR
845#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000846#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000847 pc = EIP_sig(uc);
848 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000849 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
850 trapno == 0xe ?
851 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000852 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000853}
854
bellardbc51c5c2004-03-17 23:46:04 +0000855#elif defined(__x86_64__)
856
blueswir1b3efe5c2008-12-05 17:55:45 +0000857#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000858#define PC_sig(context) _UC_MACHINE_PC(context)
859#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
860#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
861#define MASK_sig(context) ((context)->uc_sigmask)
862#elif defined(__OpenBSD__)
863#define PC_sig(context) ((context)->sc_rip)
864#define TRAP_sig(context) ((context)->sc_trapno)
865#define ERROR_sig(context) ((context)->sc_err)
866#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200867#elif defined (__FreeBSD__) || defined(__DragonFly__)
868#include <ucontext.h>
869
870#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
871#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
872#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
873#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000874#else
blueswir1d397abb2009-04-10 13:00:29 +0000875#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
876#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
877#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
878#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000879#endif
880
ths5a7b5422007-01-31 12:16:51 +0000881int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000882 void *puc)
883{
ths5a7b5422007-01-31 12:16:51 +0000884 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000885 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200886#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000887 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000888#elif defined(__OpenBSD__)
889 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000890#else
891 struct ucontext *uc = puc;
892#endif
bellardbc51c5c2004-03-17 23:46:04 +0000893
blueswir1d397abb2009-04-10 13:00:29 +0000894 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000895 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000896 TRAP_sig(uc) == 0xe ?
897 (ERROR_sig(uc) >> 1) & 1 : 0,
898 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000899}
900
malce58ffeb2009-01-14 18:39:49 +0000901#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000902
bellard83fb7ad2004-07-05 21:25:26 +0000903/***********************************************************************
904 * signal context platform-specific definitions
905 * From Wine
906 */
907#ifdef linux
908/* All Registers access - only for local access */
909# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
910/* Gpr Registers access */
911# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
912# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
913# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
914# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
915# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
916# define LR_sig(context) REG_sig(link, context) /* Link register */
917# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
918/* Float Registers access */
919# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
920# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
921/* Exception Registers access */
922# define DAR_sig(context) REG_sig(dar, context)
923# define DSISR_sig(context) REG_sig(dsisr, context)
924# define TRAP_sig(context) REG_sig(trap, context)
925#endif /* linux */
926
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100927#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
928#include <ucontext.h>
929# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
930# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
931# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
932# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
933# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
934# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
935/* Exception Registers access */
936# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
937# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
938# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
939#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
940
bellard83fb7ad2004-07-05 21:25:26 +0000941#ifdef __APPLE__
942# include <sys/ucontext.h>
943typedef struct ucontext SIGCONTEXT;
944/* All Registers access - only for local access */
945# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
946# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
947# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
948# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
949/* Gpr Registers access */
950# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
951# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
952# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
953# define CTR_sig(context) REG_sig(ctr, context)
954# define XER_sig(context) REG_sig(xer, context) /* Link register */
955# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
956# define CR_sig(context) REG_sig(cr, context) /* Condition register */
957/* Float Registers access */
958# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
959# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
960/* Exception Registers access */
961# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
962# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
963# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
964#endif /* __APPLE__ */
965
ths5fafdf22007-09-16 21:08:06 +0000966int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000967 void *puc)
bellard2b413142003-05-14 23:01:10 +0000968{
ths5a7b5422007-01-31 12:16:51 +0000969 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100970#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
971 ucontext_t *uc = puc;
972#else
bellard25eb4482003-05-14 21:50:54 +0000973 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100974#endif
bellard25eb4482003-05-14 21:50:54 +0000975 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000976 int is_write;
977
bellard83fb7ad2004-07-05 21:25:26 +0000978 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000979 is_write = 0;
980#if 0
981 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000982 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000983 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000984#else
bellard83fb7ad2004-07-05 21:25:26 +0000985 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000986 is_write = 1;
987#endif
ths5fafdf22007-09-16 21:08:06 +0000988 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000989 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000990}
bellard2b413142003-05-14 23:01:10 +0000991
bellard2f87c602003-06-02 20:38:09 +0000992#elif defined(__alpha__)
993
ths5fafdf22007-09-16 21:08:06 +0000994int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000995 void *puc)
996{
ths5a7b5422007-01-31 12:16:51 +0000997 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000998 struct ucontext *uc = puc;
999 uint32_t *pc = uc->uc_mcontext.sc_pc;
1000 uint32_t insn = *pc;
1001 int is_write = 0;
1002
bellard8c6939c2003-06-09 15:28:00 +00001003 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001004 switch (insn >> 26) {
1005 case 0x0d: // stw
1006 case 0x0e: // stb
1007 case 0x0f: // stq_u
1008 case 0x24: // stf
1009 case 0x25: // stg
1010 case 0x26: // sts
1011 case 0x27: // stt
1012 case 0x2c: // stl
1013 case 0x2d: // stq
1014 case 0x2e: // stl_c
1015 case 0x2f: // stq_c
1016 is_write = 1;
1017 }
1018
ths5fafdf22007-09-16 21:08:06 +00001019 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001020 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001021}
bellard8c6939c2003-06-09 15:28:00 +00001022#elif defined(__sparc__)
1023
ths5fafdf22007-09-16 21:08:06 +00001024int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001025 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001026{
ths5a7b5422007-01-31 12:16:51 +00001027 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001028 int is_write;
1029 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001030#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001031 uint32_t *regs = (uint32_t *)(info + 1);
1032 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001033 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001034 unsigned long pc = regs[1];
1035#else
blueswir184778502008-10-26 20:33:16 +00001036#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001037 struct sigcontext *sc = puc;
1038 unsigned long pc = sc->sigc_regs.tpc;
1039 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001040#elif defined(__OpenBSD__)
1041 struct sigcontext *uc = puc;
1042 unsigned long pc = uc->sc_pc;
1043 void *sigmask = (void *)(long)uc->sc_mask;
1044#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001045#endif
1046
bellard8c6939c2003-06-09 15:28:00 +00001047 /* XXX: need kernel patch to get write flag faster */
1048 is_write = 0;
1049 insn = *(uint32_t *)pc;
1050 if ((insn >> 30) == 3) {
1051 switch((insn >> 19) & 0x3f) {
1052 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001053 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001054 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001055 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001056 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001057 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001058 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001059 case 0x17: // stda
1060 case 0x0e: // stx
1061 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001062 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001063 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001064 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001065 case 0x37: // stdfa
1066 case 0x26: // stqf
1067 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001068 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001069 case 0x3c: // casa
1070 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001071 is_write = 1;
1072 break;
1073 }
1074 }
ths5fafdf22007-09-16 21:08:06 +00001075 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001076 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001077}
1078
1079#elif defined(__arm__)
1080
ths5fafdf22007-09-16 21:08:06 +00001081int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001082 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001083{
ths5a7b5422007-01-31 12:16:51 +00001084 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001085 struct ucontext *uc = puc;
1086 unsigned long pc;
1087 int is_write;
ths3b46e622007-09-17 08:09:54 +00001088
blueswir148bbf112008-07-08 18:35:02 +00001089#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001090 pc = uc->uc_mcontext.gregs[R15];
1091#else
balrog4eee57f2008-05-06 14:47:19 +00001092 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001093#endif
bellard8c6939c2003-06-09 15:28:00 +00001094 /* XXX: compute is_write */
1095 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001096 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001097 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001098 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001099}
1100
bellard38e584a2003-08-10 22:14:22 +00001101#elif defined(__mc68000)
1102
ths5fafdf22007-09-16 21:08:06 +00001103int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001104 void *puc)
1105{
ths5a7b5422007-01-31 12:16:51 +00001106 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001107 struct ucontext *uc = puc;
1108 unsigned long pc;
1109 int is_write;
ths3b46e622007-09-17 08:09:54 +00001110
bellard38e584a2003-08-10 22:14:22 +00001111 pc = uc->uc_mcontext.gregs[16];
1112 /* XXX: compute is_write */
1113 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001114 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001115 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001116 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001117}
1118
bellardb8076a72005-04-07 22:20:31 +00001119#elif defined(__ia64)
1120
1121#ifndef __ISR_VALID
1122 /* This ought to be in <bits/siginfo.h>... */
1123# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001124#endif
1125
ths5a7b5422007-01-31 12:16:51 +00001126int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001127{
ths5a7b5422007-01-31 12:16:51 +00001128 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001129 struct ucontext *uc = puc;
1130 unsigned long ip;
1131 int is_write = 0;
1132
1133 ip = uc->uc_mcontext.sc_ip;
1134 switch (host_signum) {
1135 case SIGILL:
1136 case SIGFPE:
1137 case SIGSEGV:
1138 case SIGBUS:
1139 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001140 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001141 /* ISR.W (write-access) is bit 33: */
1142 is_write = (info->si_isr >> 33) & 1;
1143 break;
1144
1145 default:
1146 break;
1147 }
1148 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1149 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001150 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001151}
1152
bellard90cb9492005-07-24 15:11:38 +00001153#elif defined(__s390__)
1154
ths5fafdf22007-09-16 21:08:06 +00001155int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001156 void *puc)
1157{
ths5a7b5422007-01-31 12:16:51 +00001158 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001159 struct ucontext *uc = puc;
1160 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001161 uint16_t *pinsn;
1162 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001163
bellard90cb9492005-07-24 15:11:38 +00001164 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001165
1166 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1167 of the normal 2 arguments. The 3rd argument contains the "int_code"
1168 from the hardware which does in fact contain the is_write value.
1169 The rt signal handler, as far as I can tell, does not give this value
1170 at all. Not that we could get to it from here even if it were. */
1171 /* ??? This is not even close to complete, since it ignores all
1172 of the read-modify-write instructions. */
1173 pinsn = (uint16_t *)pc;
1174 switch (pinsn[0] >> 8) {
1175 case 0x50: /* ST */
1176 case 0x42: /* STC */
1177 case 0x40: /* STH */
1178 is_write = 1;
1179 break;
1180 case 0xc4: /* RIL format insns */
1181 switch (pinsn[0] & 0xf) {
1182 case 0xf: /* STRL */
1183 case 0xb: /* STGRL */
1184 case 0x7: /* STHRL */
1185 is_write = 1;
1186 }
1187 break;
1188 case 0xe3: /* RXY format insns */
1189 switch (pinsn[2] & 0xff) {
1190 case 0x50: /* STY */
1191 case 0x24: /* STG */
1192 case 0x72: /* STCY */
1193 case 0x70: /* STHY */
1194 case 0x8e: /* STPQ */
1195 case 0x3f: /* STRVH */
1196 case 0x3e: /* STRV */
1197 case 0x2f: /* STRVG */
1198 is_write = 1;
1199 }
1200 break;
1201 }
ths5fafdf22007-09-16 21:08:06 +00001202 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001203 is_write, &uc->uc_sigmask, puc);
1204}
1205
1206#elif defined(__mips__)
1207
ths5fafdf22007-09-16 21:08:06 +00001208int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001209 void *puc)
1210{
ths9617efe2007-05-08 21:05:55 +00001211 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001212 struct ucontext *uc = puc;
1213 greg_t pc = uc->uc_mcontext.pc;
1214 int is_write;
ths3b46e622007-09-17 08:09:54 +00001215
thsc4b89d12007-05-05 19:23:11 +00001216 /* XXX: compute is_write */
1217 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001218 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001219 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001220}
1221
aurel32f54b3f92008-04-12 20:14:54 +00001222#elif defined(__hppa__)
1223
1224int cpu_signal_handler(int host_signum, void *pinfo,
1225 void *puc)
1226{
1227 struct siginfo *info = pinfo;
1228 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001229 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1230 uint32_t insn = *(uint32_t *)pc;
1231 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001232
Richard Hendersonf57040b2010-03-12 15:58:08 +01001233 /* XXX: need kernel patch to get write flag faster. */
1234 switch (insn >> 26) {
1235 case 0x1a: /* STW */
1236 case 0x19: /* STH */
1237 case 0x18: /* STB */
1238 case 0x1b: /* STWM */
1239 is_write = 1;
1240 break;
1241
1242 case 0x09: /* CSTWX, FSTWX, FSTWS */
1243 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1244 /* Distinguish from coprocessor load ... */
1245 is_write = (insn >> 9) & 1;
1246 break;
1247
1248 case 0x03:
1249 switch ((insn >> 6) & 15) {
1250 case 0xa: /* STWS */
1251 case 0x9: /* STHS */
1252 case 0x8: /* STBS */
1253 case 0xe: /* STWAS */
1254 case 0xc: /* STBYS */
1255 is_write = 1;
1256 }
1257 break;
1258 }
1259
aurel32f54b3f92008-04-12 20:14:54 +00001260 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001261 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001262}
1263
bellard2b413142003-05-14 23:01:10 +00001264#else
1265
bellard3fb2ded2003-06-24 13:22:59 +00001266#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001267
1268#endif
bellard67b915a2004-03-31 23:37:16 +00001269
1270#endif /* !defined(CONFIG_SOFTMMU) */