blob: 2cdcdc5e76458b88dd4c1c9f91aa3dc3dd18f6f0 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199static CPUDebugExcpHandler *debug_excp_handler;
200
201CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
202{
203 CPUDebugExcpHandler *old_handler = debug_excp_handler;
204
205 debug_excp_handler = handler;
206 return old_handler;
207}
208
209static void cpu_handle_debug_exception(CPUState *env)
210{
211 CPUWatchpoint *wp;
212
213 if (!env->watchpoint_hit) {
214 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
215 wp->flags &= ~BP_WATCHPOINT_HIT;
216 }
217 }
218 if (debug_excp_handler) {
219 debug_excp_handler(env);
220 }
221}
222
bellard7d132992003-03-06 23:23:54 +0000223/* main execution loop */
224
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225volatile sig_atomic_t exit_request;
226
bellarde4533c72003-06-15 19:51:39 +0000227int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000228{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100229 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000230 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000231 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000232 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000233 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000234
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100235 if (env1->halted) {
236 if (!cpu_has_work(env1)) {
237 return EXCP_HALTED;
238 }
239
240 env1->halted = 0;
241 }
bellard5a1e3cf2005-11-23 21:02:53 +0000242
ths5fafdf22007-09-16 21:08:06 +0000243 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000244
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100245 /* the access to env below is actually saving the global register's
246 value, so that files not including target-xyz/exec.h are free to
247 use it. */
248 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
249 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200250 barrier();
bellardc27004e2005-01-03 23:35:10 +0000251 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000252
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200253 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300254 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300255 }
256
thsecb644f2007-06-03 18:45:53 +0000257#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 /* put eflags in CPU temporary format */
259 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
260 DF = 1 - (2 * ((env->eflags >> 10) & 1));
261 CC_OP = CC_OP_EFLAGS;
262 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000263#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000264#elif defined(TARGET_M68K)
265 env->cc_op = CC_OP_FLAGS;
266 env->cc_dest = env->sr & 0xf;
267 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_ALPHA)
269#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800270#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000271#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100272#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200273#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000274#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000275#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000276#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100277#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000278 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000279#else
280#error unsupported target CPU
281#endif
bellard3fb2ded2003-06-24 13:22:59 +0000282 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000283
bellard7d132992003-03-06 23:23:54 +0000284 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000285 for(;;) {
286 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200287#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000288#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100289 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000290#define env cpu_single_env
291#endif
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* if an exception is pending, we execute it here */
293 if (env->exception_index >= 0) {
294 if (env->exception_index >= EXCP_INTERRUPT) {
295 /* exit request from the cpu execution loop */
296 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100297 if (ret == EXCP_DEBUG) {
298 cpu_handle_debug_exception(env);
299 }
bellard3fb2ded2003-06-24 13:22:59 +0000300 break;
aurel3272d239e2009-01-14 19:40:27 +0000301 } else {
302#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000303 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000304 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000305 loop */
bellard83479e72003-06-25 16:12:37 +0000306#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000307 do_interrupt_user(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000310 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000311 /* successfully delivered */
312 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 ret = env->exception_index;
315 break;
aurel3272d239e2009-01-14 19:40:27 +0000316#else
bellard83479e72003-06-25 16:12:37 +0000317#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000318 /* simulate a real cpu exception. On i386, it can
319 trigger new exceptions, but we do not handle
320 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000321 do_interrupt(env->exception_index,
322 env->exception_is_int,
323 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000324 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000325 /* successfully delivered */
326 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000327#elif defined(TARGET_PPC)
328 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100329#elif defined(TARGET_LM32)
330 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200331#elif defined(TARGET_MICROBLAZE)
332 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000333#elif defined(TARGET_MIPS)
334 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000335#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000336 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000337#elif defined(TARGET_ARM)
338 do_interrupt(env);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800339#elif defined(TARGET_UNICORE32)
340 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000341#elif defined(TARGET_SH4)
342 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000343#elif defined(TARGET_ALPHA)
344 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000345#elif defined(TARGET_CRIS)
346 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000347#elif defined(TARGET_M68K)
348 do_interrupt(0);
Alexander Graf3110e292011-04-15 17:32:48 +0200349#elif defined(TARGET_S390X)
350 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000351#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100352 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000353#endif
bellard3fb2ded2003-06-24 13:22:59 +0000354 }
ths5fafdf22007-09-16 21:08:06 +0000355 }
bellard9df217a2005-02-10 22:05:51 +0000356
blueswir1b5fc09a2008-05-04 06:38:18 +0000357 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000358 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000359 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000360 if (unlikely(interrupt_request)) {
361 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
362 /* Mask out external interrupts for this step. */
363 interrupt_request &= ~(CPU_INTERRUPT_HARD |
364 CPU_INTERRUPT_FIQ |
365 CPU_INTERRUPT_SMI |
366 CPU_INTERRUPT_NMI);
367 }
pbrook6658ffb2007-03-16 23:58:11 +0000368 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
369 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
370 env->exception_index = EXCP_DEBUG;
371 cpu_loop_exit();
372 }
balroga90b7312007-05-01 01:28:01 +0000373#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200374 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800375 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000376 if (interrupt_request & CPU_INTERRUPT_HALT) {
377 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
378 env->halted = 1;
379 env->exception_index = EXCP_HLT;
380 cpu_loop_exit();
381 }
382#endif
bellard68a79312003-06-30 13:12:32 +0000383#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300384 if (interrupt_request & CPU_INTERRUPT_INIT) {
385 svm_check_intercept(SVM_EXIT_INIT);
386 do_cpu_init(env);
387 env->exception_index = EXCP_HALTED;
388 cpu_loop_exit();
389 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
390 do_cpu_sipi(env);
391 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000392 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
393 !(env->hflags & HF_SMM_MASK)) {
394 svm_check_intercept(SVM_EXIT_SMI);
395 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
396 do_smm_enter();
397 next_tb = 0;
398 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
399 !(env->hflags2 & HF2_NMI_MASK)) {
400 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
401 env->hflags2 |= HF2_NMI_MASK;
402 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
403 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800404 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
405 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
406 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
407 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000408 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
409 (((env->hflags2 & HF2_VINTR_MASK) &&
410 (env->hflags2 & HF2_HIF_MASK)) ||
411 (!(env->hflags2 & HF2_VINTR_MASK) &&
412 (env->eflags & IF_MASK &&
413 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
414 int intno;
415 svm_check_intercept(SVM_EXIT_INTR);
416 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
417 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000418 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200419#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000420#undef env
421 env = cpu_single_env;
422#define env cpu_single_env
423#endif
bellarddb620f42008-06-04 17:02:19 +0000424 do_interrupt(intno, 0, 0, 0, 1);
425 /* ensure that no TB jump will be modified as
426 the program flow was changed */
427 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000428#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000429 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
430 (env->eflags & IF_MASK) &&
431 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
432 int intno;
433 /* FIXME: this should respect TPR */
434 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000435 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000436 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000437 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000438 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000439 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000440#endif
bellarddb620f42008-06-04 17:02:19 +0000441 }
bellard68a79312003-06-30 13:12:32 +0000442 }
bellardce097762004-01-04 23:53:18 +0000443#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000444#if 0
445 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000446 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000447 }
448#endif
j_mayer47103572007-03-30 09:38:04 +0000449 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000450 ppc_hw_interrupt(env);
451 if (env->pending_interrupts == 0)
452 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000453 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000454 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100455#elif defined(TARGET_LM32)
456 if ((interrupt_request & CPU_INTERRUPT_HARD)
457 && (env->ie & IE_IE)) {
458 env->exception_index = EXCP_IRQ;
459 do_interrupt(env);
460 next_tb = 0;
461 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200462#elif defined(TARGET_MICROBLAZE)
463 if ((interrupt_request & CPU_INTERRUPT_HARD)
464 && (env->sregs[SR_MSR] & MSR_IE)
465 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
466 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
467 env->exception_index = EXCP_IRQ;
468 do_interrupt(env);
469 next_tb = 0;
470 }
bellard6af0bf92005-07-02 14:58:51 +0000471#elif defined(TARGET_MIPS)
472 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100473 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000474 /* Raise it */
475 env->exception_index = EXCP_EXT_INTERRUPT;
476 env->error_code = 0;
477 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000478 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000479 }
bellarde95c8d52004-09-30 22:22:08 +0000480#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300481 if (interrupt_request & CPU_INTERRUPT_HARD) {
482 if (cpu_interrupts_enabled(env) &&
483 env->interrupt_index > 0) {
484 int pil = env->interrupt_index & 0xf;
485 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000486
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300487 if (((type == TT_EXTINT) &&
488 cpu_pil_allowed(env, pil)) ||
489 type != TT_EXTINT) {
490 env->exception_index = env->interrupt_index;
491 do_interrupt(env);
492 next_tb = 0;
493 }
494 }
bellarde95c8d52004-09-30 22:22:08 +0000495 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
496 //do_interrupt(0, 0, 0, 0, 0);
497 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000498 }
bellardb5ff1b32005-11-26 10:38:39 +0000499#elif defined(TARGET_ARM)
500 if (interrupt_request & CPU_INTERRUPT_FIQ
501 && !(env->uncached_cpsr & CPSR_F)) {
502 env->exception_index = EXCP_FIQ;
503 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000504 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000505 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000506 /* ARMv7-M interrupt return works by loading a magic value
507 into the PC. On real hardware the load causes the
508 return to occur. The qemu implementation performs the
509 jump normally, then does the exception return when the
510 CPU tries to execute code at the magic address.
511 This will cause the magic PC value to be pushed to
512 the stack if an interrupt occured at the wrong time.
513 We avoid this by disabling interrupts when
514 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000515 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000516 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
517 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000518 env->exception_index = EXCP_IRQ;
519 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000520 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000521 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800522#elif defined(TARGET_UNICORE32)
523 if (interrupt_request & CPU_INTERRUPT_HARD
524 && !(env->uncached_asr & ASR_I)) {
525 do_interrupt(env);
526 next_tb = 0;
527 }
bellardfdf9b3e2006-04-27 21:07:38 +0000528#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000529 if (interrupt_request & CPU_INTERRUPT_HARD) {
530 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000531 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000532 }
j_mayereddf68a2007-04-05 07:22:49 +0000533#elif defined(TARGET_ALPHA)
534 if (interrupt_request & CPU_INTERRUPT_HARD) {
535 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000536 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000537 }
thsf1ccf902007-10-08 13:16:14 +0000538#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000539 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100540 && (env->pregs[PR_CCS] & I_FLAG)
541 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000542 env->exception_index = EXCP_IRQ;
543 do_interrupt(env);
544 next_tb = 0;
545 }
546 if (interrupt_request & CPU_INTERRUPT_NMI
547 && (env->pregs[PR_CCS] & M_FLAG)) {
548 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000549 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000550 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000551 }
pbrook06338792007-05-23 19:58:11 +0000552#elif defined(TARGET_M68K)
553 if (interrupt_request & CPU_INTERRUPT_HARD
554 && ((env->sr & SR_I) >> SR_I_SHIFT)
555 < env->pending_level) {
556 /* Real hardware gets the interrupt vector via an
557 IACK cycle at this point. Current emulated
558 hardware doesn't rely on this, so we
559 provide/save the vector when the interrupt is
560 first signalled. */
561 env->exception_index = env->pending_vector;
562 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000563 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000564 }
Alexander Graf3110e292011-04-15 17:32:48 +0200565#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
566 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
567 (env->psw.mask & PSW_MASK_EXT)) {
568 do_interrupt(env);
569 next_tb = 0;
570 }
bellard68a79312003-06-30 13:12:32 +0000571#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200572 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000573 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000574 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000575 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
576 /* ensure that no TB jump will be modified as
577 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000578 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000579 }
aurel32be214e62009-03-06 21:48:00 +0000580 }
581 if (unlikely(env->exit_request)) {
582 env->exit_request = 0;
583 env->exception_index = EXCP_INTERRUPT;
584 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000585 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700586#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000587 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000588 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000589#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000590 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000591 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000592 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000593#elif defined(TARGET_M68K)
594 cpu_m68k_flush_flags(env, env->cc_op);
595 env->cc_op = CC_OP_FLAGS;
596 env->sr = (env->sr & 0xffe0)
597 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000598 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000599#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700600 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000601#endif
bellard3fb2ded2003-06-24 13:22:59 +0000602 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700603#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000604 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000605 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000606 /* Note: we do it here to avoid a gcc bug on Mac OS X when
607 doing it in tb_find_slow */
608 if (tb_invalidated_flag) {
609 /* as some TB could have been invalidated because
610 of memory exceptions while generating the code, we
611 must recompute the hash index here */
612 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000613 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000614 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200615#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000616 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
617 (long)tb->tc_ptr, tb->pc,
618 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000619#endif
bellard8a40a182005-11-20 10:35:40 +0000620 /* see if we can patch the calling TB. When the TB
621 spans two pages, we cannot safely do a direct
622 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100623 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000624 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000625 }
pbrookd5975362008-06-07 20:50:51 +0000626 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000627
628 /* cpu_interrupt might be called while translating the
629 TB, but before it is linked into a potentially
630 infinite loop and becomes env->current_tb. Avoid
631 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200632 env->current_tb = tb;
633 barrier();
634 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000635 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000636 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200637#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000638#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000639 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000640#define env cpu_single_env
641#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000642 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000643 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000644 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000645 int insns_left;
646 tb = (TranslationBlock *)(long)(next_tb & ~3);
647 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000648 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000649 insns_left = env->icount_decr.u32;
650 if (env->icount_extra && insns_left >= 0) {
651 /* Refill decrementer and continue execution. */
652 env->icount_extra += insns_left;
653 if (env->icount_extra > 0xffff) {
654 insns_left = 0xffff;
655 } else {
656 insns_left = env->icount_extra;
657 }
658 env->icount_extra -= insns_left;
659 env->icount_decr.u16.low = insns_left;
660 } else {
661 if (insns_left > 0) {
662 /* Execute remaining instructions. */
663 cpu_exec_nocache(insns_left, tb);
664 }
665 env->exception_index = EXCP_INTERRUPT;
666 next_tb = 0;
667 cpu_loop_exit();
668 }
669 }
670 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200671 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000672 /* reset soft MMU for next block (it can currently
673 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000674 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000675 }
bellard3fb2ded2003-06-24 13:22:59 +0000676 } /* for(;;) */
677
bellard7d132992003-03-06 23:23:54 +0000678
bellarde4533c72003-06-15 19:51:39 +0000679#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000680 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000681 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000682#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000683 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800684#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000685#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000686#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100687#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000688#elif defined(TARGET_M68K)
689 cpu_m68k_flush_flags(env, env->cc_op);
690 env->cc_op = CC_OP_FLAGS;
691 env->sr = (env->sr & 0xffe0)
692 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200693#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000694#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000695#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000696#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000697#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100698#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000699 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000700#else
701#error unsupported target CPU
702#endif
pbrook1057eaa2007-02-04 13:37:44 +0000703
704 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200705 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100706 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000707
bellard6a00d602005-11-21 23:25:50 +0000708 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000709 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000710 return ret;
711}
bellard6dbad632003-03-16 18:05:05 +0000712
bellardfbf9eeb2004-04-25 21:21:33 +0000713/* must only be called from the generated code as an exception can be
714 generated */
715void tb_invalidate_page_range(target_ulong start, target_ulong end)
716{
bellarddc5d0b32004-06-22 18:43:30 +0000717 /* XXX: cannot enable it yet because it yields to MMU exception
718 where NIP != read address on PowerPC */
719#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000720 target_ulong phys_addr;
721 phys_addr = get_phys_addr_code(env, start);
722 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000723#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000724}
725
bellard1a18c712003-10-30 01:07:51 +0000726#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000727
bellard6dbad632003-03-16 18:05:05 +0000728void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
729{
730 CPUX86State *saved_env;
731
732 saved_env = env;
733 env = s;
bellarda412ac52003-07-26 18:01:40 +0000734 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000735 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000736 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000737 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000738 } else {
bellard5d975592008-05-12 22:05:33 +0000739 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000740 }
bellard6dbad632003-03-16 18:05:05 +0000741 env = saved_env;
742}
bellard9de5e442003-03-23 16:49:39 +0000743
bellard6f12a2a2007-11-11 22:16:56 +0000744void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000745{
746 CPUX86State *saved_env;
747
748 saved_env = env;
749 env = s;
ths3b46e622007-09-17 08:09:54 +0000750
bellard6f12a2a2007-11-11 22:16:56 +0000751 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000752
753 env = saved_env;
754}
755
bellard6f12a2a2007-11-11 22:16:56 +0000756void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000757{
758 CPUX86State *saved_env;
759
760 saved_env = env;
761 env = s;
ths3b46e622007-09-17 08:09:54 +0000762
bellard6f12a2a2007-11-11 22:16:56 +0000763 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000764
765 env = saved_env;
766}
767
bellarde4533c72003-06-15 19:51:39 +0000768#endif /* TARGET_I386 */
769
bellard67b915a2004-03-31 23:37:16 +0000770#if !defined(CONFIG_SOFTMMU)
771
bellard3fb2ded2003-06-24 13:22:59 +0000772#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700773#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
774#else
775#define EXCEPTION_ACTION cpu_loop_exit()
776#endif
bellard3fb2ded2003-06-24 13:22:59 +0000777
bellardb56dad12003-05-08 15:38:04 +0000778/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000779 the effective address of the memory exception. 'is_write' is 1 if a
780 write caused the exception and otherwise 0'. 'old_set' is the
781 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000782static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000783 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000784 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000785{
bellarda513fe12003-05-27 23:29:48 +0000786 TranslationBlock *tb;
787 int ret;
bellard68a79312003-06-30 13:12:32 +0000788
bellard83479e72003-06-25 16:12:37 +0000789 if (cpu_single_env)
790 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000791#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000792 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000793 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000794#endif
bellard25eb4482003-05-14 21:50:54 +0000795 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000796 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000797 return 1;
798 }
bellardfbf9eeb2004-04-25 21:21:33 +0000799
bellard3fb2ded2003-06-24 13:22:59 +0000800 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700801 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000802 if (ret < 0)
803 return 0; /* not an MMU fault */
804 if (ret == 0)
805 return 1; /* the MMU fault was handled without causing real CPU fault */
806 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000807 tb = tb_find_pc(pc);
808 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000809 /* the PC is inside the translated code. It means that we have
810 a virtual CPU fault */
Stefan Weil618ba8e2011-04-18 06:39:53 +0000811 cpu_restore_state(tb, env, pc);
bellard3fb2ded2003-06-24 13:22:59 +0000812 }
bellard3fb2ded2003-06-24 13:22:59 +0000813
bellard68016c62005-02-07 23:12:27 +0000814 /* we restore the process signal mask as the sigreturn should
815 do it (XXX: use sigsetjmp) */
816 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700817 EXCEPTION_ACTION;
818
aurel32968c74d2008-04-11 04:55:17 +0000819 /* never comes here */
820 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000821}
bellard9de5e442003-03-23 16:49:39 +0000822
bellard2b413142003-05-14 23:01:10 +0000823#if defined(__i386__)
824
bellardd8ecc0b2007-02-05 21:41:46 +0000825#if defined(__APPLE__)
826# include <sys/ucontext.h>
827
828# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
829# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
830# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000831# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200832#elif defined (__NetBSD__)
833# include <ucontext.h>
834
835# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
836# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
837# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
838# define MASK_sig(context) ((context)->uc_sigmask)
839#elif defined (__FreeBSD__) || defined(__DragonFly__)
840# include <ucontext.h>
841
842# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
843# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
844# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
845# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000846#elif defined(__OpenBSD__)
847# define EIP_sig(context) ((context)->sc_eip)
848# define TRAP_sig(context) ((context)->sc_trapno)
849# define ERROR_sig(context) ((context)->sc_err)
850# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000851#else
852# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
853# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
854# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000855# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000856#endif
857
ths5fafdf22007-09-16 21:08:06 +0000858int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000859 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000860{
ths5a7b5422007-01-31 12:16:51 +0000861 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200862#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
863 ucontext_t *uc = puc;
864#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000865 struct sigcontext *uc = puc;
866#else
bellard9de5e442003-03-23 16:49:39 +0000867 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000868#endif
bellard9de5e442003-03-23 16:49:39 +0000869 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000870 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000871
bellardd691f662003-03-24 21:58:34 +0000872#ifndef REG_EIP
873/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000874#define REG_EIP EIP
875#define REG_ERR ERR
876#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000877#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000878 pc = EIP_sig(uc);
879 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000880 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
881 trapno == 0xe ?
882 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000883 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000884}
885
bellardbc51c5c2004-03-17 23:46:04 +0000886#elif defined(__x86_64__)
887
blueswir1b3efe5c2008-12-05 17:55:45 +0000888#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000889#define PC_sig(context) _UC_MACHINE_PC(context)
890#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
891#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
892#define MASK_sig(context) ((context)->uc_sigmask)
893#elif defined(__OpenBSD__)
894#define PC_sig(context) ((context)->sc_rip)
895#define TRAP_sig(context) ((context)->sc_trapno)
896#define ERROR_sig(context) ((context)->sc_err)
897#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200898#elif defined (__FreeBSD__) || defined(__DragonFly__)
899#include <ucontext.h>
900
901#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
902#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
903#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
904#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000905#else
blueswir1d397abb2009-04-10 13:00:29 +0000906#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
907#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
908#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
909#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000910#endif
911
ths5a7b5422007-01-31 12:16:51 +0000912int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000913 void *puc)
914{
ths5a7b5422007-01-31 12:16:51 +0000915 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000916 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200917#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000918 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000919#elif defined(__OpenBSD__)
920 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000921#else
922 struct ucontext *uc = puc;
923#endif
bellardbc51c5c2004-03-17 23:46:04 +0000924
blueswir1d397abb2009-04-10 13:00:29 +0000925 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000926 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000927 TRAP_sig(uc) == 0xe ?
928 (ERROR_sig(uc) >> 1) & 1 : 0,
929 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000930}
931
malce58ffeb2009-01-14 18:39:49 +0000932#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000933
bellard83fb7ad2004-07-05 21:25:26 +0000934/***********************************************************************
935 * signal context platform-specific definitions
936 * From Wine
937 */
938#ifdef linux
939/* All Registers access - only for local access */
940# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
941/* Gpr Registers access */
942# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
943# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
944# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
945# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
946# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
947# define LR_sig(context) REG_sig(link, context) /* Link register */
948# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
949/* Float Registers access */
950# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
951# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
952/* Exception Registers access */
953# define DAR_sig(context) REG_sig(dar, context)
954# define DSISR_sig(context) REG_sig(dsisr, context)
955# define TRAP_sig(context) REG_sig(trap, context)
956#endif /* linux */
957
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100958#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
959#include <ucontext.h>
960# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
961# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
962# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
963# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
964# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
965# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
966/* Exception Registers access */
967# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
968# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
969# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
970#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
971
bellard83fb7ad2004-07-05 21:25:26 +0000972#ifdef __APPLE__
973# include <sys/ucontext.h>
974typedef struct ucontext SIGCONTEXT;
975/* All Registers access - only for local access */
976# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
977# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
978# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
979# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
980/* Gpr Registers access */
981# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
982# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
983# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
984# define CTR_sig(context) REG_sig(ctr, context)
985# define XER_sig(context) REG_sig(xer, context) /* Link register */
986# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
987# define CR_sig(context) REG_sig(cr, context) /* Condition register */
988/* Float Registers access */
989# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
990# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
991/* Exception Registers access */
992# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
993# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
994# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
995#endif /* __APPLE__ */
996
ths5fafdf22007-09-16 21:08:06 +0000997int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000998 void *puc)
bellard2b413142003-05-14 23:01:10 +0000999{
ths5a7b5422007-01-31 12:16:51 +00001000 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +01001001#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
1002 ucontext_t *uc = puc;
1003#else
bellard25eb4482003-05-14 21:50:54 +00001004 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +01001005#endif
bellard25eb4482003-05-14 21:50:54 +00001006 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001007 int is_write;
1008
bellard83fb7ad2004-07-05 21:25:26 +00001009 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001010 is_write = 0;
1011#if 0
1012 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001013 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001014 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001015#else
bellard83fb7ad2004-07-05 21:25:26 +00001016 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001017 is_write = 1;
1018#endif
ths5fafdf22007-09-16 21:08:06 +00001019 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001020 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001021}
bellard2b413142003-05-14 23:01:10 +00001022
bellard2f87c602003-06-02 20:38:09 +00001023#elif defined(__alpha__)
1024
ths5fafdf22007-09-16 21:08:06 +00001025int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001026 void *puc)
1027{
ths5a7b5422007-01-31 12:16:51 +00001028 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001029 struct ucontext *uc = puc;
1030 uint32_t *pc = uc->uc_mcontext.sc_pc;
1031 uint32_t insn = *pc;
1032 int is_write = 0;
1033
bellard8c6939c2003-06-09 15:28:00 +00001034 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001035 switch (insn >> 26) {
1036 case 0x0d: // stw
1037 case 0x0e: // stb
1038 case 0x0f: // stq_u
1039 case 0x24: // stf
1040 case 0x25: // stg
1041 case 0x26: // sts
1042 case 0x27: // stt
1043 case 0x2c: // stl
1044 case 0x2d: // stq
1045 case 0x2e: // stl_c
1046 case 0x2f: // stq_c
1047 is_write = 1;
1048 }
1049
ths5fafdf22007-09-16 21:08:06 +00001050 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001051 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001052}
bellard8c6939c2003-06-09 15:28:00 +00001053#elif defined(__sparc__)
1054
ths5fafdf22007-09-16 21:08:06 +00001055int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001056 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001057{
ths5a7b5422007-01-31 12:16:51 +00001058 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001059 int is_write;
1060 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001061#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001062 uint32_t *regs = (uint32_t *)(info + 1);
1063 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001064 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001065 unsigned long pc = regs[1];
1066#else
blueswir184778502008-10-26 20:33:16 +00001067#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001068 struct sigcontext *sc = puc;
1069 unsigned long pc = sc->sigc_regs.tpc;
1070 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001071#elif defined(__OpenBSD__)
1072 struct sigcontext *uc = puc;
1073 unsigned long pc = uc->sc_pc;
1074 void *sigmask = (void *)(long)uc->sc_mask;
1075#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001076#endif
1077
bellard8c6939c2003-06-09 15:28:00 +00001078 /* XXX: need kernel patch to get write flag faster */
1079 is_write = 0;
1080 insn = *(uint32_t *)pc;
1081 if ((insn >> 30) == 3) {
1082 switch((insn >> 19) & 0x3f) {
1083 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001084 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001085 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001086 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001087 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001088 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001089 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001090 case 0x17: // stda
1091 case 0x0e: // stx
1092 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001093 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001094 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001095 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001096 case 0x37: // stdfa
1097 case 0x26: // stqf
1098 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001099 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001100 case 0x3c: // casa
1101 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001102 is_write = 1;
1103 break;
1104 }
1105 }
ths5fafdf22007-09-16 21:08:06 +00001106 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001107 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001108}
1109
1110#elif defined(__arm__)
1111
ths5fafdf22007-09-16 21:08:06 +00001112int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001113 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001114{
ths5a7b5422007-01-31 12:16:51 +00001115 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001116 struct ucontext *uc = puc;
1117 unsigned long pc;
1118 int is_write;
ths3b46e622007-09-17 08:09:54 +00001119
blueswir148bbf112008-07-08 18:35:02 +00001120#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001121 pc = uc->uc_mcontext.gregs[R15];
1122#else
balrog4eee57f2008-05-06 14:47:19 +00001123 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001124#endif
bellard8c6939c2003-06-09 15:28:00 +00001125 /* XXX: compute is_write */
1126 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001127 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001128 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001129 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001130}
1131
bellard38e584a2003-08-10 22:14:22 +00001132#elif defined(__mc68000)
1133
ths5fafdf22007-09-16 21:08:06 +00001134int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001135 void *puc)
1136{
ths5a7b5422007-01-31 12:16:51 +00001137 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001138 struct ucontext *uc = puc;
1139 unsigned long pc;
1140 int is_write;
ths3b46e622007-09-17 08:09:54 +00001141
bellard38e584a2003-08-10 22:14:22 +00001142 pc = uc->uc_mcontext.gregs[16];
1143 /* XXX: compute is_write */
1144 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001145 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001146 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001147 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001148}
1149
bellardb8076a72005-04-07 22:20:31 +00001150#elif defined(__ia64)
1151
1152#ifndef __ISR_VALID
1153 /* This ought to be in <bits/siginfo.h>... */
1154# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001155#endif
1156
ths5a7b5422007-01-31 12:16:51 +00001157int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001158{
ths5a7b5422007-01-31 12:16:51 +00001159 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001160 struct ucontext *uc = puc;
1161 unsigned long ip;
1162 int is_write = 0;
1163
1164 ip = uc->uc_mcontext.sc_ip;
1165 switch (host_signum) {
1166 case SIGILL:
1167 case SIGFPE:
1168 case SIGSEGV:
1169 case SIGBUS:
1170 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001171 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001172 /* ISR.W (write-access) is bit 33: */
1173 is_write = (info->si_isr >> 33) & 1;
1174 break;
1175
1176 default:
1177 break;
1178 }
1179 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1180 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001181 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001182}
1183
bellard90cb9492005-07-24 15:11:38 +00001184#elif defined(__s390__)
1185
ths5fafdf22007-09-16 21:08:06 +00001186int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001187 void *puc)
1188{
ths5a7b5422007-01-31 12:16:51 +00001189 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001190 struct ucontext *uc = puc;
1191 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001192 uint16_t *pinsn;
1193 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001194
bellard90cb9492005-07-24 15:11:38 +00001195 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001196
1197 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1198 of the normal 2 arguments. The 3rd argument contains the "int_code"
1199 from the hardware which does in fact contain the is_write value.
1200 The rt signal handler, as far as I can tell, does not give this value
1201 at all. Not that we could get to it from here even if it were. */
1202 /* ??? This is not even close to complete, since it ignores all
1203 of the read-modify-write instructions. */
1204 pinsn = (uint16_t *)pc;
1205 switch (pinsn[0] >> 8) {
1206 case 0x50: /* ST */
1207 case 0x42: /* STC */
1208 case 0x40: /* STH */
1209 is_write = 1;
1210 break;
1211 case 0xc4: /* RIL format insns */
1212 switch (pinsn[0] & 0xf) {
1213 case 0xf: /* STRL */
1214 case 0xb: /* STGRL */
1215 case 0x7: /* STHRL */
1216 is_write = 1;
1217 }
1218 break;
1219 case 0xe3: /* RXY format insns */
1220 switch (pinsn[2] & 0xff) {
1221 case 0x50: /* STY */
1222 case 0x24: /* STG */
1223 case 0x72: /* STCY */
1224 case 0x70: /* STHY */
1225 case 0x8e: /* STPQ */
1226 case 0x3f: /* STRVH */
1227 case 0x3e: /* STRV */
1228 case 0x2f: /* STRVG */
1229 is_write = 1;
1230 }
1231 break;
1232 }
ths5fafdf22007-09-16 21:08:06 +00001233 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001234 is_write, &uc->uc_sigmask, puc);
1235}
1236
1237#elif defined(__mips__)
1238
ths5fafdf22007-09-16 21:08:06 +00001239int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001240 void *puc)
1241{
ths9617efe2007-05-08 21:05:55 +00001242 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001243 struct ucontext *uc = puc;
1244 greg_t pc = uc->uc_mcontext.pc;
1245 int is_write;
ths3b46e622007-09-17 08:09:54 +00001246
thsc4b89d12007-05-05 19:23:11 +00001247 /* XXX: compute is_write */
1248 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001249 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001250 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001251}
1252
aurel32f54b3f92008-04-12 20:14:54 +00001253#elif defined(__hppa__)
1254
1255int cpu_signal_handler(int host_signum, void *pinfo,
1256 void *puc)
1257{
1258 struct siginfo *info = pinfo;
1259 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001260 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1261 uint32_t insn = *(uint32_t *)pc;
1262 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001263
Richard Hendersonf57040b2010-03-12 15:58:08 +01001264 /* XXX: need kernel patch to get write flag faster. */
1265 switch (insn >> 26) {
1266 case 0x1a: /* STW */
1267 case 0x19: /* STH */
1268 case 0x18: /* STB */
1269 case 0x1b: /* STWM */
1270 is_write = 1;
1271 break;
1272
1273 case 0x09: /* CSTWX, FSTWX, FSTWS */
1274 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1275 /* Distinguish from coprocessor load ... */
1276 is_write = (insn >> 9) & 1;
1277 break;
1278
1279 case 0x03:
1280 switch ((insn >> 6) & 15) {
1281 case 0xa: /* STWS */
1282 case 0x9: /* STHS */
1283 case 0x8: /* STBS */
1284 case 0xe: /* STWAS */
1285 case 0xc: /* STBYS */
1286 is_write = 1;
1287 }
1288 break;
1289 }
1290
aurel32f54b3f92008-04-12 20:14:54 +00001291 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001292 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001293}
1294
bellard2b413142003-05-14 23:01:10 +00001295#else
1296
bellard3fb2ded2003-06-24 13:22:59 +00001297#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001298
1299#endif
bellard67b915a2004-03-31 23:37:16 +00001300
1301#endif /* !defined(CONFIG_SOFTMMU) */