blob: 9c0b10d1db84508a55019dd0b7a1c3668cf37661 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
bellard7d132992003-03-06 23:23:54 +0000199/* main execution loop */
200
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300201volatile sig_atomic_t exit_request;
202
bellarde4533c72003-06-15 19:51:39 +0000203int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000204{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100205 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000206 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000207 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000208 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000209 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000210
thsbfed01f2007-06-03 17:44:37 +0000211 if (cpu_halted(env1) == EXCP_HALTED)
212 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000213
ths5fafdf22007-09-16 21:08:06 +0000214 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000215
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100216 /* the access to env below is actually saving the global register's
217 value, so that files not including target-xyz/exec.h are free to
218 use it. */
219 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
220 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200221 barrier();
bellardc27004e2005-01-03 23:35:10 +0000222 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000223
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200224 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300226 }
227
thsecb644f2007-06-03 18:45:53 +0000228#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100229 if (!kvm_enabled()) {
230 /* put eflags in CPU temporary format */
231 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
232 DF = 1 - (2 * ((env->eflags >> 10) & 1));
233 CC_OP = CC_OP_EFLAGS;
234 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
235 }
bellard93ac68b2003-09-30 20:57:29 +0000236#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000237#elif defined(TARGET_M68K)
238 env->cc_op = CC_OP_FLAGS;
239 env->cc_dest = env->sr & 0xf;
240 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000241#elif defined(TARGET_ALPHA)
242#elif defined(TARGET_ARM)
243#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200244#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100248#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000249 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000250#else
251#error unsupported target CPU
252#endif
bellard3fb2ded2003-06-24 13:22:59 +0000253 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000254
bellard7d132992003-03-06 23:23:54 +0000255 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000256 for(;;) {
257 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200258#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000259#undef env
260 env = cpu_single_env;
261#define env cpu_single_env
262#endif
bellard3fb2ded2003-06-24 13:22:59 +0000263 /* if an exception is pending, we execute it here */
264 if (env->exception_index >= 0) {
265 if (env->exception_index >= EXCP_INTERRUPT) {
266 /* exit request from the cpu execution loop */
267 ret = env->exception_index;
268 break;
aurel3272d239e2009-01-14 19:40:27 +0000269 } else {
270#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000271 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000272 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000273 loop */
bellard83479e72003-06-25 16:12:37 +0000274#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000275 do_interrupt_user(env->exception_index,
276 env->exception_is_int,
277 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000278 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000279 /* successfully delivered */
280 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000281#endif
bellard3fb2ded2003-06-24 13:22:59 +0000282 ret = env->exception_index;
283 break;
aurel3272d239e2009-01-14 19:40:27 +0000284#else
bellard83479e72003-06-25 16:12:37 +0000285#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000286 /* simulate a real cpu exception. On i386, it can
287 trigger new exceptions, but we do not handle
288 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000289 do_interrupt(env->exception_index,
290 env->exception_is_int,
291 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000292 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000293 /* successfully delivered */
294 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000295#elif defined(TARGET_PPC)
296 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200297#elif defined(TARGET_MICROBLAZE)
298 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000299#elif defined(TARGET_MIPS)
300 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000301#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000302 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000303#elif defined(TARGET_ARM)
304 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000305#elif defined(TARGET_SH4)
306 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000307#elif defined(TARGET_ALPHA)
308 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000309#elif defined(TARGET_CRIS)
310 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000311#elif defined(TARGET_M68K)
312 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000313#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100314 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000315#endif
bellard3fb2ded2003-06-24 13:22:59 +0000316 }
ths5fafdf22007-09-16 21:08:06 +0000317 }
bellard9df217a2005-02-10 22:05:51 +0000318
aliguori7ba1e612008-11-05 16:04:33 +0000319 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000320 kvm_cpu_exec(env);
321 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000322 }
323
blueswir1b5fc09a2008-05-04 06:38:18 +0000324 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000325 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000326 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000327 if (unlikely(interrupt_request)) {
328 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
329 /* Mask out external interrupts for this step. */
330 interrupt_request &= ~(CPU_INTERRUPT_HARD |
331 CPU_INTERRUPT_FIQ |
332 CPU_INTERRUPT_SMI |
333 CPU_INTERRUPT_NMI);
334 }
pbrook6658ffb2007-03-16 23:58:11 +0000335 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
336 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
337 env->exception_index = EXCP_DEBUG;
338 cpu_loop_exit();
339 }
balroga90b7312007-05-01 01:28:01 +0000340#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200341 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
342 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000343 if (interrupt_request & CPU_INTERRUPT_HALT) {
344 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
345 env->halted = 1;
346 env->exception_index = EXCP_HLT;
347 cpu_loop_exit();
348 }
349#endif
bellard68a79312003-06-30 13:12:32 +0000350#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300351 if (interrupt_request & CPU_INTERRUPT_INIT) {
352 svm_check_intercept(SVM_EXIT_INIT);
353 do_cpu_init(env);
354 env->exception_index = EXCP_HALTED;
355 cpu_loop_exit();
356 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
357 do_cpu_sipi(env);
358 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000359 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
360 !(env->hflags & HF_SMM_MASK)) {
361 svm_check_intercept(SVM_EXIT_SMI);
362 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
363 do_smm_enter();
364 next_tb = 0;
365 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
366 !(env->hflags2 & HF2_NMI_MASK)) {
367 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
368 env->hflags2 |= HF2_NMI_MASK;
369 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
370 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800371 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
372 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
373 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
374 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000375 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
376 (((env->hflags2 & HF2_VINTR_MASK) &&
377 (env->hflags2 & HF2_HIF_MASK)) ||
378 (!(env->hflags2 & HF2_VINTR_MASK) &&
379 (env->eflags & IF_MASK &&
380 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
381 int intno;
382 svm_check_intercept(SVM_EXIT_INTR);
383 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
384 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000385 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200386#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000387#undef env
388 env = cpu_single_env;
389#define env cpu_single_env
390#endif
bellarddb620f42008-06-04 17:02:19 +0000391 do_interrupt(intno, 0, 0, 0, 1);
392 /* ensure that no TB jump will be modified as
393 the program flow was changed */
394 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000395#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000396 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
397 (env->eflags & IF_MASK) &&
398 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
399 int intno;
400 /* FIXME: this should respect TPR */
401 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000402 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000403 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000404 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000405 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000406 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000407#endif
bellarddb620f42008-06-04 17:02:19 +0000408 }
bellard68a79312003-06-30 13:12:32 +0000409 }
bellardce097762004-01-04 23:53:18 +0000410#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000411#if 0
412 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000413 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000414 }
415#endif
j_mayer47103572007-03-30 09:38:04 +0000416 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000417 ppc_hw_interrupt(env);
418 if (env->pending_interrupts == 0)
419 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000420 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000421 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200422#elif defined(TARGET_MICROBLAZE)
423 if ((interrupt_request & CPU_INTERRUPT_HARD)
424 && (env->sregs[SR_MSR] & MSR_IE)
425 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
426 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
427 env->exception_index = EXCP_IRQ;
428 do_interrupt(env);
429 next_tb = 0;
430 }
bellard6af0bf92005-07-02 14:58:51 +0000431#elif defined(TARGET_MIPS)
432 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100433 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000434 /* Raise it */
435 env->exception_index = EXCP_EXT_INTERRUPT;
436 env->error_code = 0;
437 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000438 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000439 }
bellarde95c8d52004-09-30 22:22:08 +0000440#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300441 if (interrupt_request & CPU_INTERRUPT_HARD) {
442 if (cpu_interrupts_enabled(env) &&
443 env->interrupt_index > 0) {
444 int pil = env->interrupt_index & 0xf;
445 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000446
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300447 if (((type == TT_EXTINT) &&
448 cpu_pil_allowed(env, pil)) ||
449 type != TT_EXTINT) {
450 env->exception_index = env->interrupt_index;
451 do_interrupt(env);
452 next_tb = 0;
453 }
454 }
bellarde95c8d52004-09-30 22:22:08 +0000455 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
456 //do_interrupt(0, 0, 0, 0, 0);
457 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000458 }
bellardb5ff1b32005-11-26 10:38:39 +0000459#elif defined(TARGET_ARM)
460 if (interrupt_request & CPU_INTERRUPT_FIQ
461 && !(env->uncached_cpsr & CPSR_F)) {
462 env->exception_index = EXCP_FIQ;
463 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000464 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000465 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000466 /* ARMv7-M interrupt return works by loading a magic value
467 into the PC. On real hardware the load causes the
468 return to occur. The qemu implementation performs the
469 jump normally, then does the exception return when the
470 CPU tries to execute code at the magic address.
471 This will cause the magic PC value to be pushed to
472 the stack if an interrupt occured at the wrong time.
473 We avoid this by disabling interrupts when
474 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000475 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000476 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
477 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000478 env->exception_index = EXCP_IRQ;
479 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000480 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000481 }
bellardfdf9b3e2006-04-27 21:07:38 +0000482#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000483 if (interrupt_request & CPU_INTERRUPT_HARD) {
484 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000485 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000486 }
j_mayereddf68a2007-04-05 07:22:49 +0000487#elif defined(TARGET_ALPHA)
488 if (interrupt_request & CPU_INTERRUPT_HARD) {
489 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000490 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000491 }
thsf1ccf902007-10-08 13:16:14 +0000492#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000493 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100494 && (env->pregs[PR_CCS] & I_FLAG)
495 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000496 env->exception_index = EXCP_IRQ;
497 do_interrupt(env);
498 next_tb = 0;
499 }
500 if (interrupt_request & CPU_INTERRUPT_NMI
501 && (env->pregs[PR_CCS] & M_FLAG)) {
502 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000503 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000504 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000505 }
pbrook06338792007-05-23 19:58:11 +0000506#elif defined(TARGET_M68K)
507 if (interrupt_request & CPU_INTERRUPT_HARD
508 && ((env->sr & SR_I) >> SR_I_SHIFT)
509 < env->pending_level) {
510 /* Real hardware gets the interrupt vector via an
511 IACK cycle at this point. Current emulated
512 hardware doesn't rely on this, so we
513 provide/save the vector when the interrupt is
514 first signalled. */
515 env->exception_index = env->pending_vector;
516 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000517 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000518 }
bellard68a79312003-06-30 13:12:32 +0000519#endif
bellard9d050952006-05-22 22:03:52 +0000520 /* Don't use the cached interupt_request value,
521 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000522 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000523 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
524 /* ensure that no TB jump will be modified as
525 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000527 }
aurel32be214e62009-03-06 21:48:00 +0000528 }
529 if (unlikely(env->exit_request)) {
530 env->exit_request = 0;
531 env->exception_index = EXCP_INTERRUPT;
532 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000533 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700534#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000535 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000536 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000537#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000538 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000539 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000540 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000541#elif defined(TARGET_M68K)
542 cpu_m68k_flush_flags(env, env->cc_op);
543 env->cc_op = CC_OP_FLAGS;
544 env->sr = (env->sr & 0xffe0)
545 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000546 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000547#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700548 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000549#endif
bellard3fb2ded2003-06-24 13:22:59 +0000550 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700551#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000552 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000553 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000554 /* Note: we do it here to avoid a gcc bug on Mac OS X when
555 doing it in tb_find_slow */
556 if (tb_invalidated_flag) {
557 /* as some TB could have been invalidated because
558 of memory exceptions while generating the code, we
559 must recompute the hash index here */
560 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000561 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000562 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200563#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000564 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
565 (long)tb->tc_ptr, tb->pc,
566 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000567#endif
bellard8a40a182005-11-20 10:35:40 +0000568 /* see if we can patch the calling TB. When the TB
569 spans two pages, we cannot safely do a direct
570 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100571 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000572 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000573 }
pbrookd5975362008-06-07 20:50:51 +0000574 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000575
576 /* cpu_interrupt might be called while translating the
577 TB, but before it is linked into a potentially
578 infinite loop and becomes env->current_tb. Avoid
579 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200580 env->current_tb = tb;
581 barrier();
582 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000583 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000584 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200585#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000586#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000587 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000588#define env cpu_single_env
589#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000590 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000591 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000592 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000593 int insns_left;
594 tb = (TranslationBlock *)(long)(next_tb & ~3);
595 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000596 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000597 insns_left = env->icount_decr.u32;
598 if (env->icount_extra && insns_left >= 0) {
599 /* Refill decrementer and continue execution. */
600 env->icount_extra += insns_left;
601 if (env->icount_extra > 0xffff) {
602 insns_left = 0xffff;
603 } else {
604 insns_left = env->icount_extra;
605 }
606 env->icount_extra -= insns_left;
607 env->icount_decr.u16.low = insns_left;
608 } else {
609 if (insns_left > 0) {
610 /* Execute remaining instructions. */
611 cpu_exec_nocache(insns_left, tb);
612 }
613 env->exception_index = EXCP_INTERRUPT;
614 next_tb = 0;
615 cpu_loop_exit();
616 }
617 }
618 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200619 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000620 /* reset soft MMU for next block (it can currently
621 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000622 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000623 }
bellard3fb2ded2003-06-24 13:22:59 +0000624 } /* for(;;) */
625
bellard7d132992003-03-06 23:23:54 +0000626
bellarde4533c72003-06-15 19:51:39 +0000627#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000628 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000629 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000630#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000631 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000632#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000633#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000634#elif defined(TARGET_M68K)
635 cpu_m68k_flush_flags(env, env->cc_op);
636 env->cc_op = CC_OP_FLAGS;
637 env->sr = (env->sr & 0xffe0)
638 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200639#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000640#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000641#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000642#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000643#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100644#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000645 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000646#else
647#error unsupported target CPU
648#endif
pbrook1057eaa2007-02-04 13:37:44 +0000649
650 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200651 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100652 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000653
bellard6a00d602005-11-21 23:25:50 +0000654 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000655 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000656 return ret;
657}
bellard6dbad632003-03-16 18:05:05 +0000658
bellardfbf9eeb2004-04-25 21:21:33 +0000659/* must only be called from the generated code as an exception can be
660 generated */
661void tb_invalidate_page_range(target_ulong start, target_ulong end)
662{
bellarddc5d0b32004-06-22 18:43:30 +0000663 /* XXX: cannot enable it yet because it yields to MMU exception
664 where NIP != read address on PowerPC */
665#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000666 target_ulong phys_addr;
667 phys_addr = get_phys_addr_code(env, start);
668 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000669#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000670}
671
bellard1a18c712003-10-30 01:07:51 +0000672#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000673
bellard6dbad632003-03-16 18:05:05 +0000674void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
675{
676 CPUX86State *saved_env;
677
678 saved_env = env;
679 env = s;
bellarda412ac52003-07-26 18:01:40 +0000680 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000681 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000682 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000683 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000684 } else {
bellard5d975592008-05-12 22:05:33 +0000685 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000686 }
bellard6dbad632003-03-16 18:05:05 +0000687 env = saved_env;
688}
bellard9de5e442003-03-23 16:49:39 +0000689
bellard6f12a2a2007-11-11 22:16:56 +0000690void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000691{
692 CPUX86State *saved_env;
693
694 saved_env = env;
695 env = s;
ths3b46e622007-09-17 08:09:54 +0000696
bellard6f12a2a2007-11-11 22:16:56 +0000697 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000698
699 env = saved_env;
700}
701
bellard6f12a2a2007-11-11 22:16:56 +0000702void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000703{
704 CPUX86State *saved_env;
705
706 saved_env = env;
707 env = s;
ths3b46e622007-09-17 08:09:54 +0000708
bellard6f12a2a2007-11-11 22:16:56 +0000709 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000710
711 env = saved_env;
712}
713
bellarde4533c72003-06-15 19:51:39 +0000714#endif /* TARGET_I386 */
715
bellard67b915a2004-03-31 23:37:16 +0000716#if !defined(CONFIG_SOFTMMU)
717
bellard3fb2ded2003-06-24 13:22:59 +0000718#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700719#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
720#else
721#define EXCEPTION_ACTION cpu_loop_exit()
722#endif
bellard3fb2ded2003-06-24 13:22:59 +0000723
bellardb56dad12003-05-08 15:38:04 +0000724/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000725 the effective address of the memory exception. 'is_write' is 1 if a
726 write caused the exception and otherwise 0'. 'old_set' is the
727 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000728static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000729 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000730 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000731{
bellarda513fe12003-05-27 23:29:48 +0000732 TranslationBlock *tb;
733 int ret;
bellard68a79312003-06-30 13:12:32 +0000734
bellard83479e72003-06-25 16:12:37 +0000735 if (cpu_single_env)
736 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000737#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000738 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000739 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000740#endif
bellard25eb4482003-05-14 21:50:54 +0000741 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000742 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000743 return 1;
744 }
bellardfbf9eeb2004-04-25 21:21:33 +0000745
bellard3fb2ded2003-06-24 13:22:59 +0000746 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700747 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000748 if (ret < 0)
749 return 0; /* not an MMU fault */
750 if (ret == 0)
751 return 1; /* the MMU fault was handled without causing real CPU fault */
752 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000753 tb = tb_find_pc(pc);
754 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000755 /* the PC is inside the translated code. It means that we have
756 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000757 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000758 }
bellard3fb2ded2003-06-24 13:22:59 +0000759
bellard68016c62005-02-07 23:12:27 +0000760 /* we restore the process signal mask as the sigreturn should
761 do it (XXX: use sigsetjmp) */
762 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700763 EXCEPTION_ACTION;
764
aurel32968c74d2008-04-11 04:55:17 +0000765 /* never comes here */
766 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000767}
bellard9de5e442003-03-23 16:49:39 +0000768
bellard2b413142003-05-14 23:01:10 +0000769#if defined(__i386__)
770
bellardd8ecc0b2007-02-05 21:41:46 +0000771#if defined(__APPLE__)
772# include <sys/ucontext.h>
773
774# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
775# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
776# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000777# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200778#elif defined (__NetBSD__)
779# include <ucontext.h>
780
781# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
782# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
783# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
784# define MASK_sig(context) ((context)->uc_sigmask)
785#elif defined (__FreeBSD__) || defined(__DragonFly__)
786# include <ucontext.h>
787
788# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
789# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
790# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
791# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000792#elif defined(__OpenBSD__)
793# define EIP_sig(context) ((context)->sc_eip)
794# define TRAP_sig(context) ((context)->sc_trapno)
795# define ERROR_sig(context) ((context)->sc_err)
796# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000797#else
798# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
799# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
800# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000801# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000802#endif
803
ths5fafdf22007-09-16 21:08:06 +0000804int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000805 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000806{
ths5a7b5422007-01-31 12:16:51 +0000807 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200808#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
809 ucontext_t *uc = puc;
810#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000811 struct sigcontext *uc = puc;
812#else
bellard9de5e442003-03-23 16:49:39 +0000813 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000814#endif
bellard9de5e442003-03-23 16:49:39 +0000815 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000816 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000817
bellardd691f662003-03-24 21:58:34 +0000818#ifndef REG_EIP
819/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000820#define REG_EIP EIP
821#define REG_ERR ERR
822#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000823#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000824 pc = EIP_sig(uc);
825 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000826 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
827 trapno == 0xe ?
828 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000829 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000830}
831
bellardbc51c5c2004-03-17 23:46:04 +0000832#elif defined(__x86_64__)
833
blueswir1b3efe5c2008-12-05 17:55:45 +0000834#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000835#define PC_sig(context) _UC_MACHINE_PC(context)
836#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
837#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
838#define MASK_sig(context) ((context)->uc_sigmask)
839#elif defined(__OpenBSD__)
840#define PC_sig(context) ((context)->sc_rip)
841#define TRAP_sig(context) ((context)->sc_trapno)
842#define ERROR_sig(context) ((context)->sc_err)
843#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200844#elif defined (__FreeBSD__) || defined(__DragonFly__)
845#include <ucontext.h>
846
847#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
848#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
849#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
850#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000851#else
blueswir1d397abb2009-04-10 13:00:29 +0000852#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
853#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
854#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
855#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000856#endif
857
ths5a7b5422007-01-31 12:16:51 +0000858int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000859 void *puc)
860{
ths5a7b5422007-01-31 12:16:51 +0000861 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000862 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200863#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000864 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000865#elif defined(__OpenBSD__)
866 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000867#else
868 struct ucontext *uc = puc;
869#endif
bellardbc51c5c2004-03-17 23:46:04 +0000870
blueswir1d397abb2009-04-10 13:00:29 +0000871 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000872 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000873 TRAP_sig(uc) == 0xe ?
874 (ERROR_sig(uc) >> 1) & 1 : 0,
875 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000876}
877
malce58ffeb2009-01-14 18:39:49 +0000878#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000879
bellard83fb7ad2004-07-05 21:25:26 +0000880/***********************************************************************
881 * signal context platform-specific definitions
882 * From Wine
883 */
884#ifdef linux
885/* All Registers access - only for local access */
886# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
887/* Gpr Registers access */
888# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
889# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
890# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
891# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
892# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
893# define LR_sig(context) REG_sig(link, context) /* Link register */
894# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
895/* Float Registers access */
896# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
897# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
898/* Exception Registers access */
899# define DAR_sig(context) REG_sig(dar, context)
900# define DSISR_sig(context) REG_sig(dsisr, context)
901# define TRAP_sig(context) REG_sig(trap, context)
902#endif /* linux */
903
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100904#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
905#include <ucontext.h>
906# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
907# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
908# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
909# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
910# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
911# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
912/* Exception Registers access */
913# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
914# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
915# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
916#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
917
bellard83fb7ad2004-07-05 21:25:26 +0000918#ifdef __APPLE__
919# include <sys/ucontext.h>
920typedef struct ucontext SIGCONTEXT;
921/* All Registers access - only for local access */
922# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
923# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
924# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
925# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
926/* Gpr Registers access */
927# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
928# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
929# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
930# define CTR_sig(context) REG_sig(ctr, context)
931# define XER_sig(context) REG_sig(xer, context) /* Link register */
932# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
933# define CR_sig(context) REG_sig(cr, context) /* Condition register */
934/* Float Registers access */
935# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
936# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
937/* Exception Registers access */
938# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
939# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
940# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
941#endif /* __APPLE__ */
942
ths5fafdf22007-09-16 21:08:06 +0000943int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000944 void *puc)
bellard2b413142003-05-14 23:01:10 +0000945{
ths5a7b5422007-01-31 12:16:51 +0000946 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100947#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
948 ucontext_t *uc = puc;
949#else
bellard25eb4482003-05-14 21:50:54 +0000950 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100951#endif
bellard25eb4482003-05-14 21:50:54 +0000952 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000953 int is_write;
954
bellard83fb7ad2004-07-05 21:25:26 +0000955 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000956 is_write = 0;
957#if 0
958 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000959 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000960 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000961#else
bellard83fb7ad2004-07-05 21:25:26 +0000962 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000963 is_write = 1;
964#endif
ths5fafdf22007-09-16 21:08:06 +0000965 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000966 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000967}
bellard2b413142003-05-14 23:01:10 +0000968
bellard2f87c602003-06-02 20:38:09 +0000969#elif defined(__alpha__)
970
ths5fafdf22007-09-16 21:08:06 +0000971int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000972 void *puc)
973{
ths5a7b5422007-01-31 12:16:51 +0000974 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000975 struct ucontext *uc = puc;
976 uint32_t *pc = uc->uc_mcontext.sc_pc;
977 uint32_t insn = *pc;
978 int is_write = 0;
979
bellard8c6939c2003-06-09 15:28:00 +0000980 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000981 switch (insn >> 26) {
982 case 0x0d: // stw
983 case 0x0e: // stb
984 case 0x0f: // stq_u
985 case 0x24: // stf
986 case 0x25: // stg
987 case 0x26: // sts
988 case 0x27: // stt
989 case 0x2c: // stl
990 case 0x2d: // stq
991 case 0x2e: // stl_c
992 case 0x2f: // stq_c
993 is_write = 1;
994 }
995
ths5fafdf22007-09-16 21:08:06 +0000996 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000997 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000998}
bellard8c6939c2003-06-09 15:28:00 +0000999#elif defined(__sparc__)
1000
ths5fafdf22007-09-16 21:08:06 +00001001int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001002 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001003{
ths5a7b5422007-01-31 12:16:51 +00001004 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001005 int is_write;
1006 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001007#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001008 uint32_t *regs = (uint32_t *)(info + 1);
1009 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001010 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001011 unsigned long pc = regs[1];
1012#else
blueswir184778502008-10-26 20:33:16 +00001013#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001014 struct sigcontext *sc = puc;
1015 unsigned long pc = sc->sigc_regs.tpc;
1016 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001017#elif defined(__OpenBSD__)
1018 struct sigcontext *uc = puc;
1019 unsigned long pc = uc->sc_pc;
1020 void *sigmask = (void *)(long)uc->sc_mask;
1021#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001022#endif
1023
bellard8c6939c2003-06-09 15:28:00 +00001024 /* XXX: need kernel patch to get write flag faster */
1025 is_write = 0;
1026 insn = *(uint32_t *)pc;
1027 if ((insn >> 30) == 3) {
1028 switch((insn >> 19) & 0x3f) {
1029 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001030 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001031 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001032 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001033 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001034 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001035 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001036 case 0x17: // stda
1037 case 0x0e: // stx
1038 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001039 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001040 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001041 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001042 case 0x37: // stdfa
1043 case 0x26: // stqf
1044 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001045 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001046 case 0x3c: // casa
1047 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001048 is_write = 1;
1049 break;
1050 }
1051 }
ths5fafdf22007-09-16 21:08:06 +00001052 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001053 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001054}
1055
1056#elif defined(__arm__)
1057
ths5fafdf22007-09-16 21:08:06 +00001058int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001059 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001060{
ths5a7b5422007-01-31 12:16:51 +00001061 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001062 struct ucontext *uc = puc;
1063 unsigned long pc;
1064 int is_write;
ths3b46e622007-09-17 08:09:54 +00001065
blueswir148bbf112008-07-08 18:35:02 +00001066#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001067 pc = uc->uc_mcontext.gregs[R15];
1068#else
balrog4eee57f2008-05-06 14:47:19 +00001069 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001070#endif
bellard8c6939c2003-06-09 15:28:00 +00001071 /* XXX: compute is_write */
1072 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001073 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001074 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001075 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001076}
1077
bellard38e584a2003-08-10 22:14:22 +00001078#elif defined(__mc68000)
1079
ths5fafdf22007-09-16 21:08:06 +00001080int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001081 void *puc)
1082{
ths5a7b5422007-01-31 12:16:51 +00001083 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001084 struct ucontext *uc = puc;
1085 unsigned long pc;
1086 int is_write;
ths3b46e622007-09-17 08:09:54 +00001087
bellard38e584a2003-08-10 22:14:22 +00001088 pc = uc->uc_mcontext.gregs[16];
1089 /* XXX: compute is_write */
1090 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001091 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001092 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001093 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001094}
1095
bellardb8076a72005-04-07 22:20:31 +00001096#elif defined(__ia64)
1097
1098#ifndef __ISR_VALID
1099 /* This ought to be in <bits/siginfo.h>... */
1100# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001101#endif
1102
ths5a7b5422007-01-31 12:16:51 +00001103int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001104{
ths5a7b5422007-01-31 12:16:51 +00001105 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001106 struct ucontext *uc = puc;
1107 unsigned long ip;
1108 int is_write = 0;
1109
1110 ip = uc->uc_mcontext.sc_ip;
1111 switch (host_signum) {
1112 case SIGILL:
1113 case SIGFPE:
1114 case SIGSEGV:
1115 case SIGBUS:
1116 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001117 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001118 /* ISR.W (write-access) is bit 33: */
1119 is_write = (info->si_isr >> 33) & 1;
1120 break;
1121
1122 default:
1123 break;
1124 }
1125 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1126 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001127 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001128}
1129
bellard90cb9492005-07-24 15:11:38 +00001130#elif defined(__s390__)
1131
ths5fafdf22007-09-16 21:08:06 +00001132int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001133 void *puc)
1134{
ths5a7b5422007-01-31 12:16:51 +00001135 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001136 struct ucontext *uc = puc;
1137 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001138 uint16_t *pinsn;
1139 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001140
bellard90cb9492005-07-24 15:11:38 +00001141 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001142
1143 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1144 of the normal 2 arguments. The 3rd argument contains the "int_code"
1145 from the hardware which does in fact contain the is_write value.
1146 The rt signal handler, as far as I can tell, does not give this value
1147 at all. Not that we could get to it from here even if it were. */
1148 /* ??? This is not even close to complete, since it ignores all
1149 of the read-modify-write instructions. */
1150 pinsn = (uint16_t *)pc;
1151 switch (pinsn[0] >> 8) {
1152 case 0x50: /* ST */
1153 case 0x42: /* STC */
1154 case 0x40: /* STH */
1155 is_write = 1;
1156 break;
1157 case 0xc4: /* RIL format insns */
1158 switch (pinsn[0] & 0xf) {
1159 case 0xf: /* STRL */
1160 case 0xb: /* STGRL */
1161 case 0x7: /* STHRL */
1162 is_write = 1;
1163 }
1164 break;
1165 case 0xe3: /* RXY format insns */
1166 switch (pinsn[2] & 0xff) {
1167 case 0x50: /* STY */
1168 case 0x24: /* STG */
1169 case 0x72: /* STCY */
1170 case 0x70: /* STHY */
1171 case 0x8e: /* STPQ */
1172 case 0x3f: /* STRVH */
1173 case 0x3e: /* STRV */
1174 case 0x2f: /* STRVG */
1175 is_write = 1;
1176 }
1177 break;
1178 }
ths5fafdf22007-09-16 21:08:06 +00001179 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001180 is_write, &uc->uc_sigmask, puc);
1181}
1182
1183#elif defined(__mips__)
1184
ths5fafdf22007-09-16 21:08:06 +00001185int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001186 void *puc)
1187{
ths9617efe2007-05-08 21:05:55 +00001188 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001189 struct ucontext *uc = puc;
1190 greg_t pc = uc->uc_mcontext.pc;
1191 int is_write;
ths3b46e622007-09-17 08:09:54 +00001192
thsc4b89d12007-05-05 19:23:11 +00001193 /* XXX: compute is_write */
1194 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001195 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001196 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001197}
1198
aurel32f54b3f92008-04-12 20:14:54 +00001199#elif defined(__hppa__)
1200
1201int cpu_signal_handler(int host_signum, void *pinfo,
1202 void *puc)
1203{
1204 struct siginfo *info = pinfo;
1205 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001206 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1207 uint32_t insn = *(uint32_t *)pc;
1208 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001209
Richard Hendersonf57040b2010-03-12 15:58:08 +01001210 /* XXX: need kernel patch to get write flag faster. */
1211 switch (insn >> 26) {
1212 case 0x1a: /* STW */
1213 case 0x19: /* STH */
1214 case 0x18: /* STB */
1215 case 0x1b: /* STWM */
1216 is_write = 1;
1217 break;
1218
1219 case 0x09: /* CSTWX, FSTWX, FSTWS */
1220 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1221 /* Distinguish from coprocessor load ... */
1222 is_write = (insn >> 9) & 1;
1223 break;
1224
1225 case 0x03:
1226 switch ((insn >> 6) & 15) {
1227 case 0xa: /* STWS */
1228 case 0x9: /* STHS */
1229 case 0x8: /* STBS */
1230 case 0xe: /* STWAS */
1231 case 0xc: /* STBYS */
1232 is_write = 1;
1233 }
1234 break;
1235 }
1236
aurel32f54b3f92008-04-12 20:14:54 +00001237 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001238 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001239}
1240
bellard2b413142003-05-14 23:01:10 +00001241#else
1242
bellard3fb2ded2003-06-24 13:22:59 +00001243#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001244
1245#endif
bellard67b915a2004-03-31 23:37:16 +00001246
1247#endif /* !defined(CONFIG_SOFTMMU) */